/src/sys/arch/mips/atheros/ |
ar9344.c | 123 uint32_t out_div, ref_div, nint, post_div; local in function:ar9344_get_freqs 141 ref_div = __SHIFTOUT(pll, AR9344_CPU_PLL_CONFIG_REFDIV); 145 const uint32_t cpu_pll_freq = (nint * ref_clk / ref_div) >> out_div; 152 ref_div = __SHIFTOUT(pll, AR9344_DDR_PLL_CONFIG_REFDIV); 156 const uint32_t ddr_pll_freq = (nint * ref_clk / ref_div) >> out_div;
|
/src/sys/external/bsd/drm2/dist/drm/radeon/ |
radeon_clocks.c | 48 uint32_t fb_div, ref_div, post_div, sclk; local in function:radeon_legacy_get_engine_clock 55 ref_div = 58 if (ref_div == 0) 61 sclk = fb_div / ref_div; 78 uint32_t fb_div, ref_div, post_div, mclk; local in function:radeon_legacy_get_memory_clock 85 ref_div = 88 if (ref_div == 0) 91 mclk = fb_div / ref_div; 361 int ref_div = spll->reference_div; local in function:calc_eng_mem_clock 363 if (!ref_div) [all...] |
radeon_rs780_dpm.c | 92 r600_engine_clock_entry_set_reference_divider(rdev, 0, dividers.ref_div); 459 if ((min_dividers.ref_div != max_dividers.ref_div) || 461 (max_dividers.ref_div != current_max_dividers.ref_div) || 995 u32 ref_div = ((func_cntl & SPLL_REF_DIV_MASK) >> SPLL_REF_DIV_SHIFT) + 1; local in function:rs780_dpm_debugfs_print_current_performance_level 999 (post_div * ref_div); 1018 u32 ref_div = ((func_cntl & SPLL_REF_DIV_MASK) >> SPLL_REF_DIV_SHIFT) + 1; local in function:rs780_dpm_get_current_sclk 1022 (post_div * ref_div);
|
radeon_atombios_crtc.c | 632 /* use recommended ref_div for ss */ 834 u32 ref_div, 861 args.v1.usRefDiv = cpu_to_le16(ref_div); 871 args.v2.usRefDiv = cpu_to_le16(ref_div); 881 args.v3.usRefDiv = cpu_to_le16(ref_div); 898 args.v5.ucRefDiv = ref_div; 927 args.v6.ucRefDiv = ref_div; 1077 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0; local in function:atombios_crtc_set_pll 1109 &fb_div, &frac_fb_div, &ref_div, &post_div); 1112 &fb_div, &frac_fb_div, &ref_div, &post_div) [all...] |
radeon_display.c | 917 * @ref_div: resulting reference divider 924 unsigned *fb_div, unsigned *ref_div) 930 *ref_div = min(max(den/post_div, 1u), ref_div_max); 931 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den); 935 *ref_div = (*ref_div * fb_div_max)/(*fb_div); 951 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div) 966 unsigned ref_div_min, ref_div_max, ref_div; local in function:radeon_compute_pll_avivo 1044 ref_div_max, &fb_div, &ref_div); 1046 (ref_div * post_div)) 1169 uint32_t ref_div; local in function:radeon_compute_pll_legacy [all...] |
rv770_dpm.h | 117 u32 ref_div; member in struct:rv7xx_power_info
|
radeon_r600.c | 212 unsigned fb_div = 0, ref_div, vclk_div = 0, dclk_div = 0; local in function:r600_set_uvd_clocks 235 ref_div = 34; 237 ref_div = 4; 240 ref_div + 1, 0xFFF, 2, 30, ~0, 265 UPLL_REF_DIV(ref_div),
|
radeon_mode.h | 596 u32 ref_div; member in struct:atom_clock_dividers
|
/src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/ |
amdgpu_pll.c | 85 * @ref_div: resulting reference divider 92 unsigned *fb_div, unsigned *ref_div) 98 *ref_div = min(max(DIV_ROUND_CLOSEST(den, post_div), 1u), ref_div_max); 99 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den); 103 *ref_div = DIV_ROUND_CLOSEST(*ref_div * fb_div_max, *fb_div); 119 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div) 134 unsigned ref_div_min, ref_div_max, ref_div; local in function:amdgpu_pll_compute 209 ref_div_max, &fb_div, &ref_div); 211 (ref_div * post_div)) [all...] |
amdgpu_atombios.h | 45 u32 ref_div; member in struct:atom_clock_dividers
|
amdgpu_atombios_crtc.c | 343 /* use recommended ref_div for ss */ 588 u32 ref_div, 615 args.v1.usRefDiv = cpu_to_le16(ref_div); 625 args.v2.usRefDiv = cpu_to_le16(ref_div); 635 args.v3.usRefDiv = cpu_to_le16(ref_div); 652 args.v5.ucRefDiv = ref_div; 682 args.v6.ucRefDiv = ref_div; 832 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0; local in function:amdgpu_atombios_crtc_set_pll 861 &fb_div, &frac_fb_div, &ref_div, &post_div); 868 ref_div, fb_div, frac_fb_div, post_div [all...] |
si_dpm.h | 573 u32 ref_div; member in struct:rv7xx_power_info
|
/src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn20/ |
amdgpu_dcn20_hubbub.c | 543 uint32_t ref_div = 0; local in function:hubbub2_get_dchub_ref_freq 546 REG_GET_2(DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_REFDIV, &ref_div, 550 if (ref_div == 2)
|
/src/sys/dev/pci/ |
machfb.c | 136 int ref_div; member in struct:mach64_softc 577 sc->ref_div = regrb_pll(sc, PLL_REF_DIV); 578 DPRINTF("ref_div: %d\n", sc->ref_div); 582 (sc->ref_div * 2); 584 (sc->mem_freq * sc->ref_div); 935 int ref_freq, ref_div, vclk_post_div, vclk_fb_div; local in function:mach64_get_mode 945 ref_div = regrb_pll(sc, PLL_REF_DIV); 983 dot_clock = (2 * ref_freq * vclk_fb_div) / (ref_div * post_div); 1381 q = (clock * sc->ref_div * 100) / (2 * sc->ref_freq) [all...] |