1 ; Fujitsu FR30 CPU description. -*- Scheme -*- 2 ; Copyright 2011 Free Software Foundation, Inc. 3 ; 4 ; Contributed by Red Hat Inc; 5 ; 6 ; This file is part of the GNU Binutils. 7 ; 8 ; This program is free software; you can redistribute it and/or modify 9 ; it under the terms of the GNU General Public License as published by 10 ; the Free Software Foundation; either version 3 of the License, or 11 ; (at your option) any later version. 12 ; 13 ; This program is distributed in the hope that it will be useful, 14 ; but WITHOUT ANY WARRANTY; without even the implied warranty of 15 ; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16 ; GNU General Public License for more details. 17 ; 18 ; You should have received a copy of the GNU General Public License 19 ; along with this program; if not, write to the Free Software 20 ; Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, 21 ; MA 02110-1301, USA. 22 23 (define-rtl-version 0 8) 24 25 (include "simplify.inc") 26 27 ; define-arch must appear first 28 29 (define-arch 30 (name fr30) ; name of cpu family 31 (comment "Fujitsu FR30") 32 (default-alignment forced) 33 (insn-lsb0? #f) 34 (machs fr30) 35 (isas fr30) 36 ) 37 38 (define-isa 39 (name fr30) 40 (base-insn-bitsize 16) 41 (decode-assist (0 1 2 3 4 5 6 7)) ; Initial bitnumbers to decode insns by. 42 (liw-insns 1) ; The fr30 fetches 1 insn at a time. 43 (parallel-insns 1) ; The fr30 executes 1 insn at a time. 44 ) 45 46 (define-cpu 47 ; cpu names must be distinct from the architecture name and machine names. 48 ; The "b" suffix stands for "base" and is the convention. 49 ; The "f" suffix stands for "family" and is the convention. 50 (name fr30bf) 51 (comment "Fujitsu FR30 base family") 52 (endian big) 53 (word-bitsize 32) 54 ) 55 56 (define-mach 57 (name fr30) 58 (comment "Generic FR30 cpu") 59 (cpu fr30bf) 60 ) 61 63 ; Model descriptions. 64 ; 65 (define-model 66 (name fr30-1) (comment "fr30-1") (attrs) 67 (mach fr30) 68 69 (pipeline all "" () ((fetch) (decode) (execute) (writeback))) 70 71 ; `state' is a list of variables for recording model state 72 (state 73 ; bit mask of h-gr registers loaded from memory by previous insn 74 (load-regs UINT) 75 ; bit mask of h-gr registers loaded from memory by current insn 76 (load-regs-pending UINT) 77 ) 78 79 (unit u-exec "Execution Unit" () 80 1 1 ; issue done 81 () ; state 82 ((Ri INT -1) (Rj INT -1)) ; inputs 83 ((Ri INT -1)) ; outputs 84 () ; profile action (default) 85 ) 86 (unit u-cti "Branch Unit" () 87 1 1 ; issue done 88 () ; state 89 ((Ri INT -1)) ; inputs 90 ((pc)) ; outputs 91 () ; profile action (default) 92 ) 93 (unit u-load "Memory Load Unit" () 94 1 1 ; issue done 95 () ; state 96 ((Rj INT -1) 97 ;(ld-mem AI) 98 ) ; inputs 99 ((Ri INT -1)) ; outputs 100 () ; profile action (default) 101 ) 102 (unit u-store "Memory Store Unit" () 103 1 1 ; issue done 104 () ; state 105 ((Ri INT -1) (Rj INT -1)) ; inputs 106 () ; ((st-mem AI)) ; outputs 107 () ; profile action (default) 108 ) 109 (unit u-ldm "LDM Memory Load Unit" () 110 1 1 ; issue done 111 () ; state 112 ((reglist INT)) ; inputs 113 () ; outputs 114 () ; profile action (default) 115 ) 116 (unit u-stm "STM Memory Store Unit" () 117 1 1 ; issue done 118 () ; state 119 ((reglist INT)) ; inputs 120 () ; outputs 121 () ; profile action (default) 122 ) 123 ) 124 126 ; The instruction fetch/execute cycle. 127 ; 128 ; This is how to fetch and decode an instruction. 129 ; Leave it out for now 130 131 ; (define-extract (const SI 0)) 132 133 ; This is how to execute a decoded instruction. 134 ; Leave it out for now 135 136 ; (define-execute (const SI 0)) 137 139 ; Instruction fields. 140 ; 141 ; Attributes: 142 ; PCREL-ADDR: pc relative value (for reloc and disassembly purposes) 143 ; ABS-ADDR: absolute address (for reloc and disassembly purposes?) 144 ; RESERVED: bits are not used to decode insn, must be all 0 145 146 (dnf f-op1 "1st 4 bits of opcode" () 0 4) 147 (dnf f-op2 "2nd 4 bits of opcode" () 4 4) 148 (dnf f-op3 "3rd 4 bits of opcode" () 8 4) 149 (dnf f-op4 "4th 4 bits of opcode" () 12 4) 150 (dnf f-op5 "5th bit of opcode" () 4 1) 151 (dnf f-cc "condition code" () 4 4) 152 (dnf f-ccc "coprocessor calc code" () 16 8) 153 (dnf f-Rj "register Rj" () 8 4) 154 (dnf f-Ri "register Ri" () 12 4) 155 (dnf f-Rs1 "register Rs" () 8 4) 156 (dnf f-Rs2 "register Rs" () 12 4) 157 (dnf f-Rjc "register Rj" () 24 4) 158 (dnf f-Ric "register Ri" () 28 4) 159 (dnf f-CRj "coprocessor register" () 24 4) 160 (dnf f-CRi "coprocessor register" () 28 4) 161 (dnf f-u4 "4 bit 0 extended" () 8 4) 162 (dnf f-u4c "4 bit 0 extended" () 12 4) 163 (df f-i4 "4 bit sign extended" () 8 4 INT #f #f) 164 (df f-m4 "4 bit minus extended" () 8 4 UINT 165 ; ??? This field takes a value in the range [-16,-1] but there 166 ; doesn't seem a way to tell CGEN that. Use an unsigned field and 167 ; disable range checks on insertion by masking. Restore the sign 168 ; on extraction. CGEN generated documentation for insns that use 169 ; this field will be wrong. 170 ((value pc) (and WI value (const #xf))) 171 ((value pc) (or WI value (const -16))) 172 ) 173 (dnf f-u8 "8 bit unsigned" () 8 8) 174 (dnf f-i8 "8 bit unsigned" () 4 8) 175 176 (dnf f-i20-4 "upper 4 bits of i20" () 8 4) 177 (dnf f-i20-16 "lower 16 bits of i20" () 16 16) 178 (dnmf f-i20 "20 bit unsigned" () UINT 179 (f-i20-4 f-i20-16) 180 (sequence () ; insert 181 (set (ifield f-i20-4) (srl (ifield f-i20) (const 16))) 182 (set (ifield f-i20-16) (and (ifield f-i20) (const #xffff))) 183 ) 184 (sequence () ; extract 185 (set (ifield f-i20) (or (sll (ifield f-i20-4) (const 16)) 186 (ifield f-i20-16))) 187 ) 188 ) 189 190 (dnf f-i32 "32 bit immediate" (SIGN-OPT) 16 32) 191 192 (df f-udisp6 "6 bit unsigned offset" () 8 4 UINT 193 ((value pc) (srl UWI value (const 2))) 194 ((value pc) (sll UWI value (const 2))) 195 ) 196 (df f-disp8 "8 bit signed offset" () 4 8 INT #f #f) 197 (df f-disp9 "9 bit signed offset" () 4 8 INT 198 ((value pc) (sra WI value (const 1))) 199 ((value pc) (mul WI value (const 2))) 200 ) 201 (df f-disp10 "10 bit signed offset" () 4 8 INT 202 ((value pc) (sra WI value (const 2))) 203 ((value pc) (mul WI value (const 4))) 204 ) 205 (df f-s10 "10 bit signed offset" () 8 8 INT 206 ((value pc) (sra WI value (const 2))) 207 ((value pc) (mul WI value (const 4))) 208 ) 209 (df f-u10 "10 bit unsigned offset" () 8 8 UINT 210 ((value pc) (srl UWI value (const 2))) 211 ((value pc) (sll UWI value (const 2))) 212 ) 213 (df f-rel9 "9 pc relative signed offset" (PCREL-ADDR) 8 8 INT 214 ((value pc) (sra WI (sub WI value (add WI pc (const 2))) (const 1))) 215 ((value pc) (add WI (mul WI value (const 2)) (add WI pc (const 2)))) 216 ) 217 (dnf f-dir8 "8 bit direct address" () 8 8) 218 (df f-dir9 "9 bit direct address" () 8 8 UINT 219 ((value pc) (srl UWI value (const 1))) 220 ((value pc) (sll UWI value (const 1))) 221 ) 222 (df f-dir10 "10 bit direct address" () 8 8 UINT 223 ((value pc) (srl UWI value (const 2))) 224 ((value pc) (sll UWI value (const 2))) 225 ) 226 (df f-rel12 "12 bit pc relative signed offset" (PCREL-ADDR) 5 11 INT 227 ((value pc) (sra WI (sub WI value (add WI pc (const 2))) (const 1))) 228 ((value pc) (add WI (mul WI value (const 2)) (add WI pc (const 2)))) 229 ) 230 231 (dnf f-reglist_hi_st "8 bit register mask for stm" () 8 8) 232 (dnf f-reglist_low_st "8 bit register mask for stm" () 8 8) 233 (dnf f-reglist_hi_ld "8 bit register mask for ldm" () 8 8) 234 (dnf f-reglist_low_ld "8 bit register mask for ldm" () 8 8) 235 237 ; Enums. 238 239 ; insn-op1: bits 0-3 240 ; FIXME: should use die macro or some such 241 (define-normal-insn-enum insn-op1 "insn op1 enums" () OP1_ f-op1 242 ("0" "1" "2" "3" "4" "5" "6" "7" 243 "8" "9" "A" "B" "C" "D" "E" "F") 244 ) 245 246 ; insn-op2: bits 4-7 247 ; FIXME: should use die macro or some such 248 (define-normal-insn-enum insn-op2 "insn op2 enums" () OP2_ f-op2 249 ("0" "1" "2" "3" "4" "5" "6" "7" 250 "8" "9" "A" "B" "C" "D" "E" "F") 251 ) 252 253 ; insn-op3: bits 8-11 254 ; FIXME: should use die macro or some such 255 (define-normal-insn-enum insn-op3 "insn op3 enums" () OP3_ f-op3 256 ("0" "1" "2" "3" "4" "5" "6" "7" 257 "8" "9" "A" "B" "C" "D" "E" "F") 258 ) 259 260 ; insn-op4: bits 12-15 261 ; FIXME: should use die macro or some such 262 (define-normal-insn-enum insn-op4 "insn op4 enums" () OP4_ f-op4 263 ("0") 264 ) 265 266 ; insn-op5: bit 4 (5th bit origin 0) 267 ; FIXME: should use die macro or some such 268 (define-normal-insn-enum insn-op5 "insn op5 enums" () OP5_ f-op5 269 ("0" "1") 270 ) 271 272 ; insn-cc: condition codes 273 ; FIXME: should use die macro or some such 274 (define-normal-insn-enum insn-cc "insn cc enums" () CC_ f-cc 275 ("ra" "no" "eq" "ne" "c" "nc" "n" "p" "v" "nv" "lt" "ge" "le" "gt" "ls" "hi") 276 ) 277 279 ; Hardware pieces. 280 ; These entries list the elements of the raw hardware. 281 ; They're also used to provide tables and other elements of the assembly 282 ; language. 283 284 (dnh h-pc "program counter" (PC PROFILE) (pc) () () ()) 285 286 (define-keyword 287 (name gr-names) 288 (enum-prefix H-GR-) 289 (values (r0 0) (r1 1) (r2 2) (r3 3) (r4 4) (r5 5) (r6 6) (r7 7) 290 (r8 8) (r9 9) (r10 10) (r11 11) (r12 12) (r13 13) (r14 14) (r15 15) 291 (ac 13) (fp 14) (sp 15)) 292 ) 293 294 (define-hardware 295 (name h-gr) 296 (comment "general registers") 297 (attrs PROFILE CACHE-ADDR) 298 (type register WI (16)) 299 (indices extern-keyword gr-names) 300 ) 301 302 (define-keyword 303 (name cr-names) 304 (enum-prefix H-CR-) 305 (values (cr0 0) (cr1 1) (cr2 2) (cr3 3) 306 (cr4 4) (cr5 5) (cr6 6) (cr7 7) 307 (cr8 8) (cr9 9) (cr10 10) (cr11 11) 308 (cr12 12) (cr13 13) (cr14 14) (cr15 15)) 309 ) 310 311 (define-hardware 312 (name h-cr) 313 (comment "coprocessor registers") 314 (attrs) 315 (type register WI (16)) 316 (indices extern-keyword cr-names) 317 ) 318 319 (define-keyword 320 (name dr-names) 321 (enum-prefix H-DR-) 322 (values (tbr 0) (rp 1) (ssp 2) (usp 3) (mdh 4) (mdl 5)) 323 ) 324 325 (define-hardware 326 (name h-dr) 327 (comment "dedicated registers") 328 (type register WI (6)) 329 (indices extern-keyword dr-names) 330 (get (index) (c-call WI "@cpu@_h_dr_get_handler" index)) 331 (set (index newval) (c-call VOID "@cpu@_h_dr_set_handler" index newval)) 332 ) 333 334 (define-hardware 335 (name h-ps) 336 (comment "processor status") 337 (type register UWI) 338 (indices keyword "" ((ps 0))) 339 (get () (c-call UWI "@cpu@_h_ps_get_handler")) 340 (set (newval) (c-call VOID "@cpu@_h_ps_set_handler" newval)) 341 ) 342 343 (dnh h-r13 "General Register 13 explicitly required" 344 () 345 (register WI) 346 (keyword "" ((r13 0))) 347 () () 348 ) 349 350 (dnh h-r14 "General Register 14 explicitly required" 351 () 352 (register WI) 353 (keyword "" ((r14 0))) 354 () () 355 ) 356 357 (dnh h-r15 "General Register 15 explicitly required" 358 () 359 (register WI) 360 (keyword "" ((r15 0))) 361 () () 362 ) 363 364 ; These bits are actually part of the PS register but are accessed more 365 ; often than the entire register, so define them directly. We can assemble 366 ; the PS register from its components when necessary. 367 368 (dsh h-nbit "negative bit" () (register BI)) 369 (dsh h-zbit "zero bit" () (register BI)) 370 (dsh h-vbit "overflow bit" () (register BI)) 371 (dsh h-cbit "carry bit" () (register BI)) 372 (dsh h-ibit "interrupt enable bit" () (register BI)) 373 (define-hardware 374 (name h-sbit) 375 (comment "stack bit") 376 (type register BI) 377 (get () (c-call BI "@cpu@_h_sbit_get_handler")) 378 (set (newval) (c-call VOID "@cpu@_h_sbit_set_handler" newval)) 379 ) 380 (dsh h-tbit "trace trap bit" () (register BI)) 381 (dsh h-d0bit "division 0 bit" () (register BI)) 382 (dsh h-d1bit "division 1 bit" () (register BI)) 383 384 ; These represent sub-registers within the program status register 385 386 (define-hardware 387 (name h-ccr) 388 (comment "condition code bits") 389 (type register UQI) 390 (get () (c-call UQI "@cpu@_h_ccr_get_handler")) 391 (set (newval) (c-call VOID "@cpu@_h_ccr_set_handler" newval)) 392 ) 393 (define-hardware 394 (name h-scr) 395 (comment "system condition bits") 396 (type register UQI) 397 (get () (c-call UQI "@cpu@_h_scr_get_handler")) 398 (set (newval) (c-call VOID "@cpu@_h_scr_set_handler" newval)) 399 ) 400 (define-hardware 401 (name h-ilm) 402 (comment "interrupt level mask") 403 (type register UQI) 404 (get () (c-call UQI "@cpu@_h_ilm_get_handler")) 405 (set (newval) (c-call VOID "@cpu@_h_ilm_set_handler" newval)) 406 ) 407 409 ; Instruction Operands. 410 ; These entries provide a layer between the assembler and the raw hardware 411 ; description, and are used to refer to hardware elements in the semantic 412 ; code. Usually there's a bit of over-specification, but in more complicated 413 ; instruction sets there isn't. 414 415 ; FR30 specific operand attributes: 416 417 (define-attr 418 (for operand) 419 (type boolean) 420 (name HASH-PREFIX) 421 (comment "immediates have an optional '#' prefix") 422 ) 423 424 ; ??? Convention says this should be o-sr, but then the insn definitions 425 ; should refer to o-sr which is clumsy. The "o-" could be implicit, but 426 ; then it should be implicit for all the symbols here, but then there would 427 ; be confusion between (f-)simm8 and (h-)simm8. 428 ; So for now the rule is exactly as it appears here. 429 430 (dnop Ri "destination register" () h-gr f-Ri) 431 (dnop Rj "source register" () h-gr f-Rj) 432 (dnop Ric "target register coproc insn" () h-gr f-Ric) 433 (dnop Rjc "source register coproc insn" () h-gr f-Rjc) 434 (dnop CRi "coprocessor register" () h-cr f-CRi) 435 (dnop CRj "coprocessor register" () h-cr f-CRj) 436 (dnop Rs1 "dedicated register" () h-dr f-Rs1) 437 (dnop Rs2 "dedicated register" () h-dr f-Rs2) 438 (dnop R13 "General Register 13" () h-r13 f-nil) 439 (dnop R14 "General Register 14" () h-r14 f-nil) 440 (dnop R15 "General Register 15" () h-r15 f-nil) 441 (dnop ps "Program Status register" () h-ps f-nil) 442 (dnop u4 "4 bit unsigned immediate" (HASH-PREFIX) h-uint f-u4) 443 (dnop u4c "4 bit unsigned immediate" (HASH-PREFIX) h-uint f-u4c) 444 (dnop u8 "8 bit unsigned immediate" (HASH-PREFIX) h-uint f-u8) 445 (dnop i8 "8 bit unsigned immediate" (HASH-PREFIX) h-uint f-i8) 446 (dnop udisp6 "6 bit unsigned immediate" (HASH-PREFIX) h-uint f-udisp6) 447 (dnop disp8 "8 bit signed immediate" (HASH-PREFIX) h-sint f-disp8) 448 (dnop disp9 "9 bit signed immediate" (HASH-PREFIX) h-sint f-disp9) 449 (dnop disp10 "10 bit signed immediate" (HASH-PREFIX) h-sint f-disp10) 450 451 (dnop s10 "10 bit signed immediate" (HASH-PREFIX) h-sint f-s10) 452 (dnop u10 "10 bit unsigned immediate" (HASH-PREFIX) h-uint f-u10) 453 (dnop i32 "32 bit immediate" (HASH-PREFIX) h-uint f-i32) 454 455 (define-operand 456 (name m4) 457 (comment "4 bit negative immediate") 458 (attrs HASH-PREFIX) 459 (type h-sint) 460 (index f-m4) 461 (handlers (print "m4")) 462 ) 463 464 (define-operand 465 (name i20) 466 (comment "20 bit immediate") 467 (attrs HASH-PREFIX) 468 (type h-uint) 469 (index f-i20) 470 ) 471 472 (dnop dir8 "8 bit direct address" () h-uint f-dir8) 473 (dnop dir9 "9 bit direct address" () h-uint f-dir9) 474 (dnop dir10 "10 bit direct address" () h-uint f-dir10) 475 476 (dnop label9 "9 bit pc relative address" () h-iaddr f-rel9) 477 (dnop label12 "12 bit pc relative address" () h-iaddr f-rel12) 478 479 (define-operand 480 (name reglist_low_ld) 481 (comment "8 bit low register mask for ldm") 482 (attrs) 483 (type h-uint) 484 (index f-reglist_low_ld) 485 (handlers (parse "low_register_list_ld") 486 (print "low_register_list_ld")) 487 ) 488 489 (define-operand 490 (name reglist_hi_ld) 491 (comment "8 bit high register mask for ldm") 492 (attrs) 493 (type h-uint) 494 (index f-reglist_hi_ld) 495 (handlers (parse "hi_register_list_ld") 496 (print "hi_register_list_ld")) 497 ) 498 499 (define-operand 500 (name reglist_low_st) 501 (comment "8 bit low register mask for stm") 502 (attrs) 503 (type h-uint) 504 (index f-reglist_low_st) 505 (handlers (parse "low_register_list_st") 506 (print "low_register_list_st")) 507 ) 508 509 (define-operand 510 (name reglist_hi_st) 511 (comment "8 bit high register mask for stm") 512 (attrs) 513 (type h-uint) 514 (index f-reglist_hi_st) 515 (handlers (parse "hi_register_list_st") 516 (print "hi_register_list_st")) 517 ) 518 519 (dnop cc "condition codes" () h-uint f-cc) 520 (dnop ccc "coprocessor calc" (HASH-PREFIX) h-uint f-ccc) 521 522 (dnop nbit "negative bit" (SEM-ONLY) h-nbit f-nil) 523 (dnop vbit "overflow bit" (SEM-ONLY) h-vbit f-nil) 524 (dnop zbit "zero bit" (SEM-ONLY) h-zbit f-nil) 525 (dnop cbit "carry bit" (SEM-ONLY) h-cbit f-nil) 526 (dnop ibit "interrupt bit" (SEM-ONLY) h-ibit f-nil) 527 (dnop sbit "stack bit" (SEM-ONLY) h-sbit f-nil) 528 (dnop tbit "trace trap bit" (SEM-ONLY) h-tbit f-nil) 529 (dnop d0bit "division 0 bit" (SEM-ONLY) h-d0bit f-nil) 530 (dnop d1bit "division 1 bit" (SEM-ONLY) h-d1bit f-nil) 531 532 (dnop ccr "condition code bits" (SEM-ONLY) h-ccr f-nil) 533 (dnop scr "system condition bits" (SEM-ONLY) h-scr f-nil) 534 (dnop ilm "interrupt level mask" (SEM-ONLY) h-ilm f-nil) 535 537 ; Instruction definitions. 538 ; 539 ; Notes: 540 ; - dni is short for "define-normal-instruction" 541 542 ; FR30 specific insn attributes: 543 544 (define-attr 545 (for insn) 546 (type boolean) 547 (name NOT-IN-DELAY-SLOT) 548 (comment "insn can't go in delay slot") 549 ) 550 551 ; Sets zbit and nbit based on the value of x 552 ; 553 (define-pmacro (set-z-and-n x) 554 (sequence () 555 (set zbit (eq x (const 0))) 556 (set nbit (lt x (const 0)))) 557 ) 558 559 ; Binary integer instruction which sets status bits 560 ; 561 (define-pmacro (binary-int-op name insn comment opc1 opc2 op arg1 arg2) 562 (dni name 563 (.str insn " " comment) 564 () 565 (.str insn " $" arg1 ",$" arg2) 566 (+ opc1 opc2 arg1 arg2) 567 (sequence () 568 (set vbit ((.sym op -oflag) arg2 arg1 (const 0))) 569 (set cbit ((.sym op -cflag) arg2 arg1 (const 0))) 570 (set arg2 (op arg2 arg1)) 571 (set-z-and-n arg2)) 572 () 573 ) 574 ) 575 576 ; Binary integer instruction which does *not* set status bits 577 ; 578 (define-pmacro (binary-int-op-n name insn comment opc1 opc2 op arg1 arg2) 579 (dni name 580 (.str insn " " comment) 581 () 582 (.str insn " $" arg1 ",$" arg2) 583 (+ opc1 opc2 arg1 arg2) 584 (set arg2 (op arg2 arg1)) 585 () 586 ) 587 ) 588 589 ; Binary integer instruction with carry which sets status bits 590 ; 591 (define-pmacro (binary-int-op-c name insn comment opc1 opc2 op arg1 arg2) 592 (dni name 593 (.str insn " " comment) 594 () 595 (.str insn " $" arg1 ",$" arg2) 596 (+ opc1 opc2 arg1 arg2) 597 (sequence ((WI tmp)) 598 (set tmp ((.sym op c) arg2 arg1 cbit)) 599 (set vbit ((.sym op -oflag) arg2 arg1 cbit)) 600 (set cbit ((.sym op -cflag) arg2 arg1 cbit)) 601 (set arg2 tmp) 602 (set-z-and-n arg2)) 603 () 604 ) 605 ) 606 607 (binary-int-op add add "reg/reg" OP1_A OP2_6 add Rj Ri) 608 (binary-int-op addi add "immed/reg" OP1_A OP2_4 add u4 Ri) 609 (binary-int-op add2 add2 "immed/reg" OP1_A OP2_5 add m4 Ri) 610 (binary-int-op-c addc addc "reg/reg" OP1_A OP2_7 add Rj Ri) 611 (binary-int-op-n addn addn "reg/reg" OP1_A OP2_2 add Rj Ri) 612 (binary-int-op-n addni addn "immed/reg" OP1_A OP2_0 add u4 Ri) 613 (binary-int-op-n addn2 addn2 "immed/reg" OP1_A OP2_1 add m4 Ri) 614 615 (binary-int-op sub sub "reg/reg" OP1_A OP2_C sub Rj Ri) 616 (binary-int-op-c subc subc "reg/reg" OP1_A OP2_D sub Rj Ri) 617 (binary-int-op-n subn subn "reg/reg" OP1_A OP2_E sub Rj Ri) 618 619 ; Integer compare instruction 620 ; 621 (define-pmacro (int-cmp name insn comment opc1 opc2 arg1 arg2) 622 (dni name 623 (.str insn " " comment) 624 () 625 (.str insn " $" arg1 ",$" arg2) 626 (+ opc1 opc2 arg1 arg2) 627 (sequence ((WI tmp1)) 628 (set vbit (sub-oflag arg2 arg1 (const 0))) 629 (set cbit (sub-cflag arg2 arg1 (const 0))) 630 (set tmp1 (sub arg2 arg1)) 631 (set-z-and-n tmp1) 632 ) 633 () 634 ) 635 ) 636 637 (int-cmp cmp cmp "reg/reg" OP1_A OP2_A Rj Ri) 638 (int-cmp cmpi cmp "immed/reg" OP1_A OP2_8 u4 Ri) 639 (int-cmp cmp2 cmp2 "immed/reg" OP1_A OP2_9 m4 Ri) 640 641 ; Binary logical instruction 642 ; 643 (define-pmacro (binary-logical-op name insn comment opc1 opc2 op arg1 arg2) 644 (dni name 645 (.str insn " " comment) 646 () 647 (.str insn " $" arg1 ",$" arg2) 648 (+ opc1 opc2 arg1 arg2) 649 (sequence () 650 (set arg2 (op arg2 arg1)) 651 (set-z-and-n arg2)) 652 () 653 ) 654 ) 655 656 (binary-logical-op and and "reg/reg" OP1_8 OP2_2 and Rj Ri) 657 (binary-logical-op or or "reg/reg" OP1_9 OP2_2 or Rj Ri) 658 (binary-logical-op eor eor "reg/reg" OP1_9 OP2_A xor Rj Ri) 659 660 (define-pmacro (les-units model) ; les: load-exec-store 661 (model (unit u-exec) (unit u-load) (unit u-store)) 662 ) 663 664 ; Binary logical instruction to memory 665 ; 666 (define-pmacro (binary-logical-op-m name insn comment opc1 opc2 mode op arg1 arg2) 667 (dni name 668 (.str insn " " comment) 669 (NOT-IN-DELAY-SLOT) 670 (.str insn " $" arg1 ",@$" arg2) 671 (+ opc1 opc2 arg1 arg2) 672 (sequence ((mode tmp)) 673 (set mode tmp (op mode (mem mode arg2) arg1)) 674 (set-z-and-n tmp) 675 (set mode (mem mode arg2) tmp)) 676 ((les-units fr30-1)) 677 ) 678 ) 679 680 (binary-logical-op-m andm and "reg/mem" OP1_8 OP2_4 WI and Rj Ri) 681 (binary-logical-op-m andh andh "reg/mem" OP1_8 OP2_5 HI and Rj Ri) 682 (binary-logical-op-m andb andb "reg/mem" OP1_8 OP2_6 QI and Rj Ri) 683 (binary-logical-op-m orm or "reg/mem" OP1_9 OP2_4 WI or Rj Ri) 684 (binary-logical-op-m orh orh "reg/mem" OP1_9 OP2_5 HI or Rj Ri) 685 (binary-logical-op-m orb orb "reg/mem" OP1_9 OP2_6 QI or Rj Ri) 686 (binary-logical-op-m eorm eor "reg/mem" OP1_9 OP2_C WI xor Rj Ri) 687 (binary-logical-op-m eorh eorh "reg/mem" OP1_9 OP2_D HI xor Rj Ri) 688 (binary-logical-op-m eorb eorb "reg/mem" OP1_9 OP2_E QI xor Rj Ri) 689 690 ; Binary logical instruction to low half of byte in memory 691 ; 692 (dni bandl 693 "bandl #u4,@Ri" 694 (NOT-IN-DELAY-SLOT) 695 "bandl $u4,@$Ri" 696 (+ OP1_8 OP2_0 u4 Ri) 697 (set QI (mem QI Ri) 698 (and QI 699 (or QI u4 (const #xf0)) 700 (mem QI Ri))) 701 ((les-units fr30-1)) 702 ) 703 704 (dni borl 705 "borl #u4,@Ri" 706 (NOT-IN-DELAY-SLOT) 707 "borl $u4,@$Ri" 708 (+ OP1_9 OP2_0 u4 Ri) 709 (set QI (mem QI Ri) (or QI u4 (mem QI Ri))) 710 ((les-units fr30-1)) 711 ) 712 713 (dni beorl 714 "beorl #u4,@Ri" 715 (NOT-IN-DELAY-SLOT) 716 "beorl $u4,@$Ri" 717 (+ OP1_9 OP2_8 u4 Ri) 718 (set QI (mem QI Ri) (xor QI u4 (mem QI Ri))) 719 ((les-units fr30-1)) 720 ) 721 722 ; Binary logical instruction to high half of byte in memory 723 ; 724 (dni bandh 725 "bandh #u4,@Ri" 726 (NOT-IN-DELAY-SLOT) 727 "bandh $u4,@$Ri" 728 (+ OP1_8 OP2_1 u4 Ri) 729 (set QI (mem QI Ri) 730 (and QI 731 (or QI (sll QI u4 (const 4)) (const #x0f)) 732 (mem QI Ri))) 733 ((les-units fr30-1)) 734 ) 735 736 (define-pmacro (binary-or-op-mh name insn opc1 opc2 op arg1 arg2) 737 (dni name 738 (.str name " #" arg1 ",@" args) 739 (NOT-IN-DELAY-SLOT) 740 (.str name " $" arg1 ",@$" arg2) 741 (+ opc1 opc2 arg1 arg2) 742 (set QI (mem QI arg2) 743 (insn QI 744 (sll QI arg1 (const 4)) 745 (mem QI arg2))) 746 ((les-units fr30-1)) 747 ) 748 ) 749 750 (binary-or-op-mh borh or OP1_9 OP2_1 or u4 Ri) 751 (binary-or-op-mh beorh xor OP1_9 OP2_9 xor u4 Ri) 752 753 (dni btstl 754 "btstl #u4,@Ri" 755 (NOT-IN-DELAY-SLOT) 756 "btstl $u4,@$Ri" 757 (+ OP1_8 OP2_8 u4 Ri) 758 (sequence ((QI tmp)) 759 (set tmp (and QI u4 (mem QI Ri))) 760 (set zbit (eq tmp (const 0))) 761 (set nbit (const 0))) 762 ((fr30-1 (unit u-load) (unit u-exec (cycles 2)))) 763 ) 764 765 (dni btsth 766 "btsth #u4,@Ri" 767 (NOT-IN-DELAY-SLOT) 768 "btsth $u4,@$Ri" 769 (+ OP1_8 OP2_9 u4 Ri) 770 (sequence ((QI tmp)) 771 (set tmp (and QI (sll QI u4 (const 4)) (mem QI Ri))) 772 (set zbit (eq tmp (const 0))) 773 (set nbit (lt tmp (const 0)))) 774 ((fr30-1 (unit u-load) (unit u-exec (cycles 2)))) 775 ) 776 777 (dni mul 778 "mul Rj,Ri" 779 (NOT-IN-DELAY-SLOT) 780 "mul $Rj,$Ri" 781 (+ OP1_A OP2_F Rj Ri) 782 (sequence ((DI tmp)) 783 (set tmp (mul DI (ext DI Rj) (ext DI Ri))) 784 (set (reg h-dr 5) (trunc WI tmp)) 785 (set (reg h-dr 4) (trunc WI (srl tmp (const 32)))) 786 (set nbit (lt (reg h-dr 5) (const 0))) 787 (set zbit (eq tmp (const DI 0))) 788 (set vbit (orif 789 (gt tmp (const DI #x7fffffff)) 790 (lt tmp (neg (const DI #x80000000)))))) 791 ((fr30-1 (unit u-exec (cycles 5)))) 792 ) 793 794 (dni mulu 795 "mulu Rj,Ri" 796 (NOT-IN-DELAY-SLOT) 797 "mulu $Rj,$Ri" 798 (+ OP1_A OP2_B Rj Ri) 799 (sequence ((DI tmp)) 800 (set tmp (mul DI (zext DI Rj) (zext DI Ri))) 801 (set (reg h-dr 5) (trunc WI tmp)) 802 (set (reg h-dr 4) (trunc WI (srl tmp (const 32)))) 803 (set nbit (lt (reg h-dr 4) (const 0))) 804 (set zbit (eq (reg h-dr 5) (const 0))) 805 (set vbit (ne (reg h-dr 4) (const 0)))) 806 ((fr30-1 (unit u-exec (cycles 5)))) 807 ) 808 809 (dni mulh 810 "mulh Rj,Ri" 811 (NOT-IN-DELAY-SLOT) 812 "mulh $Rj,$Ri" 813 (+ OP1_B OP2_F Rj Ri) 814 (sequence () 815 (set (reg h-dr 5) (mul (trunc HI Rj) (trunc HI Ri))) 816 (set nbit (lt (reg h-dr 5) (const 0))) 817 (set zbit (ge (reg h-dr 5) (const 0)))) 818 ((fr30-1 (unit u-exec (cycles 3)))) 819 ) 820 821 (dni muluh 822 "muluh Rj,Ri" 823 (NOT-IN-DELAY-SLOT) 824 "muluh $Rj,$Ri" 825 (+ OP1_B OP2_B Rj Ri) 826 (sequence () 827 (set (reg h-dr 5) (mul (and Rj (const #xffff)) 828 (and Ri (const #xffff)))) 829 (set nbit (lt (reg h-dr 5) (const 0))) 830 (set zbit (ge (reg h-dr 5) (const 0)))) 831 ((fr30-1 (unit u-exec (cycles 3)))) 832 ) 833 834 (dni div0s 835 "div0s Ri" 836 () 837 "div0s $Ri" 838 (+ OP1_9 OP2_7 OP3_4 Ri) 839 (sequence () 840 (set d0bit (lt (reg h-dr 5) (const 0))) 841 (set d1bit (xor d0bit (lt Ri (const 0)))) 842 (if (ne d0bit (const 0)) 843 (set (reg h-dr 4) (const #xffffffff)) 844 (set (reg h-dr 4) (const 0)))) 845 () 846 ) 847 848 (dni div0u 849 "div0u Ri" 850 () 851 "div0u $Ri" 852 (+ OP1_9 OP2_7 OP3_5 Ri) 853 (sequence () 854 (set d0bit (const 0)) 855 (set d1bit (const 0)) 856 (set (reg h-dr 4) (const 0))) 857 () 858 ) 859 860 (dni div1 861 "div1 Ri" 862 () 863 "div1 $Ri" 864 (+ OP1_9 OP2_7 OP3_6 Ri) 865 (sequence ((WI tmp)) 866 (set (reg h-dr 4) (sll (reg h-dr 4) (const 1))) 867 (if (lt (reg h-dr 5) (const 0)) 868 (set (reg h-dr 4) (add (reg h-dr 4) (const 1)))) 869 (set (reg h-dr 5) (sll (reg h-dr 5) (const 1))) 870 (if (eq d1bit (const 1)) 871 (sequence () 872 (set tmp (add (reg h-dr 4) Ri)) 873 (set cbit (add-cflag (reg h-dr 4) Ri (const 0)))) 874 (sequence () 875 (set tmp (sub (reg h-dr 4) Ri)) 876 (set cbit (sub-cflag (reg h-dr 4) Ri (const 0))))) 877 (if (not (xor (xor d0bit d1bit) cbit)) 878 (sequence () 879 (set (reg h-dr 4) tmp) 880 (set (reg h-dr 5) (or (reg h-dr 5) (const 1))))) 881 (set zbit (eq (reg h-dr 4) (const 0)))) 882 () 883 ) 884 885 (dni div2 886 "div2 Ri" 887 () 888 "div2 $Ri" 889 (+ OP1_9 OP2_7 OP3_7 Ri) 890 (sequence ((WI tmp)) 891 (if (eq d1bit (const 1)) 892 (sequence () 893 (set tmp (add (reg h-dr 4) Ri)) 894 (set cbit (add-cflag (reg h-dr 4) Ri (const 0)))) 895 (sequence () 896 (set tmp (sub (reg h-dr 4) Ri)) 897 (set cbit (sub-cflag (reg h-dr 4) Ri (const 0))))) 898 (if (eq tmp (const 0)) 899 (sequence () 900 (set zbit (const 1)) 901 (set (reg h-dr 4) (const 0))) 902 (set zbit (const 0)))) 903 () 904 ) 905 906 (dni div3 907 "div3" 908 () 909 "div3" 910 (+ OP1_9 OP2_F OP3_6 OP4_0) 911 (if (eq zbit (const 1)) 912 (set (reg h-dr 5) (add (reg h-dr 5) (const 1)))) 913 () 914 ) 915 916 (dni div4s 917 "div4s" 918 () 919 "div4s" 920 (+ OP1_9 OP2_F OP3_7 OP4_0) 921 (if (eq d1bit (const 1)) 922 (set (reg h-dr 5) (neg (reg h-dr 5)))) 923 () 924 ) 925 926 (define-pmacro (leftshift-op name insn opc1 opc2 arg1 arg2 shift-expr) 927 (dni name 928 (.str insn " " arg1 "," arg2) 929 () 930 (.str insn " $" arg1 ",$" arg2) 931 (+ opc1 opc2 arg1 arg2) 932 (sequence ((WI shift)) 933 (set shift shift-expr) 934 (if (ne shift (const 0)) 935 (sequence () 936 (set cbit (ne (and arg2 937 (sll (const 1) 938 (sub (const 32) shift))) 939 (const 0))) 940 (set arg2 (sll arg2 shift))) 941 (set cbit (const 0))) 942 (set nbit (lt arg2 (const 0))) 943 (set zbit (eq arg2 (const 0)))) 944 () 945 ) 946 ) 947 (leftshift-op lsl lsl OP1_B OP2_6 Rj Ri (and Rj (const #x1f))) 948 (leftshift-op lsli lsl OP1_B OP2_4 u4 Ri u4) 949 (leftshift-op lsl2 lsl2 OP1_B OP2_5 u4 Ri (add u4 (const #x10))) 950 951 (define-pmacro (rightshift-op name insn opc1 opc2 op arg1 arg2 shift-expr) 952 (dni name 953 (.str insn " " arg1 "," arg2) 954 () 955 (.str insn " $" arg1 ",$" arg2) 956 (+ opc1 opc2 arg1 arg2) 957 (sequence ((WI shift)) 958 (set shift shift-expr) 959 (if (ne shift (const 0)) 960 (sequence () 961 (set cbit (ne (and arg2 962 (sll (const 1) 963 (sub shift (const 1)))) 964 (const 0))) 965 (set arg2 (op arg2 shift))) 966 (set cbit (const 0))) 967 (set nbit (lt arg2 (const 0))) 968 (set zbit (eq arg2 (const 0)))) 969 () 970 ) 971 ) 972 (rightshift-op lsr lsr OP1_B OP2_2 srl Rj Ri (and Rj (const #x1f))) 973 (rightshift-op lsri lsr OP1_B OP2_0 srl u4 Ri u4) 974 (rightshift-op lsr2 lsr2 OP1_B OP2_1 srl u4 Ri (add u4 (const #x10))) 975 (rightshift-op asr asr OP1_B OP2_A sra Rj Ri (and Rj (const #x1f))) 976 (rightshift-op asri asr OP1_B OP2_8 sra u4 Ri u4) 977 (rightshift-op asr2 asr2 OP1_B OP2_9 sra u4 Ri (add u4 (const #x10))) 978 979 (dni ldi8 980 "load 8 bit unsigned immediate" 981 () 982 "ldi:8 $i8,$Ri" 983 (+ OP1_C i8 Ri) 984 (set Ri i8) 985 () 986 ) 987 988 ; Typing ldi:8 in in emacs is a pain. 989 (dnmi ldi8m "ldi:8 without the colon" 990 (NO-DIS) 991 "ldi8 $i8,$Ri" 992 (emit ldi8 i8 Ri) 993 ) 994 995 (dni ldi20 996 "load 20 bit unsigned immediate" 997 (NOT-IN-DELAY-SLOT) 998 "ldi:20 $i20,$Ri" 999 (+ OP1_9 OP2_B Ri i20) 1000 (set Ri i20) 1001 ((fr30-1 (unit u-exec (cycles 2)))) 1002 ) 1003 1004 ; Typing ldi:20 in in emacs is a pain. 1005 (dnmi ldi20m "ldi:20 without the colon" 1006 (NO-DIS) 1007 "ldi20 $i20,$Ri" 1008 (emit ldi20 i20 Ri) 1009 ) 1010 1011 (dni ldi32 1012 "load 32 bit immediate" 1013 (NOT-IN-DELAY-SLOT) 1014 "ldi:32 $i32,$Ri" 1015 (+ OP1_9 OP2_F OP3_8 Ri i32) 1016 (set Ri i32) 1017 ((fr30-1 (unit u-exec (cycles 3)))) 1018 ) 1019 1020 ; Typing ldi:32 in in emacs is a pain. 1021 (dnmi ldi32m "ldi:32 without the colon" 1022 (NO-DIS) 1023 "ldi32 $i32,$Ri" 1024 (emit ldi32 i32 Ri) 1025 ) 1026 1027 (define-pmacro (basic-ld name insn opc1 opc2 mode arg1 arg2) 1028 (dni name 1029 (.str name " @" arg1 "," arg2) 1030 () 1031 (.str name " @$" arg1 ",$" arg2) 1032 (+ opc1 opc2 arg1 arg2) 1033 (set arg2 (mem mode arg1)) 1034 ((fr30-1 (unit u-load))) 1035 ) 1036 ) 1037 1038 (basic-ld ld ld OP1_0 OP2_4 WI Rj Ri) 1039 (basic-ld lduh lduh OP1_0 OP2_5 UHI Rj Ri) 1040 (basic-ld ldub ldub OP1_0 OP2_6 UQI Rj Ri) 1041 1042 (define-pmacro (r13base-ld name insn opc1 opc2 mode arg1 arg2) 1043 (dni name 1044 (.str insn " @(R13," arg1 ")," arg2) 1045 () 1046 (.str insn " @($R13,$" arg1 "),$" arg2) 1047 (+ opc1 opc2 arg1 arg2) 1048 (set arg2 (mem mode (add arg1 (reg h-gr 13)))) 1049 ((fr30-1 (unit u-load))) 1050 ) 1051 ) 1052 1053 (r13base-ld ldr13 ld OP1_0 OP2_0 WI Rj Ri) 1054 (r13base-ld ldr13uh lduh OP1_0 OP2_1 UHI Rj Ri) 1055 (r13base-ld ldr13ub ldub OP1_0 OP2_2 UQI Rj Ri) 1056 1057 (define-pmacro (r14base-ld name insn opc1 mode arg1 arg2) 1058 (dni name 1059 (.str insn " @(R14," arg1 ")," arg2) 1060 () 1061 (.str insn " @($R14,$" arg1 "),$" arg2) 1062 (+ opc1 arg1 arg2) 1063 (set arg2 (mem mode (add arg1 (reg h-gr 14)))) 1064 ((fr30-1 (unit u-load))) 1065 ) 1066 ) 1067 1068 (r14base-ld ldr14 ld OP1_2 WI disp10 Ri) 1069 (r14base-ld ldr14uh lduh OP1_4 UHI disp9 Ri) 1070 (r14base-ld ldr14ub ldub OP1_6 UQI disp8 Ri) 1071 1072 (dni ldr15 1073 "ld @(R15,udisp6),Ri mem/reg" 1074 () 1075 "ld @($R15,$udisp6),$Ri" 1076 (+ OP1_0 OP2_3 udisp6 Ri) 1077 (set Ri (mem WI (add udisp6 (reg h-gr 15)))) 1078 ((fr30-1 (unit u-load))) 1079 ) 1080 1081 (dni ldr15gr 1082 "ld @R15+,Ri" 1083 () 1084 "ld @$R15+,$Ri" 1085 (+ OP1_0 OP2_7 OP3_0 Ri) 1086 (sequence () 1087 (set Ri (mem WI (reg h-gr 15))) 1088 (if (ne (ifield f-Ri) (const 15)) 1089 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1090 ((fr30-1 (unit u-load))) 1091 ) 1092 1093 ; This insn loads a value from where r15 points into the target register and 1094 ; then increments r15. If the target register is also r15, then the post 1095 ; increment is not performed. 1096 ; 1097 (dni ldr15dr 1098 "ld @R15+,Rs2" 1099 () 1100 "ld @$R15+,$Rs2" 1101 (+ OP1_0 OP2_7 OP3_8 Rs2) 1102 ; This seems more straight forward, but doesn't work due to a problem in 1103 ; cgen. We're trying to not increment r15 if it is the target register. 1104 ; (sequence () 1105 ; (set Rs2 (mem WI (reg h-gr 15))) 1106 ; (if (not (or (and (eq (ifield f-Rs2) (const 2)) 1107 ; (eq sbit (const 0))) 1108 ; (and (eq (ifield f-Rs2) (const 3)) 1109 ; (eq sbit (const 1))))) 1110 ; (set (reg h-gr 15) (add (reg h-gr 15) (const 4))) 1111 ; ) 1112 ; ) 1113 (sequence ((WI tmp)) 1114 (set tmp (mem WI (reg h-gr 15))) ; save in case target is r15 1115 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))) 1116 (set Rs2 tmp)) 1117 ((fr30-1 (unit u-load))) 1118 ) 1119 1120 (dni ldr15ps 1121 "ld @R15+,ps mem/reg" 1122 (NOT-IN-DELAY-SLOT) 1123 "ld @$R15+,$ps" 1124 (+ OP1_0 OP2_7 OP3_9 OP4_0) 1125 (sequence () 1126 (set ps (mem WI (reg h-gr 15))) 1127 (set (reg h-gr 15) (add (reg h-gr 15) (const 4)))) 1128 ((fr30-1 (unit u-load))) 1129 ) 1130 1131 (define-pmacro (basic-st name insn opc1 opc2 mode arg1 arg2) 1132 (dni name 1133 (.str name " " arg1 ",@" arg2) 1134 () 1135 (.str name " $" arg1 ",@$" arg2) 1136 (+ opc1 opc2 arg1 arg2) 1137 (set (mem mode arg2) arg1) 1138 ((fr30-1 (unit u-store))) 1139 ) 1140 ) 1141 1142 (basic-st st st OP1_1 OP2_4 WI Ri Rj) 1143 (basic-st sth sth OP1_1 OP2_5 HI Ri Rj) 1144 (basic-st stb stb OP1_1 OP2_6 QI Ri Rj) 1145 1146 (define-pmacro (r13base-st name insn opc1 opc2 mode arg1 arg2) 1147 (dni name 1148 (.str insn " " arg1 ",@(R13," arg2 ")") 1149 () 1150 (.str insn " $" arg1 ",@($R13,$" arg2 ")") 1151 (+ opc1 opc2 arg1 arg2) 1152 (set (mem mode (add arg2 (reg h-gr 13))) arg1) 1153 ((fr30-1 (unit u-store))) 1154 ) 1155 ) 1156 1157 (r13base-st str13 st OP1_1 OP2_0 WI Ri Rj) 1158 (r13base-st str13h sth OP1_1 OP2_1 HI Ri Rj) 1159 (r13base-st str13b stb OP1_1 OP2_2 QI Ri Rj) 1160 1161 (define-pmacro (r14base-st name insn opc1 mode arg1 arg2) 1162 (dni name 1163 (.str insn " " arg1 ",@(R14," arg2 ")") 1164 () 1165 (.str insn " $" arg1 ",@($R14,$" arg2 ")") 1166 (+ opc1 arg1 arg2) 1167 (set (mem mode (add arg2 (reg h-gr 14))) arg1) 1168 ((fr30-1 (unit u-store))) 1169 ) 1170 ) 1171 1172 (r14base-st str14 st OP1_3 WI Ri disp10) 1173 (r14base-st str14h sth OP1_5 HI Ri disp9) 1174 (r14base-st str14b stb OP1_7 QI Ri disp8) 1175 1176 (dni str15 1177 "st Ri,@(R15,udisp6) reg/mem" 1178 () 1179 "st $Ri,@($R15,$udisp6)" 1180 (+ OP1_1 OP2_3 udisp6 Ri) 1181 (set (mem WI (add (reg h-gr 15) udisp6)) Ri) 1182 ((fr30-1 (unit u-store))) 1183 ) 1184 1185 ; These store insns predecrement r15 and then store the contents of the source 1186 ; register where r15 then points. If the source register is also r15, then the 1187 ; original value of r15 is stored. 1188 ; 1189 (dni str15gr 1190 "st Ri,@-R15 reg/mem" 1191 () 1192 "st $Ri,@-$R15" 1193 (+ OP1_1 OP2_7 OP3_0 Ri) 1194 (sequence ((WI tmp)) 1195 (set tmp Ri) ; save in case it's r15 1196 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1197 (set (mem WI (reg h-gr 15)) tmp)) 1198 ((fr30-1 (unit u-store))) 1199 ) 1200 1201 (dni str15dr 1202 "st Rs,@-R15 reg/mem" 1203 () 1204 "st $Rs2,@-$R15" 1205 (+ OP1_1 OP2_7 OP3_8 Rs2) 1206 (sequence ((WI tmp)) 1207 (set tmp Rs2) ; save in case it's r15 1208 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1209 (set (mem WI (reg h-gr 15)) tmp)) 1210 ((fr30-1 (unit u-store))) 1211 ) 1212 1213 (dni str15ps 1214 "st ps,@-R15 reg/mem" 1215 () 1216 "st $ps,@-$R15" 1217 (+ OP1_1 OP2_7 OP3_9 OP4_0) 1218 (sequence () 1219 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1220 (set (mem WI (reg h-gr 15)) ps)) 1221 ((fr30-1 (unit u-store))) 1222 ) 1223 1224 (define-pmacro (mov2gr name opc1 opc2 arg1 arg2) 1225 (dni name 1226 (.str "mov " arg1 "," arg2) 1227 () 1228 (.str "mov $" arg1 ",$" arg2) 1229 (+ opc1 opc2 arg1 arg2) 1230 (set arg2 arg1) 1231 () 1232 ) 1233 ) 1234 1235 (mov2gr mov OP1_8 OP2_B Rj Ri) 1236 (mov2gr movdr OP1_B OP2_7 Rs1 Ri) 1237 1238 (dni movps 1239 "mov ps,Ri reg/reg" 1240 () 1241 "mov $ps,$Ri" 1242 (+ OP1_1 OP2_7 OP3_1 Ri) 1243 (set Ri ps) 1244 () 1245 ) 1246 1247 (dni mov2dr 1248 "mov Ri,Rs reg/reg" 1249 () 1250 "mov $Ri,$Rs1" 1251 (+ OP1_B OP2_3 Rs1 Ri) 1252 (set Rs1 Ri) 1253 () 1254 ) 1255 1256 (dni mov2ps 1257 "mov Ri,ps reg/reg" 1258 () 1259 "mov $Ri,$ps" 1260 (+ OP1_0 OP2_7 OP3_1 Ri) 1261 (set ps Ri) 1262 () 1263 ) 1264 1265 (dni jmp 1266 "jmp with no delay slot" 1267 (NOT-IN-DELAY-SLOT) 1268 "jmp @$Ri" 1269 (+ OP1_9 OP2_7 OP3_0 Ri) 1270 (set pc Ri) 1271 ((fr30-1 (unit u-cti))) 1272 ) 1273 1274 (dni jmpd "jmp with delay slot" 1275 (NOT-IN-DELAY-SLOT) 1276 "jmp:d @$Ri" 1277 (+ OP1_9 OP2_F OP3_0 Ri) 1278 (delay (const 1) 1279 (set pc Ri)) 1280 ((fr30-1 (unit u-cti))) 1281 ) 1282 1283 ; These versions which use registers must appear before the other 1284 ; versions which use relative addresses due to a problem in cgen 1285 ; - DB. 1286 (dni callr 1287 "call @Ri" 1288 (NOT-IN-DELAY-SLOT) 1289 "call @$Ri" 1290 (+ OP1_9 OP2_7 OP3_1 Ri) 1291 (sequence () 1292 (set (reg h-dr 1) (add pc (const 2))) 1293 (set pc Ri)) 1294 ((fr30-1 (unit u-cti))) 1295 ) 1296 (dni callrd 1297 "call:d @Ri" 1298 (NOT-IN-DELAY-SLOT) 1299 "call:d @$Ri" 1300 (+ OP1_9 OP2_F OP3_1 Ri) 1301 (delay (const 1) 1302 (sequence () 1303 (set (reg h-dr 1) (add pc (const 4))) 1304 (set pc Ri))) 1305 ((fr30-1 (unit u-cti))) 1306 ) 1307 ; end of reordered insns 1308 1309 (dni call 1310 "call relative to pc" 1311 (NOT-IN-DELAY-SLOT) 1312 "call $label12" 1313 (+ OP1_D OP5_0 label12) 1314 (sequence () 1315 (set (reg h-dr 1) (add pc (const 2))) 1316 (set pc label12)) 1317 ((fr30-1 (unit u-cti))) 1318 ) 1319 (dni calld 1320 "call relative to pc" 1321 (NOT-IN-DELAY-SLOT) 1322 "call:d $label12" 1323 (+ OP1_D OP5_1 label12) 1324 (delay (const 1) 1325 (sequence () 1326 (set (reg h-dr 1) (add pc (const 4))) 1327 (set pc label12))) 1328 ((fr30-1 (unit u-cti))) 1329 ) 1330 1331 (dni ret 1332 "return from subroutine" 1333 (NOT-IN-DELAY-SLOT) 1334 "ret" 1335 (+ OP1_9 OP2_7 OP3_2 OP4_0) 1336 (set pc (reg h-dr 1)) 1337 ((fr30-1 (unit u-cti))) 1338 ) 1339 1340 (dni ret:d 1341 "return from subroutine with delay slot" 1342 (NOT-IN-DELAY-SLOT) 1343 "ret:d" 1344 (+ OP1_9 OP2_F OP3_2 OP4_0) 1345 (delay (const 1) 1346 (set pc (reg h-dr 1))) 1347 ((fr30-1 (unit u-cti))) 1348 ) 1349 1350 (dni int 1351 "interrupt" 1352 (NOT-IN-DELAY-SLOT) 1353 "int $u8" 1354 (+ OP1_1 OP2_F u8) 1355 (sequence () 1356 ; This is defered to fr30_int because for the breakpoint case 1357 ; we want to change as little of the machine state as possible. 1358 ; Push PS onto the system stack 1359 ;(set (reg h-dr 2) (sub (reg h-dr 2) (const 4))) 1360 ;(set UWI (mem UWI (reg h-dr 2)) ps) 1361 ; Push the return address onto the system stack 1362 ;(set (reg h-dr 2) (sub (reg h-dr 2) (const 4))) 1363 ;(set UWI (mem UWI (reg h-dr 2)) (add pc (const 2))) 1364 ; Set status bits 1365 ;(set ibit (const 0)) 1366 ;(set sbit (const 0)) 1367 1368 ; We still should indicate what is modified by this insn. 1369 (clobber (reg h-dr 2)) 1370 (clobber ibit) 1371 (clobber sbit) 1372 ; ??? (clobber memory)? 1373 1374 ; fr30_int handles operating vs user mode 1375 (set WI pc (c-call WI "fr30_int" pc u8)) 1376 ) 1377 ; This is more properly a cti, but branch stall calculation is different. 1378 ((fr30-1 (unit u-exec (cycles 6)))) 1379 ) 1380 1381 (dni inte 1382 "interrupt for emulator" 1383 (NOT-IN-DELAY-SLOT) 1384 "inte" 1385 (+ OP1_9 OP2_F OP3_3 OP4_0) 1386 (sequence () 1387 ; This is defered to fr30_inte because for the breakpoint case 1388 ; we want to change as little of the machine state as possible. 1389 ; Push PS onto the system stack 1390 ;(set (reg h-dr 2) (sub (reg h-dr 2) (const 4))) 1391 ;(set UWI (mem UWI (reg h-dr 2)) ps) 1392 ; Push the return address onto the system stack 1393 ;(set (reg h-dr 2) (sub (reg h-dr 2) (const 4))) 1394 ;(set UWI (mem UWI (reg h-dr 2)) (add pc (const 2))) 1395 ; Set status bits 1396 ;(set ibit (const 0)) 1397 ;(set ilm (const 4)) 1398 1399 ; We still should indicate what is modified by this insn. 1400 (clobber (reg h-dr 2)) 1401 (clobber ibit) 1402 (clobber ilm) 1403 ; ??? (clobber memory)? 1404 1405 ; fr30_int handles operating vs user mode 1406 (set WI pc (c-call WI "fr30_inte" pc)) 1407 ) 1408 ; This is more properly a cti, but branch stall calculation is different. 1409 ((fr30-1 (unit u-exec (cycles 6)))) 1410 ) 1411 1412 (dni reti 1413 "return from interrupt" 1414 (NOT-IN-DELAY-SLOT) 1415 "reti" 1416 (+ OP1_9 OP2_7 OP3_3 OP4_0) 1417 (if (eq sbit (const 0)) 1418 (sequence () 1419 ; Pop the return address from the system stack 1420 (set UWI pc (mem UWI (reg h-dr 2))) 1421 (set (reg h-dr 2) (add (reg h-dr 2) (const 4))) 1422 ; Pop PS from the system stack 1423 (set UWI ps (mem UWI (reg h-dr 2))) 1424 (set (reg h-dr 2) (add (reg h-dr 2) (const 4))) 1425 ) 1426 (sequence () 1427 ; Pop the return address from the user stack 1428 (set UWI pc (mem UWI (reg h-dr 3))) 1429 (set (reg h-dr 3) (add (reg h-dr 3) (const 4))) 1430 ; Pop PS from the user stack 1431 (set UWI ps (mem UWI (reg h-dr 3))) 1432 (set (reg h-dr 3) (add (reg h-dr 3) (const 4))) 1433 ) 1434 ) 1435 ; This is more properly a cti, but branch stall calculation is different. 1436 ((fr30-1 (unit u-exec (cycles 4)))) 1437 ) 1438 1439 ; Conditional branches with and without delay slots 1440 ; 1441 (define-pmacro (cond-branch cc condition) 1442 (begin 1443 (dni (.sym b cc d) 1444 (.str (.sym b cc :d) " label9") 1445 (NOT-IN-DELAY-SLOT) 1446 (.str (.sym b cc :d) " $label9") 1447 (+ OP1_F (.sym CC_ cc) label9) 1448 (delay (const 1) 1449 (if condition (set pc label9))) 1450 ((fr30-1 (unit u-cti))) 1451 ) 1452 (dni (.sym b cc) 1453 (.str (.sym b cc) " label9") 1454 (NOT-IN-DELAY-SLOT) 1455 (.str (.sym b cc) " $label9") 1456 (+ OP1_E (.sym CC_ cc) label9) 1457 (if condition (set pc label9)) 1458 ((fr30-1 (unit u-cti))) 1459 ) 1460 ) 1461 ) 1462 1463 (cond-branch ra (const BI 1)) 1464 (cond-branch no (const BI 0)) 1465 (cond-branch eq zbit) 1466 (cond-branch ne (not zbit)) 1467 (cond-branch c cbit) 1468 (cond-branch nc (not cbit)) 1469 (cond-branch n nbit) 1470 (cond-branch p (not nbit)) 1471 (cond-branch v vbit) 1472 (cond-branch nv (not vbit)) 1473 (cond-branch lt (xor vbit nbit)) 1474 (cond-branch ge (not (xor vbit nbit))) 1475 (cond-branch le (or (xor vbit nbit) zbit)) 1476 (cond-branch gt (not (or (xor vbit nbit) zbit))) 1477 (cond-branch ls (or cbit zbit)) 1478 (cond-branch hi (not (or cbit zbit))) 1479 1480 (define-pmacro (dir2r13 name insn opc1 opc2 mode arg1) 1481 (dni name 1482 (.str insn " @" arg1 ",R13") 1483 () 1484 (.str insn " @$" arg1 ",$R13") 1485 (+ opc1 opc2 arg1) 1486 (set (reg h-gr 13) (mem mode arg1)) 1487 ((fr30-1 (unit u-load))) 1488 ) 1489 ) 1490 1491 (define-pmacro (dir2r13-postinc name insn opc1 opc2 mode arg1 incr) 1492 (dni name 1493 (.str insn " @" arg1 ",@R13+") 1494 (NOT-IN-DELAY-SLOT) 1495 (.str insn " @$" arg1 ",@$R13+") 1496 (+ opc1 opc2 arg1) 1497 (sequence () 1498 (set (mem mode (reg h-gr 13)) (mem mode arg1)) 1499 (set (reg h-gr 13) (add (reg h-gr 13) incr))) 1500 ((fr30-1 (unit u-load) (unit u-store))) 1501 ) 1502 ) 1503 1504 (define-pmacro (r132dir name insn opc1 opc2 mode arg1) 1505 (dni name 1506 (.str insn " R13,@" arg1) 1507 () 1508 (.str insn " $R13,@$" arg1) 1509 (+ opc1 opc2 arg1) 1510 (set (mem mode arg1) (reg h-gr 13)) 1511 ((fr30-1 (unit u-store))) 1512 ) 1513 ) 1514 1515 (define-pmacro (r13-postinc2dir name insn opc1 opc2 mode arg1 incr) 1516 (dni name 1517 (.str insn " @R13+,@" arg1) 1518 (NOT-IN-DELAY-SLOT) 1519 (.str insn " @$R13+,@$" arg1) 1520 (+ opc1 opc2 arg1) 1521 (sequence () 1522 (set (mem mode arg1) (mem mode (reg h-gr 13))) 1523 (set (reg h-gr 13) (add (reg h-gr 13) incr))) 1524 ((fr30-1 (unit u-load) (unit u-store))) 1525 ) 1526 ) 1527 1528 ; These versions which move from reg to mem must appear before the other 1529 ; versions which use immediate addresses due to a problem in cgen 1530 ; - DB. 1531 (r132dir dmovr13 dmov OP1_1 OP2_8 WI dir10) 1532 (r132dir dmovr13h dmovh OP1_1 OP2_9 HI dir9) 1533 (r132dir dmovr13b dmovb OP1_1 OP2_A QI dir8) 1534 1535 (r13-postinc2dir dmovr13pi dmov OP1_1 OP2_C WI dir10 (const 4)) 1536 (r13-postinc2dir dmovr13pih dmovh OP1_1 OP2_D HI dir9 (const 2)) 1537 (r13-postinc2dir dmovr13pib dmovb OP1_1 OP2_E QI dir8 (const 1)) 1538 1539 (dni dmovr15pi 1540 "dmov @R15+,@dir10" 1541 (NOT-IN-DELAY-SLOT) 1542 "dmov @$R15+,@$dir10" 1543 (+ OP1_1 OP2_B dir10) 1544 (sequence () 1545 (set (mem WI dir10) (mem WI (reg h-gr 15))) 1546 (set (reg h-gr 15) (add (reg h-gr 15) (const 4)))) 1547 ((fr30-1 (unit u-load) (unit u-store))) 1548 ) 1549 ; End of reordered insns. 1550 1551 (dir2r13 dmov2r13 dmov OP1_0 OP2_8 WI dir10) 1552 (dir2r13 dmov2r13h dmovh OP1_0 OP2_9 HI dir9) 1553 (dir2r13 dmov2r13b dmovb OP1_0 OP2_A QI dir8) 1554 1555 (dir2r13-postinc dmov2r13pi dmov OP1_0 OP2_C WI dir10 (const 4)) 1556 (dir2r13-postinc dmov2r13pih dmovh OP1_0 OP2_D HI dir9 (const 2)) 1557 (dir2r13-postinc dmov2r13pib dmovb OP1_0 OP2_E QI dir8 (const 1)) 1558 1559 (dni dmov2r15pd 1560 "dmov @dir10,@-R15" 1561 (NOT-IN-DELAY-SLOT) 1562 "dmov @$dir10,@-$R15" 1563 (+ OP1_0 OP2_B dir10) 1564 (sequence () 1565 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1566 (set (mem WI (reg h-gr 15)) (mem WI dir10))) 1567 ((fr30-1 (unit u-load) (unit u-store))) 1568 ) 1569 1570 ; Leave these insns as stubs for now, except for the increment of $Ri 1571 ; 1572 (dni ldres 1573 "ldres @Ri+,#u4" 1574 () 1575 "ldres @$Ri+,$u4" 1576 (+ OP1_B OP2_C u4 Ri) 1577 (set Ri (add Ri (const 4))) 1578 () 1579 ) 1580 1581 (dni stres 1582 "stres #u4,@Ri+" 1583 () 1584 "stres $u4,@$Ri+" 1585 (+ OP1_B OP2_D u4 Ri) 1586 (set Ri (add Ri (const 4))) 1587 () 1588 ) 1589 1590 ; Leave the coprocessor insns as stubs for now. 1591 ; 1592 (define-pmacro (cop-stub name insn opc1 opc2 opc3 arg1 arg2) 1593 (dni name 1594 (.str insn " u4c,ccc,CRj," arg1 "," arg2) 1595 (NOT-IN-DELAY-SLOT) 1596 (.str insn " $u4c,$ccc,$" arg1 ",$" arg2) 1597 (+ opc1 opc2 opc3 u4c ccc arg1 arg2) 1598 (nop) ; STUB 1599 () 1600 ) 1601 ) 1602 1603 (cop-stub copop copop OP1_9 OP2_F OP3_C CRj CRi) 1604 (cop-stub copld copld OP1_9 OP2_F OP3_D Rjc CRi) 1605 (cop-stub copst copst OP1_9 OP2_F OP3_E CRj Ric) 1606 (cop-stub copsv copsv OP1_9 OP2_F OP3_F CRj Ric) 1607 1608 (dni nop 1609 "nop" 1610 () 1611 "nop" 1612 (+ OP1_9 OP2_F OP3_A OP4_0) 1613 (nop) 1614 () 1615 ) 1616 1617 (dni andccr 1618 "andccr #u8" 1619 () 1620 "andccr $u8" 1621 (+ OP1_8 OP2_3 u8) 1622 (set ccr (and ccr u8)) 1623 () 1624 ) 1625 1626 (dni orccr 1627 "orccr #u8" 1628 () 1629 "orccr $u8" 1630 (+ OP1_9 OP2_3 u8) 1631 (set ccr (or ccr u8)) 1632 () 1633 ) 1634 1635 (dni stilm 1636 "stilm #u8" 1637 () 1638 "stilm $u8" 1639 (+ OP1_8 OP2_7 u8) 1640 (set ilm (and u8 (const #x1f))) 1641 () 1642 ) 1643 1644 (dni addsp 1645 "addsp #s10" 1646 () 1647 "addsp $s10" 1648 (+ OP1_A OP2_3 s10) 1649 (set (reg h-gr 15) (add (reg h-gr 15) s10)) 1650 () 1651 ) 1652 1653 (define-pmacro (ext-op name opc1 opc2 opc3 op mode mask) 1654 (dni name 1655 (.str name " Ri") 1656 () 1657 (.str name " $Ri") 1658 (+ opc1 opc2 opc3 Ri) 1659 (set Ri (op WI (and mode Ri mask))) 1660 () 1661 ) 1662 ) 1663 1664 (ext-op extsb OP1_9 OP2_7 OP3_8 ext QI (const #xff)) 1665 (ext-op extub OP1_9 OP2_7 OP3_9 zext UQI (const #xff)) 1666 (ext-op extsh OP1_9 OP2_7 OP3_A ext HI (const #xffff)) 1667 (ext-op extuh OP1_9 OP2_7 OP3_B zext UHI (const #xffff)) 1668 1669 (dni ldm0 1670 "ldm0 (reglist_low_ld)" 1671 (NOT-IN-DELAY-SLOT) 1672 "ldm0 ($reglist_low_ld)" 1673 (+ OP1_8 OP2_C reglist_low_ld) 1674 (sequence () 1675 (if (and reglist_low_ld (const #x1)) 1676 (sequence () 1677 (set (reg h-gr 0) (mem WI (reg h-gr 15))) 1678 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1679 (if (and reglist_low_ld (const #x2)) 1680 (sequence () 1681 (set (reg h-gr 1) (mem WI (reg h-gr 15))) 1682 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1683 (if (and reglist_low_ld (const #x4)) 1684 (sequence () 1685 (set (reg h-gr 2) (mem WI (reg h-gr 15))) 1686 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1687 (if (and reglist_low_ld (const #x8)) 1688 (sequence () 1689 (set (reg h-gr 3) (mem WI (reg h-gr 15))) 1690 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1691 (if (and reglist_low_ld (const #x10)) 1692 (sequence () 1693 (set (reg h-gr 4) (mem WI (reg h-gr 15))) 1694 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1695 (if (and reglist_low_ld (const #x20)) 1696 (sequence () 1697 (set (reg h-gr 5) (mem WI (reg h-gr 15))) 1698 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1699 (if (and reglist_low_ld (const #x40)) 1700 (sequence () 1701 (set (reg h-gr 6) (mem WI (reg h-gr 15))) 1702 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1703 (if (and reglist_low_ld (const #x80)) 1704 (sequence () 1705 (set (reg h-gr 7) (mem WI (reg h-gr 15))) 1706 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1707 ) 1708 ((fr30-1 (unit u-ldm))) 1709 ) 1710 1711 (dni ldm1 1712 "ldm1 (reglist_hi_ld)" 1713 (NOT-IN-DELAY-SLOT) 1714 "ldm1 ($reglist_hi_ld)" 1715 (+ OP1_8 OP2_D reglist_hi_ld) 1716 (sequence () 1717 (if (and reglist_hi_ld (const #x1)) 1718 (sequence () 1719 (set (reg h-gr 8) (mem WI (reg h-gr 15))) 1720 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1721 (if (and reglist_hi_ld (const #x2)) 1722 (sequence () 1723 (set (reg h-gr 9) (mem WI (reg h-gr 15))) 1724 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1725 (if (and reglist_hi_ld (const #x4)) 1726 (sequence () 1727 (set (reg h-gr 10) (mem WI (reg h-gr 15))) 1728 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1729 (if (and reglist_hi_ld (const #x8)) 1730 (sequence () 1731 (set (reg h-gr 11) (mem WI (reg h-gr 15))) 1732 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1733 (if (and reglist_hi_ld (const #x10)) 1734 (sequence () 1735 (set (reg h-gr 12) (mem WI (reg h-gr 15))) 1736 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1737 (if (and reglist_hi_ld (const #x20)) 1738 (sequence () 1739 (set (reg h-gr 13) (mem WI (reg h-gr 15))) 1740 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1741 (if (and reglist_hi_ld (const #x40)) 1742 (sequence () 1743 (set (reg h-gr 14) (mem WI (reg h-gr 15))) 1744 (set (reg h-gr 15) (add (reg h-gr 15) (const 4))))) 1745 (if (and reglist_hi_ld (const #x80)) 1746 (set (reg h-gr 15) (mem WI (reg h-gr 15)))) 1747 ) 1748 ((fr30-1 (unit u-ldm))) 1749 ) 1750 1751 (dni stm0 1752 "stm0 (reglist_low_st)" 1753 (NOT-IN-DELAY-SLOT) 1754 "stm0 ($reglist_low_st)" 1755 (+ OP1_8 OP2_E reglist_low_st) 1756 (sequence () 1757 (if (and reglist_low_st (const #x1)) 1758 (sequence () 1759 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1760 (set (mem WI (reg h-gr 15)) (reg h-gr 7)))) 1761 (if (and reglist_low_st (const #x2)) 1762 (sequence () 1763 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1764 (set (mem WI (reg h-gr 15)) (reg h-gr 6)))) 1765 (if (and reglist_low_st (const #x4)) 1766 (sequence () 1767 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1768 (set (mem WI (reg h-gr 15)) (reg h-gr 5)))) 1769 (if (and reglist_low_st (const #x8)) 1770 (sequence () 1771 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1772 (set (mem WI (reg h-gr 15)) (reg h-gr 4)))) 1773 (if (and reglist_low_st (const #x10)) 1774 (sequence () 1775 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1776 (set (mem WI (reg h-gr 15)) (reg h-gr 3)))) 1777 (if (and reglist_low_st (const #x20)) 1778 (sequence () 1779 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1780 (set (mem WI (reg h-gr 15)) (reg h-gr 2)))) 1781 (if (and reglist_low_st (const #x40)) 1782 (sequence () 1783 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1784 (set (mem WI (reg h-gr 15)) (reg h-gr 1)))) 1785 (if (and reglist_low_st (const #x80)) 1786 (sequence () 1787 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1788 (set (mem WI (reg h-gr 15)) (reg h-gr 0)))) 1789 ) 1790 ((fr30-1 (unit u-stm))) 1791 ) 1792 1793 (dni stm1 1794 "stm1 (reglist_hi_st)" 1795 (NOT-IN-DELAY-SLOT) 1796 "stm1 ($reglist_hi_st)" 1797 (+ OP1_8 OP2_F reglist_hi_st) 1798 (sequence () 1799 (if (and reglist_hi_st (const #x1)) 1800 (sequence ((WI save-r15)) 1801 (set save-r15 (reg h-gr 15)) 1802 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1803 (set (mem WI (reg h-gr 15)) save-r15))) 1804 (if (and reglist_hi_st (const #x2)) 1805 (sequence () 1806 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1807 (set (mem WI (reg h-gr 15)) (reg h-gr 14)))) 1808 (if (and reglist_hi_st (const #x4)) 1809 (sequence () 1810 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1811 (set (mem WI (reg h-gr 15)) (reg h-gr 13)))) 1812 (if (and reglist_hi_st (const #x8)) 1813 (sequence () 1814 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1815 (set (mem WI (reg h-gr 15)) (reg h-gr 12)))) 1816 (if (and reglist_hi_st (const #x10)) 1817 (sequence () 1818 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1819 (set (mem WI (reg h-gr 15)) (reg h-gr 11)))) 1820 (if (and reglist_hi_st (const #x20)) 1821 (sequence () 1822 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1823 (set (mem WI (reg h-gr 15)) (reg h-gr 10)))) 1824 (if (and reglist_hi_st (const #x40)) 1825 (sequence () 1826 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1827 (set (mem WI (reg h-gr 15)) (reg h-gr 9)))) 1828 (if (and reglist_hi_st (const #x80)) 1829 (sequence () 1830 (set (reg h-gr 15) (sub (reg h-gr 15) (const 4))) 1831 (set (mem WI (reg h-gr 15)) (reg h-gr 8)))) 1832 ) 1833 ((fr30-1 (unit u-stm))) 1834 ) 1835 1836 (dni enter 1837 "enter #u10" 1838 (NOT-IN-DELAY-SLOT) 1839 "enter $u10" 1840 (+ OP1_0 OP2_F u10) 1841 (sequence ((WI tmp)) 1842 (set tmp (sub (reg h-gr 15) (const 4))) 1843 (set (mem WI tmp) (reg h-gr 14)) 1844 (set (reg h-gr 14) tmp) 1845 (set (reg h-gr 15) (sub (reg h-gr 15) u10))) 1846 ((fr30-1 (unit u-exec (cycles 2)))) 1847 ) 1848 1849 (dni leave 1850 "leave" 1851 () 1852 "leave" 1853 (+ OP1_9 OP2_F OP3_9 OP4_0) 1854 (sequence () 1855 (set (reg h-gr 15) (add (reg h-gr 14) (const 4))) 1856 (set (reg h-gr 14) (mem WI (sub (reg h-gr 15) (const 4))))) 1857 () 1858 ) 1859 1860 (dni xchb 1861 "xchb @Rj,Ri" 1862 (NOT-IN-DELAY-SLOT) 1863 "xchb @$Rj,$Ri" 1864 (+ OP1_8 OP2_A Rj Ri) 1865 (sequence ((WI tmp)) 1866 (set tmp Ri) 1867 (set Ri (mem UQI Rj)) 1868 (set (mem UQI Rj) tmp)) 1869 ((fr30-1 (unit u-load) (unit u-store))) 1870 ) 1871