Home | History | Annotate | Line # | Download | only in rs6000
rs6000-cpus.def revision 1.7
      1  1.1  mrg /* IBM RS/6000 CPU names..
      2  1.7  mrg    Copyright (C) 1991-2018 Free Software Foundation, Inc.
      3  1.1  mrg    Contributed by Richard Kenner (kenner (at) vlsi1.ultra.nyu.edu)
      4  1.1  mrg 
      5  1.1  mrg    This file is part of GCC.
      6  1.1  mrg 
      7  1.1  mrg    GCC is free software; you can redistribute it and/or modify it
      8  1.1  mrg    under the terms of the GNU General Public License as published
      9  1.1  mrg    by the Free Software Foundation; either version 3, or (at your
     10  1.1  mrg    option) any later version.
     11  1.1  mrg 
     12  1.1  mrg    GCC is distributed in the hope that it will be useful, but WITHOUT
     13  1.1  mrg    ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
     14  1.1  mrg    or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
     15  1.1  mrg    License for more details.
     16  1.1  mrg 
     17  1.1  mrg    You should have received a copy of the GNU General Public License
     18  1.1  mrg    along with GCC; see the file COPYING3.  If not see
     19  1.1  mrg    <http://www.gnu.org/licenses/>.  */
     20  1.1  mrg 
     21  1.1  mrg /* ISA masks.  */
     22  1.1  mrg #ifndef ISA_2_1_MASKS
     23  1.1  mrg #define ISA_2_1_MASKS		OPTION_MASK_MFCRF
     24  1.1  mrg #define ISA_2_2_MASKS		(ISA_2_1_MASKS | OPTION_MASK_POPCNTB)
     25  1.1  mrg #define ISA_2_4_MASKS		(ISA_2_2_MASKS | OPTION_MASK_FPRND)
     26  1.1  mrg 
     27  1.1  mrg   /* For ISA 2.05, do not add MFPGPR, since it isn't in ISA 2.06, and don't add
     28  1.1  mrg      ALTIVEC, since in general it isn't a win on power6.  In ISA 2.04, fsel,
     29  1.1  mrg      fre, fsqrt, etc. were no longer documented as optional.  Group masks by
     30  1.1  mrg      server and embedded. */
     31  1.1  mrg #define ISA_2_5_MASKS_EMBEDDED	(ISA_2_4_MASKS				\
     32  1.1  mrg 				 | OPTION_MASK_CMPB			\
     33  1.1  mrg 				 | OPTION_MASK_RECIP_PRECISION		\
     34  1.1  mrg 				 | OPTION_MASK_PPC_GFXOPT		\
     35  1.1  mrg 				 | OPTION_MASK_PPC_GPOPT)
     36  1.1  mrg 
     37  1.1  mrg #define ISA_2_5_MASKS_SERVER	(ISA_2_5_MASKS_EMBEDDED | OPTION_MASK_DFP)
     38  1.1  mrg 
     39  1.1  mrg   /* For ISA 2.06, don't add ISEL, since in general it isn't a win, but
     40  1.1  mrg      altivec is a win so enable it.  */
     41  1.1  mrg #define ISA_2_6_MASKS_EMBEDDED	(ISA_2_5_MASKS_EMBEDDED | OPTION_MASK_POPCNTD)
     42  1.1  mrg #define ISA_2_6_MASKS_SERVER	(ISA_2_5_MASKS_SERVER			\
     43  1.1  mrg 				 | OPTION_MASK_POPCNTD			\
     44  1.1  mrg 				 | OPTION_MASK_ALTIVEC			\
     45  1.7  mrg 				 | OPTION_MASK_VSX)
     46  1.1  mrg 
     47  1.1  mrg /* For now, don't provide an embedded version of ISA 2.07.  */
     48  1.1  mrg #define ISA_2_7_MASKS_SERVER	(ISA_2_6_MASKS_SERVER			\
     49  1.1  mrg 				 | OPTION_MASK_P8_FUSION		\
     50  1.1  mrg 				 | OPTION_MASK_P8_VECTOR		\
     51  1.1  mrg 				 | OPTION_MASK_CRYPTO			\
     52  1.1  mrg 				 | OPTION_MASK_DIRECT_MOVE		\
     53  1.3  mrg 				 | OPTION_MASK_EFFICIENT_UNALIGNED_VSX	\
     54  1.1  mrg 				 | OPTION_MASK_HTM			\
     55  1.1  mrg 				 | OPTION_MASK_QUAD_MEMORY		\
     56  1.7  mrg 				 | OPTION_MASK_QUAD_MEMORY_ATOMIC)
     57  1.1  mrg 
     58  1.4  mrg /* Add ISEL back into ISA 3.0, since it is supposed to be a win.  Do not add
     59  1.4  mrg    FLOAT128_HW here until we are ready to make -mfloat128 on by default.  */
     60  1.4  mrg #define ISA_3_0_MASKS_SERVER	(ISA_2_7_MASKS_SERVER			\
     61  1.4  mrg 				 | OPTION_MASK_ISEL			\
     62  1.4  mrg 				 | OPTION_MASK_MODULO			\
     63  1.4  mrg 				 | OPTION_MASK_P9_FUSION		\
     64  1.6  mrg 				 | OPTION_MASK_P9_MINMAX		\
     65  1.4  mrg 				 | OPTION_MASK_P9_MISC			\
     66  1.4  mrg 				 | OPTION_MASK_P9_VECTOR)
     67  1.4  mrg 
     68  1.4  mrg /* Support for the IEEE 128-bit floating point hardware requires a lot of the
     69  1.4  mrg    VSX instructions that are part of ISA 3.0.  */
     70  1.4  mrg #define ISA_3_0_MASKS_IEEE	(OPTION_MASK_VSX			\
     71  1.4  mrg 				 | OPTION_MASK_P8_VECTOR		\
     72  1.4  mrg 				 | OPTION_MASK_P9_VECTOR		\
     73  1.7  mrg 				 | OPTION_MASK_DIRECT_MOVE)
     74  1.6  mrg 
     75  1.6  mrg /* Flags that need to be turned off if -mno-power9-vector.  */
     76  1.6  mrg #define OTHER_P9_VECTOR_MASKS	(OPTION_MASK_FLOAT128_HW		\
     77  1.6  mrg 				 | OPTION_MASK_P9_MINMAX)
     78  1.6  mrg 
     79  1.6  mrg /* Flags that need to be turned off if -mno-power8-vector.  */
     80  1.6  mrg #define OTHER_P8_VECTOR_MASKS	(OTHER_P9_VECTOR_MASKS			\
     81  1.6  mrg 				 | OPTION_MASK_P9_VECTOR		\
     82  1.6  mrg 				 | OPTION_MASK_DIRECT_MOVE		\
     83  1.7  mrg 				 | OPTION_MASK_CRYPTO)
     84  1.6  mrg 
     85  1.6  mrg /* Flags that need to be turned off if -mno-vsx.  */
     86  1.6  mrg #define OTHER_VSX_VECTOR_MASKS	(OTHER_P8_VECTOR_MASKS			\
     87  1.6  mrg 				 | OPTION_MASK_EFFICIENT_UNALIGNED_VSX	\
     88  1.6  mrg 				 | OPTION_MASK_FLOAT128_KEYWORD		\
     89  1.7  mrg 				 | OPTION_MASK_P8_VECTOR)
     90  1.4  mrg 
     91  1.1  mrg #define POWERPC_7400_MASK	(OPTION_MASK_PPC_GFXOPT | OPTION_MASK_ALTIVEC)
     92  1.1  mrg 
     93  1.1  mrg /* Deal with ports that do not have -mstrict-align.  */
     94  1.1  mrg #ifdef OPTION_MASK_STRICT_ALIGN
     95  1.1  mrg #define OPTION_MASK_STRICT_ALIGN_OPTIONAL OPTION_MASK_STRICT_ALIGN
     96  1.1  mrg #else
     97  1.1  mrg #define OPTION_MASK_STRICT_ALIGN 0
     98  1.1  mrg #define OPTION_MASK_STRICT_ALIGN_OPTIONAL 0
     99  1.1  mrg #ifndef MASK_STRICT_ALIGN
    100  1.1  mrg #define MASK_STRICT_ALIGN 0
    101  1.1  mrg #endif
    102  1.1  mrg #endif
    103  1.1  mrg 
    104  1.1  mrg /* Mask of all options to set the default isa flags based on -mcpu=<xxx>.  */
    105  1.1  mrg #define POWERPC_MASKS		(OPTION_MASK_ALTIVEC			\
    106  1.1  mrg 				 | OPTION_MASK_CMPB			\
    107  1.1  mrg 				 | OPTION_MASK_CRYPTO			\
    108  1.1  mrg 				 | OPTION_MASK_DFP			\
    109  1.1  mrg 				 | OPTION_MASK_DIRECT_MOVE		\
    110  1.1  mrg 				 | OPTION_MASK_DLMZB			\
    111  1.3  mrg 				 | OPTION_MASK_EFFICIENT_UNALIGNED_VSX	\
    112  1.6  mrg 				 | OPTION_MASK_FLOAT128_HW		\
    113  1.6  mrg 				 | OPTION_MASK_FLOAT128_KEYWORD		\
    114  1.1  mrg 				 | OPTION_MASK_FPRND			\
    115  1.1  mrg 				 | OPTION_MASK_HTM			\
    116  1.1  mrg 				 | OPTION_MASK_ISEL			\
    117  1.1  mrg 				 | OPTION_MASK_MFCRF			\
    118  1.1  mrg 				 | OPTION_MASK_MFPGPR			\
    119  1.4  mrg 				 | OPTION_MASK_MODULO			\
    120  1.1  mrg 				 | OPTION_MASK_MULHW			\
    121  1.1  mrg 				 | OPTION_MASK_NO_UPDATE		\
    122  1.1  mrg 				 | OPTION_MASK_P8_FUSION		\
    123  1.1  mrg 				 | OPTION_MASK_P8_VECTOR		\
    124  1.4  mrg 				 | OPTION_MASK_P9_FUSION		\
    125  1.4  mrg 				 | OPTION_MASK_P9_MINMAX		\
    126  1.4  mrg 				 | OPTION_MASK_P9_MISC			\
    127  1.4  mrg 				 | OPTION_MASK_P9_VECTOR		\
    128  1.1  mrg 				 | OPTION_MASK_POPCNTB			\
    129  1.1  mrg 				 | OPTION_MASK_POPCNTD			\
    130  1.1  mrg 				 | OPTION_MASK_POWERPC64		\
    131  1.1  mrg 				 | OPTION_MASK_PPC_GFXOPT		\
    132  1.1  mrg 				 | OPTION_MASK_PPC_GPOPT		\
    133  1.1  mrg 				 | OPTION_MASK_QUAD_MEMORY		\
    134  1.1  mrg 				 | OPTION_MASK_QUAD_MEMORY_ATOMIC	\
    135  1.1  mrg 				 | OPTION_MASK_RECIP_PRECISION		\
    136  1.1  mrg 				 | OPTION_MASK_SOFT_FLOAT		\
    137  1.1  mrg 				 | OPTION_MASK_STRICT_ALIGN_OPTIONAL	\
    138  1.4  mrg 				 | OPTION_MASK_TOC_FUSION		\
    139  1.7  mrg 				 | OPTION_MASK_VSX)
    140  1.1  mrg 
    141  1.1  mrg #endif
    142  1.1  mrg 
    143  1.1  mrg /* This table occasionally claims that a processor does not support a
    144  1.1  mrg    particular feature even though it does, but the feature is slower than the
    145  1.1  mrg    alternative.  Thus, it shouldn't be relied on as a complete description of
    146  1.1  mrg    the processor's support.
    147  1.1  mrg 
    148  1.1  mrg    Please keep this list in order, and don't forget to update the documentation
    149  1.1  mrg    in invoke.texi when adding a new processor or flag.
    150  1.1  mrg 
    151  1.1  mrg    Before including this file, define a macro:
    152  1.1  mrg 
    153  1.1  mrg    RS6000_CPU (NAME, CPU, FLAGS)
    154  1.1  mrg 
    155  1.1  mrg    where the arguments are the fields of struct rs6000_ptt.  */
    156  1.1  mrg 
    157  1.1  mrg RS6000_CPU ("401", PROCESSOR_PPC403, MASK_SOFT_FLOAT)
    158  1.1  mrg RS6000_CPU ("403", PROCESSOR_PPC403, MASK_SOFT_FLOAT | MASK_STRICT_ALIGN)
    159  1.1  mrg RS6000_CPU ("405", PROCESSOR_PPC405, MASK_SOFT_FLOAT | MASK_MULHW | MASK_DLMZB)
    160  1.1  mrg RS6000_CPU ("405fp", PROCESSOR_PPC405, MASK_MULHW | MASK_DLMZB)
    161  1.1  mrg RS6000_CPU ("440", PROCESSOR_PPC440, MASK_SOFT_FLOAT | MASK_MULHW | MASK_DLMZB)
    162  1.1  mrg RS6000_CPU ("440fp", PROCESSOR_PPC440, MASK_MULHW | MASK_DLMZB)
    163  1.1  mrg RS6000_CPU ("464", PROCESSOR_PPC440, MASK_SOFT_FLOAT | MASK_MULHW | MASK_DLMZB)
    164  1.1  mrg RS6000_CPU ("464fp", PROCESSOR_PPC440, MASK_MULHW | MASK_DLMZB)
    165  1.1  mrg RS6000_CPU ("476", PROCESSOR_PPC476,
    166  1.1  mrg 	    MASK_SOFT_FLOAT | MASK_PPC_GFXOPT | MASK_MFCRF | MASK_POPCNTB
    167  1.1  mrg 	    | MASK_FPRND | MASK_CMPB | MASK_MULHW | MASK_DLMZB)
    168  1.1  mrg RS6000_CPU ("476fp", PROCESSOR_PPC476,
    169  1.1  mrg 	    MASK_PPC_GFXOPT | MASK_MFCRF | MASK_POPCNTB | MASK_FPRND
    170  1.1  mrg 	    | MASK_CMPB | MASK_MULHW | MASK_DLMZB)
    171  1.1  mrg RS6000_CPU ("505", PROCESSOR_MPCCORE, 0)
    172  1.7  mrg RS6000_CPU ("601", PROCESSOR_PPC601, MASK_MULTIPLE)
    173  1.1  mrg RS6000_CPU ("602", PROCESSOR_PPC603, MASK_PPC_GFXOPT)
    174  1.1  mrg RS6000_CPU ("603", PROCESSOR_PPC603, MASK_PPC_GFXOPT)
    175  1.1  mrg RS6000_CPU ("603e", PROCESSOR_PPC603, MASK_PPC_GFXOPT)
    176  1.1  mrg RS6000_CPU ("604", PROCESSOR_PPC604, MASK_PPC_GFXOPT)
    177  1.1  mrg RS6000_CPU ("604e", PROCESSOR_PPC604e, MASK_PPC_GFXOPT)
    178  1.1  mrg RS6000_CPU ("620", PROCESSOR_PPC620, MASK_PPC_GFXOPT | MASK_POWERPC64)
    179  1.1  mrg RS6000_CPU ("630", PROCESSOR_PPC630, MASK_PPC_GFXOPT | MASK_POWERPC64)
    180  1.1  mrg RS6000_CPU ("740", PROCESSOR_PPC750, MASK_PPC_GFXOPT)
    181  1.1  mrg RS6000_CPU ("7400", PROCESSOR_PPC7400, POWERPC_7400_MASK)
    182  1.1  mrg RS6000_CPU ("7450", PROCESSOR_PPC7450, POWERPC_7400_MASK)
    183  1.1  mrg RS6000_CPU ("750", PROCESSOR_PPC750, MASK_PPC_GFXOPT)
    184  1.1  mrg RS6000_CPU ("801", PROCESSOR_MPCCORE, MASK_SOFT_FLOAT)
    185  1.1  mrg RS6000_CPU ("821", PROCESSOR_MPCCORE, MASK_SOFT_FLOAT)
    186  1.1  mrg RS6000_CPU ("823", PROCESSOR_MPCCORE, MASK_SOFT_FLOAT)
    187  1.1  mrg RS6000_CPU ("8540", PROCESSOR_PPC8540, MASK_STRICT_ALIGN | MASK_ISEL)
    188  1.1  mrg RS6000_CPU ("8548", PROCESSOR_PPC8548, MASK_STRICT_ALIGN | MASK_ISEL)
    189  1.1  mrg RS6000_CPU ("a2", PROCESSOR_PPCA2,
    190  1.1  mrg 	    MASK_PPC_GFXOPT | MASK_POWERPC64 | MASK_POPCNTB | MASK_CMPB
    191  1.1  mrg 	    | MASK_NO_UPDATE)
    192  1.1  mrg RS6000_CPU ("e300c2", PROCESSOR_PPCE300C2, MASK_SOFT_FLOAT)
    193  1.1  mrg RS6000_CPU ("e300c3", PROCESSOR_PPCE300C3, 0)
    194  1.1  mrg RS6000_CPU ("e500mc", PROCESSOR_PPCE500MC, MASK_PPC_GFXOPT | MASK_ISEL)
    195  1.1  mrg RS6000_CPU ("e500mc64", PROCESSOR_PPCE500MC64,
    196  1.1  mrg 	    MASK_POWERPC64 | MASK_PPC_GFXOPT | MASK_ISEL)
    197  1.1  mrg RS6000_CPU ("e5500", PROCESSOR_PPCE5500,
    198  1.1  mrg 	    MASK_POWERPC64 | MASK_PPC_GFXOPT | MASK_ISEL)
    199  1.1  mrg RS6000_CPU ("e6500", PROCESSOR_PPCE6500, POWERPC_7400_MASK | MASK_POWERPC64
    200  1.1  mrg 	    | MASK_MFCRF | MASK_ISEL)
    201  1.1  mrg RS6000_CPU ("860", PROCESSOR_MPCCORE, MASK_SOFT_FLOAT)
    202  1.1  mrg RS6000_CPU ("970", PROCESSOR_POWER4,
    203  1.1  mrg 	    POWERPC_7400_MASK | MASK_PPC_GPOPT | MASK_MFCRF | MASK_POWERPC64)
    204  1.1  mrg RS6000_CPU ("cell", PROCESSOR_CELL,
    205  1.1  mrg 	    POWERPC_7400_MASK  | MASK_PPC_GPOPT | MASK_MFCRF | MASK_POWERPC64)
    206  1.1  mrg RS6000_CPU ("ec603e", PROCESSOR_PPC603, MASK_SOFT_FLOAT)
    207  1.1  mrg RS6000_CPU ("G3", PROCESSOR_PPC750, MASK_PPC_GFXOPT)
    208  1.1  mrg RS6000_CPU ("G4",  PROCESSOR_PPC7450, POWERPC_7400_MASK)
    209  1.1  mrg RS6000_CPU ("G5", PROCESSOR_POWER4,
    210  1.1  mrg 	    POWERPC_7400_MASK | MASK_PPC_GPOPT | MASK_MFCRF | MASK_POWERPC64)
    211  1.1  mrg RS6000_CPU ("titan", PROCESSOR_TITAN, MASK_MULHW | MASK_DLMZB)
    212  1.1  mrg RS6000_CPU ("power3", PROCESSOR_PPC630, MASK_PPC_GFXOPT | MASK_POWERPC64)
    213  1.1  mrg RS6000_CPU ("power4", PROCESSOR_POWER4, MASK_POWERPC64 | MASK_PPC_GPOPT
    214  1.1  mrg 	    | MASK_PPC_GFXOPT | MASK_MFCRF)
    215  1.1  mrg RS6000_CPU ("power5", PROCESSOR_POWER5, MASK_POWERPC64 | MASK_PPC_GPOPT
    216  1.1  mrg 	    | MASK_PPC_GFXOPT | MASK_MFCRF | MASK_POPCNTB)
    217  1.1  mrg RS6000_CPU ("power5+", PROCESSOR_POWER5, MASK_POWERPC64 | MASK_PPC_GPOPT
    218  1.1  mrg 	    | MASK_PPC_GFXOPT | MASK_MFCRF | MASK_POPCNTB | MASK_FPRND)
    219  1.1  mrg RS6000_CPU ("power6", PROCESSOR_POWER6, MASK_POWERPC64 | MASK_PPC_GPOPT
    220  1.1  mrg 	    | MASK_PPC_GFXOPT | MASK_MFCRF | MASK_POPCNTB | MASK_FPRND
    221  1.1  mrg 	    | MASK_CMPB | MASK_DFP | MASK_RECIP_PRECISION)
    222  1.1  mrg RS6000_CPU ("power6x", PROCESSOR_POWER6, MASK_POWERPC64 | MASK_PPC_GPOPT
    223  1.1  mrg 	    | MASK_PPC_GFXOPT | MASK_MFCRF | MASK_POPCNTB | MASK_FPRND
    224  1.1  mrg 	    | MASK_CMPB | MASK_DFP | MASK_MFPGPR | MASK_RECIP_PRECISION)
    225  1.7  mrg RS6000_CPU ("power7", PROCESSOR_POWER7, MASK_POWERPC64 | ISA_2_6_MASKS_SERVER)
    226  1.1  mrg RS6000_CPU ("power8", PROCESSOR_POWER8, MASK_POWERPC64 | ISA_2_7_MASKS_SERVER)
    227  1.4  mrg RS6000_CPU ("power9", PROCESSOR_POWER9, MASK_POWERPC64 | ISA_3_0_MASKS_SERVER)
    228  1.1  mrg RS6000_CPU ("powerpc", PROCESSOR_POWERPC, 0)
    229  1.1  mrg RS6000_CPU ("powerpc64", PROCESSOR_POWERPC64, MASK_PPC_GFXOPT | MASK_POWERPC64)
    230  1.1  mrg RS6000_CPU ("powerpc64le", PROCESSOR_POWER8, MASK_POWERPC64 | ISA_2_7_MASKS_SERVER)
    231  1.1  mrg RS6000_CPU ("rs64", PROCESSOR_RS64A, MASK_PPC_GFXOPT | MASK_POWERPC64)
    232