Home | History | Annotate | Line # | Download | only in include
armreg.h revision 1.23
      1  1.23  jmcneill /* $NetBSD: armreg.h,v 1.23 2019/01/30 02:02:23 jmcneill Exp $ */
      2   1.1      matt 
      3   1.1      matt /*-
      4   1.1      matt  * Copyright (c) 2014 The NetBSD Foundation, Inc.
      5   1.1      matt  * All rights reserved.
      6   1.1      matt  *
      7   1.1      matt  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1      matt  * by Matt Thomas of 3am Software Foundry.
      9   1.1      matt  *
     10   1.1      matt  * Redistribution and use in source and binary forms, with or without
     11   1.1      matt  * modification, are permitted provided that the following conditions
     12   1.1      matt  * are met:
     13   1.1      matt  * 1. Redistributions of source code must retain the above copyright
     14   1.1      matt  *    notice, this list of conditions and the following disclaimer.
     15   1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     17   1.1      matt  *    documentation and/or other materials provided with the distribution.
     18   1.1      matt  *
     19   1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1      matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1      matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1      matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1      matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1      matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1      matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1      matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1      matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1      matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1      matt  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1      matt  */
     31   1.1      matt 
     32   1.1      matt #ifndef _AARCH64_ARMREG_H_
     33   1.1      matt #define _AARCH64_ARMREG_H_
     34   1.1      matt 
     35   1.8       ryo #include <arm/cputypes.h>
     36   1.1      matt #include <sys/types.h>
     37   1.1      matt 
     38   1.7     skrll #define AARCH64REG_READ_INLINE2(regname, regdesc)		\
     39  1.12  christos static __inline uint64_t					\
     40   1.7     skrll reg_##regname##_read(void)					\
     41   1.7     skrll {								\
     42   1.7     skrll 	uint64_t __rv;						\
     43   1.7     skrll 	__asm __volatile("mrs %0, " #regdesc : "=r"(__rv));	\
     44   1.7     skrll 	return __rv;						\
     45   1.1      matt }
     46   1.1      matt 
     47   1.7     skrll #define AARCH64REG_WRITE_INLINE2(regname, regdesc)		\
     48  1.12  christos static __inline void						\
     49   1.7     skrll reg_##regname##_write(uint64_t __val)				\
     50   1.7     skrll {								\
     51   1.7     skrll 	__asm __volatile("msr " #regdesc ", %0" :: "r"(__val));	\
     52   1.1      matt }
     53   1.1      matt 
     54   1.7     skrll #define AARCH64REG_WRITEIMM_INLINE2(regname, regdesc)		\
     55  1.12  christos static __inline void						\
     56   1.7     skrll reg_##regname##_write(uint64_t __val)				\
     57   1.7     skrll {								\
     58   1.7     skrll 	__asm __volatile("msr " #regdesc ", %0" :: "n"(__val));	\
     59   1.1      matt }
     60   1.1      matt 
     61   1.7     skrll #define AARCH64REG_READ_INLINE(regname)				\
     62   1.1      matt 	AARCH64REG_READ_INLINE2(regname, regname)
     63   1.1      matt 
     64   1.7     skrll #define AARCH64REG_WRITE_INLINE(regname)			\
     65   1.1      matt 	AARCH64REG_WRITE_INLINE2(regname, regname)
     66   1.1      matt 
     67   1.7     skrll #define AARCH64REG_WRITEIMM_INLINE(regname)			\
     68   1.1      matt 	AARCH64REG_WRITEIMM_INLINE2(regname, regname)
     69  1.15  jmcneill 
     70  1.15  jmcneill #define AARCH64REG_READWRITE_INLINE2(regname, regdesc)		\
     71  1.15  jmcneill 	AARCH64REG_READ_INLINE2(regname, regdesc)		\
     72  1.15  jmcneill 	AARCH64REG_WRITE_INLINE2(regname, regdesc)
     73  1.15  jmcneill 
     74   1.1      matt /*
     75   1.1      matt  * System registers available at EL0 (user)
     76   1.1      matt  */
     77   1.1      matt AARCH64REG_READ_INLINE(ctr_el0)		// Cache Type Register
     78   1.1      matt 
     79  1.13     skrll #define	CTR_EL0_CWG_LINE	__BITS(27,24)	// Cacheback Writeback Granule
     80  1.13     skrll #define	CTR_EL0_ERG_LINE	__BITS(23,20)	// Exclusives Reservation Granule
     81  1.13     skrll #define	CTR_EL0_DMIN_LINE	__BITS(19,16)	// Dcache MIN LINE size (log2 - 2)
     82  1.12  christos #define	CTR_EL0_L1IP_MASK	__BITS(15,14)
     83  1.13     skrll #define	 CTR_EL0_L1IP_AIVIVT	1		//  ASID-tagged Virtual Index, Virtual Tag
     84  1.13     skrll #define	 CTR_EL0_L1IP_VIPT	2		//  Virtual Index, Physical Tag
     85  1.13     skrll #define	 CTR_EL0_L1IP_PIPT	3		//  Physical Index, Physical Tag
     86  1.13     skrll #define	CTR_EL0_IMIN_LINE	__BITS(3,0)	// Icache MIN LINE size (log2 - 2)
     87   1.1      matt 
     88  1.14     skrll AARCH64REG_READ_INLINE(dczid_el0)	// Data Cache Zero ID Register
     89   1.1      matt 
     90  1.13     skrll #define	DCZID_DZP		__BIT(4)	// Data Zero Prohibited
     91  1.13     skrll #define	DCZID_BS		__BITS(3,0)	// Block Size (log2 - 2)
     92   1.1      matt 
     93  1.14     skrll AARCH64REG_READ_INLINE(fpcr)		// Floating Point Control Register
     94   1.1      matt AARCH64REG_WRITE_INLINE(fpcr)
     95   1.1      matt 
     96  1.13     skrll #define	FPCR_AHP		__BIT(26)	// Alternative Half Precision
     97  1.13     skrll #define	FPCR_DN			__BIT(25)	// Default Nan Control
     98  1.13     skrll #define	FPCR_FZ			__BIT(24)	// Flush-To-Zero
     99  1.13     skrll #define	FPCR_RMODE		__BITS(23,22)	// Rounding Mode
    100  1.13     skrll #define	 FPCR_RN		0		//  Round Nearest
    101  1.13     skrll #define	 FPCR_RP		1		//  Round towards Plus infinity
    102  1.13     skrll #define	 FPCR_RM		2		//  Round towards Minus infinity
    103  1.13     skrll #define	 FPCR_RZ		3		//  Round towards Zero
    104  1.13     skrll #define	FPCR_STRIDE		__BITS(21,20)
    105  1.20  riastrad #define	FPCR_FZ16		__BIT(19)	// Flush-To-Zero for FP16
    106  1.13     skrll #define	FPCR_LEN		__BITS(18,16)
    107  1.13     skrll #define	FPCR_IDE		__BIT(15)	// Input Denormal Exception enable
    108  1.13     skrll #define	FPCR_IXE		__BIT(12)	// IneXact Exception enable
    109  1.13     skrll #define	FPCR_UFE		__BIT(11)	// UnderFlow Exception enable
    110  1.13     skrll #define	FPCR_OFE		__BIT(10)	// OverFlow Exception enable
    111  1.13     skrll #define	FPCR_DZE		__BIT(9)	// Divide by Zero Exception enable
    112  1.13     skrll #define	FPCR_IOE		__BIT(8)	// Invalid Operation Exception enable
    113  1.13     skrll #define	FPCR_ESUM		0x1F00
    114   1.1      matt 
    115   1.1      matt AARCH64REG_READ_INLINE(fpsr)		// Floating Point Status Register
    116   1.1      matt AARCH64REG_WRITE_INLINE(fpsr)
    117   1.1      matt 
    118  1.13     skrll #define	FPSR_N32		__BIT(31)	// AARCH32 Negative
    119  1.13     skrll #define	FPSR_Z32		__BIT(30)	// AARCH32 Zero
    120  1.13     skrll #define	FPSR_C32		__BIT(29)	// AARCH32 Carry
    121  1.13     skrll #define	FPSR_V32		__BIT(28)	// AARCH32 Overflow
    122  1.13     skrll #define	FPSR_QC			__BIT(27)	// SIMD Saturation
    123  1.13     skrll #define	FPSR_IDC		__BIT(7)	// Input Denormal Cumulative status
    124  1.13     skrll #define	FPSR_IXC		__BIT(4)	// IneXact Cumulative status
    125  1.13     skrll #define	FPSR_UFC		__BIT(3)	// UnderFlow Cumulative status
    126  1.13     skrll #define	FPSR_OFC		__BIT(2)	// OverFlow Cumulative status
    127  1.13     skrll #define	FPSR_DZC		__BIT(1)	// Divide by Zero Cumulative status
    128  1.13     skrll #define	FPSR_IOC		__BIT(0)	// Invalid Operation Cumulative status
    129  1.13     skrll #define	FPSR_CSUM		0x1F
    130   1.1      matt 
    131   1.1      matt AARCH64REG_READ_INLINE(nzcv)		// condition codes
    132   1.1      matt AARCH64REG_WRITE_INLINE(nzcv)
    133   1.1      matt 
    134  1.13     skrll #define	NZCV_N			__BIT(31)	// Negative
    135  1.13     skrll #define	NZCV_Z			__BIT(30)	// Zero
    136  1.13     skrll #define	NZCV_C			__BIT(29)	// Carry
    137  1.13     skrll #define	NZCV_V			__BIT(28)	// Overflow
    138   1.1      matt 
    139   1.1      matt AARCH64REG_READ_INLINE(tpidr_el0)	// Thread Pointer ID Register (RW)
    140   1.1      matt AARCH64REG_WRITE_INLINE(tpidr_el0)
    141   1.1      matt 
    142   1.9       ryo AARCH64REG_READ_INLINE(tpidrro_el0)	// Thread Pointer ID Register (RO)
    143   1.9       ryo 
    144   1.3     skrll /*
    145   1.1      matt  * From here on, these can only be accessed at EL1 (kernel)
    146   1.1      matt  */
    147   1.1      matt 
    148   1.1      matt /*
    149   1.1      matt  * These are readonly registers
    150   1.1      matt  */
    151   1.9       ryo AARCH64REG_READ_INLINE(aidr_el1)
    152   1.9       ryo 
    153  1.14     skrll AARCH64REG_READ_INLINE2(cbar_el1, s3_1_c15_c3_0)	// Cortex-A57
    154   1.1      matt 
    155  1.13     skrll #define	CBAR_PA			__BITS(47,18)
    156   1.1      matt 
    157   1.9       ryo AARCH64REG_READ_INLINE(ccsidr_el1)
    158   1.9       ryo 
    159  1.13     skrll #define	CCSIDR_WT		__BIT(31)	// Write-through supported
    160  1.13     skrll #define	CCSIDR_WB		__BIT(30)	// Write-back supported
    161  1.13     skrll #define	CCSIDR_RA		__BIT(29)	// Read-allocation supported
    162  1.13     skrll #define	CCSIDR_WA		__BIT(28)	// Write-allocation supported
    163  1.13     skrll #define	CCSIDR_NUMSET		__BITS(27,13)	// (Number of sets in cache) - 1
    164  1.13     skrll #define	CCSIDR_ASSOC		__BITS(12,3)	// (Associativity of cache) - 1
    165  1.13     skrll #define	CCSIDR_LINESIZE 	__BITS(2,0)	// Number of bytes in cache line
    166   1.9       ryo 
    167   1.1      matt AARCH64REG_READ_INLINE(clidr_el1)
    168   1.9       ryo 
    169  1.13     skrll #define	CLIDR_LOUU		__BITS(29,27)	// Level of Unification Uniprocessor
    170  1.13     skrll #define	CLIDR_LOC		__BITS(26,24)	// Level of Coherency
    171  1.13     skrll #define	CLIDR_LOUIS		__BITS(23,21)	// Level of Unification InnerShareable*/
    172  1.13     skrll #define	CLIDR_CTYPE7		__BITS(20,18)	// Cache Type field for level7
    173  1.13     skrll #define	CLIDR_CTYPE6		__BITS(17,15)	// Cache Type field for level6
    174  1.13     skrll #define	CLIDR_CTYPE5		__BITS(14,12)	// Cache Type field for level5
    175  1.13     skrll #define	CLIDR_CTYPE4		__BITS(11,9)	// Cache Type field for level4
    176  1.13     skrll #define	CLIDR_CTYPE3		__BITS(8,6)	// Cache Type field for level3
    177  1.13     skrll #define	CLIDR_CTYPE2		__BITS(5,3)	// Cache Type field for level2
    178  1.13     skrll #define	CLIDR_CTYPE1		__BITS(2,0)	// Cache Type field for level1
    179  1.13     skrll #define	 CLIDR_TYPE_NOCACHE	 0		//  No cache
    180  1.13     skrll #define	 CLIDR_TYPE_ICACHE	 1		//  Instruction cache only
    181  1.13     skrll #define	 CLIDR_TYPE_DCACHE	 2		//  Data cache only
    182  1.13     skrll #define	 CLIDR_TYPE_IDCACHE	 3		//  Separate inst and data caches
    183  1.13     skrll #define	 CLIDR_TYPE_UNIFIEDCACHE 4		//  Unified cache
    184   1.9       ryo 
    185   1.9       ryo AARCH64REG_READ_INLINE(currentel)
    186   1.9       ryo AARCH64REG_READ_INLINE(id_aa64afr0_el1)
    187   1.9       ryo AARCH64REG_READ_INLINE(id_aa64afr1_el1)
    188   1.9       ryo AARCH64REG_READ_INLINE(id_aa64dfr0_el1)
    189   1.9       ryo 
    190  1.13     skrll #define	ID_AA64DFR0_EL1_CTX_CMPS	__BITS(31,28)
    191  1.13     skrll #define	ID_AA64DFR0_EL1_WRPS		__BITS(20,23)
    192  1.13     skrll #define	ID_AA64DFR0_EL1_BRPS		__BITS(12,15)
    193  1.13     skrll #define	ID_AA64DFR0_EL1_PMUVER		__BITS(8,11)
    194  1.13     skrll #define	 ID_AA64DFR0_EL1_PMUVER_NONE	 0
    195  1.12  christos #define	 ID_AA64DFR0_EL1_PMUVER_V3	 1
    196  1.13     skrll #define	 ID_AA64DFR0_EL1_PMUVER_NOV3	 2
    197  1.13     skrll #define	ID_AA64DFR0_EL1_TRACEVER	__BITS(4,7)
    198  1.13     skrll #define	 ID_AA64DFR0_EL1_TRACEVER_NONE	 0
    199  1.13     skrll #define	 ID_AA64DFR0_EL1_TRACEVER_IMPL	 1
    200  1.13     skrll #define	ID_AA64DFR0_EL1_DEBUGVER	__BITS(0,3)
    201  1.13     skrll #define	 ID_AA64DFR0_EL1_DEBUGVER_V8A	 6
    202   1.9       ryo 
    203   1.9       ryo AARCH64REG_READ_INLINE(id_aa64dfr1_el1)
    204   1.9       ryo 
    205   1.9       ryo AARCH64REG_READ_INLINE(id_aa64isar0_el1)
    206   1.9       ryo 
    207  1.13     skrll #define	ID_AA64ISAR0_EL1_CRC32		__BITS(19,16)
    208  1.13     skrll #define	 ID_AA64ISAR0_EL1_CRC32_NONE	 0
    209  1.13     skrll #define	 ID_AA64ISAR0_EL1_CRC32_CRC32X	 1
    210  1.13     skrll #define	ID_AA64ISAR0_EL1_SHA2		__BITS(15,12)
    211  1.12  christos #define	 ID_AA64ISAR0_EL1_SHA2_NONE	 0
    212  1.12  christos #define	 ID_AA64ISAR0_EL1_SHA2_SHA256HSU 1
    213  1.13     skrll #define	ID_AA64ISAR0_EL1_SHA1		__BITS(11,8)
    214  1.12  christos #define	 ID_AA64ISAR0_EL1_SHA1_NONE	 0
    215  1.12  christos #define	 ID_AA64ISAR0_EL1_SHA1_SHA1CPMHSU 1
    216  1.13     skrll #define	ID_AA64ISAR0_EL1_AES		__BITS(7,4)
    217  1.12  christos #define	 ID_AA64ISAR0_EL1_AES_NONE	 0
    218  1.12  christos #define	 ID_AA64ISAR0_EL1_AES_AES	 1
    219  1.12  christos #define	 ID_AA64ISAR0_EL1_AES_PMUL	 2
    220   1.9       ryo 
    221   1.9       ryo AARCH64REG_READ_INLINE(id_aa64isar1_el1)
    222   1.9       ryo AARCH64REG_READ_INLINE(id_aa64mmfr0_el1)
    223   1.9       ryo 
    224  1.13     skrll #define	ID_AA64MMFR0_EL1_TGRAN4		__BITS(31,28)
    225  1.13     skrll #define	 ID_AA64MMFR0_EL1_TGRAN4_4KB	 0
    226  1.13     skrll #define	 ID_AA64MMFR0_EL1_TGRAN4_NONE	 15
    227  1.13     skrll #define	ID_AA64MMFR0_EL1_TGRAN64	__BITS(24,27)
    228  1.13     skrll #define	 ID_AA64MMFR0_EL1_TGRAN64_64KB	 0
    229  1.13     skrll #define	 ID_AA64MMFR0_EL1_TGRAN64_NONE	 15
    230  1.13     skrll #define	ID_AA64MMFR0_EL1_TGRAN16	__BITS(20,23)
    231  1.13     skrll #define	 ID_AA64MMFR0_EL1_TGRAN16_NONE	 0
    232  1.13     skrll #define	 ID_AA64MMFR0_EL1_TGRAN16_16KB	 1
    233  1.13     skrll #define	ID_AA64MMFR0_EL1_BIGENDEL0	__BITS(16,19)
    234  1.12  christos #define	 ID_AA64MMFR0_EL1_BIGENDEL0_NONE 0
    235  1.13     skrll #define	 ID_AA64MMFR0_EL1_BIGENDEL0_MIX	 1
    236  1.13     skrll #define	ID_AA64MMFR0_EL1_SNSMEM		__BITS(12,15)
    237  1.13     skrll #define	 ID_AA64MMFR0_EL1_SNSMEM_NONE	 0
    238  1.13     skrll #define	 ID_AA64MMFR0_EL1_SNSMEM_SNSMEM	 1
    239  1.13     skrll #define	ID_AA64MMFR0_EL1_BIGEND		__BITS(8,11)
    240  1.13     skrll #define	 ID_AA64MMFR0_EL1_BIGEND_NONE	 0
    241  1.13     skrll #define	 ID_AA64MMFR0_EL1_BIGEND_MIX	 1
    242  1.13     skrll #define	ID_AA64MMFR0_EL1_ASIDBITS	__BITS(4,7)
    243  1.13     skrll #define	 ID_AA64MMFR0_EL1_ASIDBITS_8BIT	 0
    244  1.12  christos #define	 ID_AA64MMFR0_EL1_ASIDBITS_16BIT 2
    245  1.13     skrll #define	ID_AA64MMFR0_EL1_PARANGE	__BITS(0,3)
    246  1.13     skrll #define	 ID_AA64MMFR0_EL1_PARANGE_4G	 0
    247  1.13     skrll #define	 ID_AA64MMFR0_EL1_PARANGE_64G	 1
    248  1.13     skrll #define	 ID_AA64MMFR0_EL1_PARANGE_1T	 2
    249  1.13     skrll #define	 ID_AA64MMFR0_EL1_PARANGE_4T	 3
    250  1.13     skrll #define	 ID_AA64MMFR0_EL1_PARANGE_16T	 4
    251  1.13     skrll #define	 ID_AA64MMFR0_EL1_PARANGE_256T	 5
    252   1.9       ryo 
    253   1.9       ryo AARCH64REG_READ_INLINE(id_aa64mmfr1_el1)
    254  1.21       mrg AARCH64REG_READ_INLINE(id_aa64mmfr2_el1)
    255   1.9       ryo AARCH64REG_READ_INLINE(id_aa64pfr0_el1)
    256   1.9       ryo AARCH64REG_READ_INLINE(id_aa64pfr1_el1)
    257  1.21       mrg AARCH64REG_READ_INLINE(id_aa64zfr0_el1)
    258   1.9       ryo AARCH64REG_READ_INLINE(id_pfr1_el1)
    259   1.1      matt AARCH64REG_READ_INLINE(isr_el1)
    260   1.1      matt AARCH64REG_READ_INLINE(midr_el1)
    261   1.1      matt AARCH64REG_READ_INLINE(mpidr_el1)
    262   1.9       ryo 
    263  1.21       mrg #define	MIDR_EL1_IMPL		__BITS(31,24)		// Implementor
    264  1.21       mrg #define	MIDR_EL1_VARIANT	__BITS(23,20)		// CPU Variant
    265  1.21       mrg #define	MIDR_EL1_ARCH		__BITS(19,16)		// Architecture
    266  1.21       mrg #define	MIDR_EL1_PARTNUM	__BITS(15,4)		// PartNum
    267  1.21       mrg #define	MIDR_EL1_REVISION	__BITS(3,0)		// Revision
    268  1.21       mrg 
    269  1.13     skrll #define	MPIDR_AFF3		__BITS(32,39)
    270  1.13     skrll #define	MPIDR_U	 		__BIT(30)		// 1 = Uni-Processor System
    271  1.13     skrll #define	MPIDR_MT		__BIT(24)		// 1 = SMT(AFF0 is logical)
    272  1.13     skrll #define	MPIDR_AFF2		__BITS(16,23)
    273  1.13     skrll #define	MPIDR_AFF1		__BITS(8,15)
    274  1.13     skrll #define	MPIDR_AFF0		__BITS(0,7)
    275   1.9       ryo 
    276   1.1      matt AARCH64REG_READ_INLINE(mvfr0_el1)
    277   1.9       ryo 
    278  1.14     skrll #define	MVFR0_FPROUND		__BITS(31,28)
    279  1.14     skrll #define	 MVFR0_FPROUND_NEAREST	 0
    280  1.12  christos #define	 MVFR0_FPROUND_ALL	 1
    281  1.14     skrll #define	MVFR0_FPSHVEC		__BITS(27,24)
    282  1.12  christos #define	 MVFR0_FPSHVEC_NONE	 0
    283  1.14     skrll #define	 MVFR0_FPSHVEC_SHVEC	 1
    284  1.14     skrll #define	MVFR0_FPSQRT		__BITS(23,20)
    285  1.12  christos #define	 MVFR0_FPSQRT_NONE	 0
    286  1.12  christos #define	 MVFR0_FPSQRT_VSQRT	 1
    287  1.14     skrll #define	MVFR0_FPDIVIDE		__BITS(19,16)
    288  1.14     skrll #define	 MVFR0_FPDIVIDE_NONE	 0
    289  1.14     skrll #define	 MVFR0_FPDIVIDE_VDIV	 1
    290  1.14     skrll #define	MVFR0_FPTRAP		__BITS(15,12)
    291  1.12  christos #define	 MVFR0_FPTRAP_NONE	 0
    292  1.12  christos #define	 MVFR0_FPTRAP_TRAP	 1
    293  1.14     skrll #define	MVFR0_FPDP		__BITS(11,8)
    294  1.12  christos #define	 MVFR0_FPDP_NONE	 0
    295  1.12  christos #define	 MVFR0_FPDP_VFPV2	 1
    296  1.12  christos #define	 MVFR0_FPDP_VFPV3	 2
    297  1.14     skrll #define	MVFR0_FPSP		__BITS(7,4)
    298  1.12  christos #define	 MVFR0_FPSP_NONE	 0
    299  1.12  christos #define	 MVFR0_FPSP_VFPV2	 1
    300  1.12  christos #define	 MVFR0_FPSP_VFPV3	 2
    301  1.14     skrll #define	MVFR0_SIMDREG		__BITS(3,0)
    302  1.12  christos #define	 MVFR0_SIMDREG_NONE	 0
    303  1.14     skrll #define	 MVFR0_SIMDREG_16x64	 1
    304  1.14     skrll #define	 MVFR0_SIMDREG_32x64	 2
    305   1.9       ryo 
    306   1.1      matt AARCH64REG_READ_INLINE(mvfr1_el1)
    307   1.9       ryo 
    308  1.14     skrll #define	MVFR1_SIMDFMAC		__BITS(31,28)
    309  1.14     skrll #define	 MVFR1_SIMDFMAC_NONE	 0
    310  1.14     skrll #define	 MVFR1_SIMDFMAC_FMAC	 1
    311  1.14     skrll #define	MVFR1_FPHP		__BITS(27,24)
    312  1.12  christos #define	 MVFR1_FPHP_NONE	 0
    313  1.14     skrll #define	 MVFR1_FPHP_HALF_SINGLE	 1
    314  1.14     skrll #define	 MVFR1_FPHP_HALF_DOUBLE	 2
    315  1.20  riastrad #define	 MVFR1_FPHP_HALF_ARITH	 3
    316  1.14     skrll #define	MVFR1_SIMDHP		__BITS(23,20)
    317  1.12  christos #define	 MVFR1_SIMDHP_NONE	 0
    318  1.12  christos #define	 MVFR1_SIMDHP_HALF	 1
    319  1.20  riastrad #define	 MVFR1_SIMDHP_HALF_ARITH 3
    320  1.14     skrll #define	MVFR1_SIMDSP		__BITS(19,16)
    321  1.12  christos #define	 MVFR1_SIMDSP_NONE	 0
    322  1.14     skrll #define	 MVFR1_SIMDSP_SINGLE	 1
    323  1.14     skrll #define	MVFR1_SIMDINT		 __BITS(15,12)
    324  1.12  christos #define	 MVFR1_SIMDINT_NONE	 0
    325  1.14     skrll #define	 MVFR1_SIMDINT_INTEGER	 1
    326  1.14     skrll #define	MVFR1_SIMDLS		__BITS(11,8)
    327  1.12  christos #define	 MVFR1_SIMDLS_NONE	 0
    328  1.14     skrll #define	 MVFR1_SIMDLS_LOADSTORE	 1
    329  1.14     skrll #define	MVFR1_FPDNAN		__BITS(7,4)
    330  1.12  christos #define	 MVFR1_FPDNAN_NONE	 0
    331  1.12  christos #define	 MVFR1_FPDNAN_NAN	 1
    332  1.14     skrll #define	MVFR1_FPFTZ		__BITS(3,0)
    333  1.12  christos #define	 MVFR1_FPFTZ_NONE	 0
    334  1.14     skrll #define	 MVFR1_FPFTZ_DENORMAL	 1
    335   1.9       ryo 
    336   1.1      matt AARCH64REG_READ_INLINE(mvfr2_el1)
    337   1.9       ryo 
    338  1.14     skrll #define	MVFR2_FPMISC		__BITS(7,4)
    339  1.12  christos #define	 MVFR2_FPMISC_NONE	 0
    340  1.12  christos #define	 MVFR2_FPMISC_SEL	 1
    341  1.14     skrll #define	 MVFR2_FPMISC_DROUND	 2
    342  1.14     skrll #define	 MVFR2_FPMISC_ROUNDINT	 3
    343  1.14     skrll #define	 MVFR2_FPMISC_MAXMIN	 4
    344  1.14     skrll #define	MVFR2_SIMDMISC		__BITS(3,0)
    345  1.14     skrll #define	 MVFR2_SIMDMISC_NONE	 0
    346  1.14     skrll #define	 MVFR2_SIMDMISC_DROUND	 1
    347  1.12  christos #define	 MVFR2_SIMDMISC_ROUNDINT 2
    348  1.14     skrll #define	 MVFR2_SIMDMISC_MAXMIN	 3
    349   1.9       ryo 
    350   1.1      matt AARCH64REG_READ_INLINE(revidr_el1)
    351   1.1      matt 
    352   1.1      matt /*
    353   1.1      matt  * These are read/write registers
    354   1.1      matt  */
    355   1.1      matt AARCH64REG_READ_INLINE(cpacr_el1)	// Coprocessor Access Control Regiser
    356   1.1      matt AARCH64REG_WRITE_INLINE(cpacr_el1)
    357   1.1      matt 
    358  1.14     skrll #define	CPACR_TTA		__BIT(28)	 // System Register Access Traps
    359  1.14     skrll #define	CPACR_FPEN		__BITS(21,20)
    360  1.14     skrll #define  CPACR_FPEN_NONE	 __SHIFTIN(0, CPACR_FPEN)
    361  1.14     skrll #define	 CPACR_FPEN_EL1		 __SHIFTIN(1, CPACR_FPEN)
    362  1.14     skrll #define	 CPACR_FPEN_NONE_2	 __SHIFTIN(2, CPACR_FPEN)
    363  1.14     skrll #define	 CPACR_FPEN_ALL		 __SHIFTIN(3, CPACR_FPEN)
    364   1.1      matt 
    365   1.9       ryo AARCH64REG_READ_INLINE(csselr_el1)	// Cache Size Selection Register
    366   1.9       ryo AARCH64REG_WRITE_INLINE(csselr_el1)
    367   1.9       ryo 
    368  1.14     skrll #define	CSSELR_LEVEL		__BITS(3,1)	// Cache level of required cache
    369  1.14     skrll #define	CSSELR_IND		__BIT(0)	// Instruction not Data bit
    370   1.9       ryo 
    371   1.9       ryo AARCH64REG_READ_INLINE(daif)		// Debug Async Irq Fiq mask register
    372   1.9       ryo AARCH64REG_WRITE_INLINE(daif)
    373   1.9       ryo AARCH64REG_WRITEIMM_INLINE(daifclr)
    374   1.9       ryo AARCH64REG_WRITEIMM_INLINE(daifset)
    375   1.9       ryo 
    376  1.14     skrll #define	DAIF_D			__BIT(9)	// Debug Exception Mask
    377  1.14     skrll #define	DAIF_A			__BIT(8)	// SError Abort Mask
    378  1.14     skrll #define	DAIF_I			__BIT(7)	// IRQ Mask
    379  1.14     skrll #define	DAIF_F			__BIT(6)	// FIQ Mask
    380  1.14     skrll #define	DAIF_SETCLR_SHIFT	6		// for daifset/daifclr #imm shift
    381   1.9       ryo 
    382   1.1      matt AARCH64REG_READ_INLINE(elr_el1)		// Exception Link Register
    383   1.1      matt AARCH64REG_WRITE_INLINE(elr_el1)
    384   1.1      matt 
    385   1.1      matt AARCH64REG_READ_INLINE(esr_el1)		// Exception Symdrone Register
    386   1.1      matt AARCH64REG_WRITE_INLINE(esr_el1)
    387   1.1      matt 
    388  1.14     skrll #define	ESR_EC			__BITS(31,26) // Exception Cause
    389  1.14     skrll #define	 ESR_EC_UNKNOWN		 0x00	// AXX: Unknown Reason
    390  1.14     skrll #define	 ESR_EC_WFX		 0x01	// AXX: WFI or WFE instruction execution
    391  1.14     skrll #define	 ESR_EC_CP15_RT		 0x03	// A32: MCR/MRC access to CP15 !EC=0
    392  1.14     skrll #define	 ESR_EC_CP15_RRT	 0x04	// A32: MCRR/MRRC access to CP15 !EC=0
    393  1.14     skrll #define	 ESR_EC_CP14_RT		 0x05	// A32: MCR/MRC access to CP14
    394  1.14     skrll #define	 ESR_EC_CP14_DT		 0x06	// A32: LDC/STC access to CP14
    395  1.14     skrll #define	 ESR_EC_FP_ACCESS	 0x07	// AXX: Access to SIMD/FP Registers
    396  1.14     skrll #define	 ESR_EC_FPID		 0x08	// A32: MCR/MRC access to CP10 !EC=7
    397  1.14     skrll #define	 ESR_EC_CP14_RRT	 0x0c	// A32: MRRC access to CP14
    398  1.14     skrll #define	 ESR_EC_ILL_STATE	 0x0e	// AXX: Illegal Execution State
    399  1.14     skrll #define	 ESR_EC_SVC_A32		 0x11	// A32: SVC Instruction Execution
    400  1.14     skrll #define	 ESR_EC_HVC_A32		 0x12	// A32: HVC Instruction Execution
    401  1.14     skrll #define	 ESR_EC_SMC_A32		 0x13	// A32: SMC Instruction Execution
    402  1.14     skrll #define	 ESR_EC_SVC_A64		 0x15	// A64: SVC Instruction Execution
    403  1.14     skrll #define	 ESR_EC_HVC_A64		 0x16	// A64: HVC Instruction Execution
    404  1.14     skrll #define	 ESR_EC_SMC_A64		 0x17	// A64: SMC Instruction Execution
    405  1.14     skrll #define	 ESR_EC_SYS_REG		 0x18	// A64: MSR/MRS/SYS instruction (!EC0/1/7)
    406  1.14     skrll #define	 ESR_EC_INSN_ABT_EL0	 0x20	// AXX: Instruction Abort (EL0)
    407  1.14     skrll #define	 ESR_EC_INSN_ABT_EL1	 0x21	// AXX: Instruction Abort (EL1)
    408  1.14     skrll #define	 ESR_EC_PC_ALIGNMENT	 0x22	// AXX: Misaligned PC
    409  1.14     skrll #define	 ESR_EC_DATA_ABT_EL0	 0x24	// AXX: Data Abort (EL0)
    410  1.14     skrll #define	 ESR_EC_DATA_ABT_EL1	 0x25	// AXX: Data Abort (EL1)
    411  1.14     skrll #define	 ESR_EC_SP_ALIGNMENT 	 0x26	// AXX: Misaligned SP
    412  1.14     skrll #define	 ESR_EC_FP_TRAP_A32	 0x28	// A32: FP Exception
    413  1.14     skrll #define	 ESR_EC_FP_TRAP_A64	 0x2c	// A64: FP Exception
    414  1.14     skrll #define	 ESR_EC_SERROR	 	 0x2f	// AXX: SError Interrupt
    415  1.14     skrll #define	 ESR_EC_BRKPNT_EL0	 0x30	// AXX: Breakpoint Exception (EL0)
    416  1.14     skrll #define	 ESR_EC_BRKPNT_EL1	 0x31	// AXX: Breakpoint Exception (EL1)
    417  1.14     skrll #define	 ESR_EC_SW_STEP_EL0	 0x32	// AXX: Software Step (EL0)
    418  1.14     skrll #define	 ESR_EC_SW_STEP_EL1	 0x33	// AXX: Software Step (EL1)
    419  1.14     skrll #define	 ESR_EC_WTCHPNT_EL0	 0x34	// AXX: Watchpoint (EL0)
    420  1.14     skrll #define	 ESR_EC_WTCHPNT_EL1	 0x35	// AXX: Watchpoint (EL1)
    421  1.14     skrll #define	 ESR_EC_BKPT_INSN_A32	 0x38	// A32: BKPT Instruction Execution
    422  1.14     skrll #define	 ESR_EC_VECTOR_CATCH	 0x3a	// A32: Vector Catch Exception
    423  1.14     skrll #define	 ESR_EC_BKPT_INSN_A64	 0x3c	// A64: BKPT Instruction Execution
    424  1.14     skrll #define	ESR_IL			__BIT(25)	// Instruction Length (1=32-bit)
    425  1.14     skrll #define	ESR_ISS			__BITS(24,0)	// Instruction Specific Syndrome
    426  1.12  christos #define	ESR_ISS_CV		__BIT(24)	// common
    427  1.12  christos #define	ESR_ISS_COND		__BITS(23,20)	// common
    428  1.12  christos #define	ESR_ISS_WFX_TRAP_INSN	__BIT(0)	// for ESR_EC_WFX
    429  1.12  christos #define	ESR_ISS_MRC_OPC2	__BITS(19,17)	// for ESR_EC_CP15_RT
    430  1.12  christos #define	ESR_ISS_MRC_OPC1	__BITS(16,14)	// for ESR_EC_CP15_RT
    431  1.12  christos #define	ESR_ISS_MRC_CRN		__BITS(13,10)	// for ESR_EC_CP15_RT
    432  1.12  christos #define	ESR_ISS_MRC_RT		__BITS(9,5)	// for ESR_EC_CP15_RT
    433  1.12  christos #define	ESR_ISS_MRC_CRM		__BITS(4,1)	// for ESR_EC_CP15_RT
    434  1.12  christos #define	ESR_ISS_MRC_DIRECTION	__BIT(0)	// for ESR_EC_CP15_RT
    435  1.12  christos #define	ESR_ISS_MCRR_OPC1	__BITS(19,16)	// for ESR_EC_CP15_RRT
    436  1.12  christos #define	ESR_ISS_MCRR_RT2	__BITS(14,10)	// for ESR_EC_CP15_RRT
    437  1.12  christos #define	ESR_ISS_MCRR_RT		__BITS(9,5)	// for ESR_EC_CP15_RRT
    438  1.12  christos #define	ESR_ISS_MCRR_CRM	__BITS(4,1)	// for ESR_EC_CP15_RRT
    439  1.12  christos #define	ESR_ISS_MCRR_DIRECTION	__BIT(0)	// for ESR_EC_CP15_RRT
    440  1.12  christos #define	ESR_ISS_HVC_IMM16	__BITS(15,0)	// for ESR_EC_{SVC,HVC}
    441  1.12  christos // ...
    442  1.12  christos #define	ESR_ISS_INSNABORT_EA	__BIT(9)	// for ESC_RC_INSN_ABT_EL[01]
    443  1.12  christos #define	ESR_ISS_INSNABORT_S1PTW	__BIT(7)	// for ESC_RC_INSN_ABT_EL[01]
    444  1.12  christos #define	ESR_ISS_INSNABORT_IFSC	__BITS(0,5)	// for ESC_RC_INSN_ABT_EL[01]
    445  1.12  christos #define	ESR_ISS_DATAABORT_ISV	__BIT(24)	// for ESC_RC_DATA_ABT_EL[01]
    446  1.12  christos #define	ESR_ISS_DATAABORT_SAS	__BITS(23,22)	// for ESC_RC_DATA_ABT_EL[01]
    447  1.12  christos #define	ESR_ISS_DATAABORT_SSE	__BIT(21)	// for ESC_RC_DATA_ABT_EL[01]
    448  1.12  christos #define	ESR_ISS_DATAABORT_SRT	__BITS(19,16)	// for ESC_RC_DATA_ABT_EL[01]
    449  1.12  christos #define	ESR_ISS_DATAABORT_SF	__BIT(15)	// for ESC_RC_DATA_ABT_EL[01]
    450  1.12  christos #define	ESR_ISS_DATAABORT_AR	__BIT(14)	// for ESC_RC_DATA_ABT_EL[01]
    451  1.12  christos #define	ESR_ISS_DATAABORT_EA	__BIT(9)	// for ESC_RC_DATA_ABT_EL[01]
    452  1.12  christos #define	ESR_ISS_DATAABORT_CM	__BIT(8)	// for ESC_RC_DATA_ABT_EL[01]
    453  1.12  christos #define	ESR_ISS_DATAABORT_S1PTW	__BIT(7)	// for ESC_RC_DATA_ABT_EL[01]
    454  1.12  christos #define	ESR_ISS_DATAABORT_WnR	__BIT(6)	// for ESC_RC_DATA_ABT_EL[01]
    455  1.12  christos #define	ESR_ISS_DATAABORT_DFSC	__BITS(0,5)	// for ESC_RC_DATA_ABT_EL[01]
    456  1.12  christos 
    457  1.14     skrll #define	ESR_ISS_FSC_ADDRESS_SIZE_FAULT_0		0x00
    458  1.14     skrll #define	ESR_ISS_FSC_ADDRESS_SIZE_FAULT_1		0x01
    459  1.14     skrll #define	ESR_ISS_FSC_ADDRESS_SIZE_FAULT_2		0x02
    460  1.14     skrll #define	ESR_ISS_FSC_ADDRESS_SIZE_FAULT_3		0x03
    461  1.14     skrll #define	ESR_ISS_FSC_TRANSLATION_FAULT_0			0x04
    462  1.14     skrll #define	ESR_ISS_FSC_TRANSLATION_FAULT_1			0x05
    463  1.14     skrll #define	ESR_ISS_FSC_TRANSLATION_FAULT_2			0x06
    464  1.14     skrll #define	ESR_ISS_FSC_TRANSLATION_FAULT_3			0x07
    465  1.14     skrll #define	ESR_ISS_FSC_ACCESS_FAULT_0			0x08
    466  1.14     skrll #define	ESR_ISS_FSC_ACCESS_FAULT_1			0x09
    467  1.14     skrll #define	ESR_ISS_FSC_ACCESS_FAULT_2			0x0a
    468  1.14     skrll #define	ESR_ISS_FSC_ACCESS_FAULT_3			0x0b
    469  1.14     skrll #define	ESR_ISS_FSC_PERM_FAULT_0			0x0c
    470  1.14     skrll #define	ESR_ISS_FSC_PERM_FAULT_1			0x0d
    471  1.14     skrll #define	ESR_ISS_FSC_PERM_FAULT_2			0x0e
    472  1.14     skrll #define	ESR_ISS_FSC_PERM_FAULT_3			0x0f
    473  1.14     skrll #define	ESR_ISS_FSC_SYNC_EXTERNAL_ABORT			0x10
    474  1.14     skrll #define	ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_0	0x14
    475  1.14     skrll #define	ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_1	0x15
    476  1.14     skrll #define	ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_2	0x16
    477  1.14     skrll #define	ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_3	0x17
    478  1.14     skrll #define	ESR_ISS_FSC_SYNC_PARITY_ERROR			0x18
    479  1.14     skrll #define	ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_0	0x1c
    480  1.14     skrll #define	ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_1	0x1d
    481  1.14     skrll #define	ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_2	0x1e
    482  1.14     skrll #define	ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_3	0x1f
    483  1.14     skrll #define	ESR_ISS_FSC_ALIGNMENT_FAULT			0x21
    484  1.14     skrll #define	ESR_ISS_FSC_TLB_CONFLICT_FAULT			0x30
    485  1.14     skrll #define	ESR_ISS_FSC_LOCKDOWN_ABORT			0x34
    486  1.14     skrll #define	ESR_ISS_FSC_UNSUPPORTED_EXCLUSIVE		0x35
    487  1.14     skrll #define	ESR_ISS_FSC_FIRST_LEVEL_DOMAIN_FAULT		0x3d
    488  1.14     skrll #define	ESR_ISS_FSC_SECOND_LEVEL_DOMAIN_FAULT		0x3e
    489   1.1      matt 
    490   1.1      matt 
    491   1.1      matt AARCH64REG_READ_INLINE(far_el1)		// Fault Address Register
    492   1.1      matt AARCH64REG_WRITE_INLINE(far_el1)
    493   1.1      matt 
    494   1.9       ryo AARCH64REG_READ_INLINE2(l2ctlr_el1, s3_1_c11_c0_2)  // Cortex-A53,57,72,73
    495   1.9       ryo AARCH64REG_WRITE_INLINE2(l2ctlr_el1, s3_1_c11_c0_2) // Cortex-A53,57,72,73
    496   1.9       ryo 
    497  1.12  christos #define	L2CTLR_NUMOFCORE	__BITS(25,24)	// Number of cores
    498  1.12  christos #define	L2CTLR_CPUCACHEPROT	__BIT(22)	// CPU Cache Protection
    499  1.12  christos #define	L2CTLR_SCUL2CACHEPROT	__BIT(21)	// SCU-L2 Cache Protection
    500  1.12  christos #define	L2CTLR_L2_INPUT_LATENCY	__BIT(5)	// L2 Data RAM input latency
    501  1.12  christos #define	L2CTLR_L2_OUTPUT_LATENCY __BIT(0)	// L2 Data RAM output latency
    502   1.9       ryo 
    503   1.9       ryo AARCH64REG_READ_INLINE(mair_el1) // Memory Attribute Indirection Register
    504   1.1      matt AARCH64REG_WRITE_INLINE(mair_el1)
    505   1.1      matt 
    506  1.14     skrll #define	MAIR_ATTR0		 __BITS(7,0)
    507  1.14     skrll #define	MAIR_ATTR1		 __BITS(15,8)
    508  1.14     skrll #define	MAIR_ATTR2		 __BITS(23,16)
    509  1.14     skrll #define	MAIR_ATTR3		 __BITS(31,24)
    510  1.14     skrll #define	MAIR_ATTR4		 __BITS(39,32)
    511  1.14     skrll #define	MAIR_ATTR5		 __BITS(47,40)
    512  1.14     skrll #define	MAIR_ATTR6		 __BITS(55,48)
    513  1.14     skrll #define	MAIR_ATTR7		 __BITS(63,56)
    514  1.14     skrll #define	MAIR_DEVICE_nGnRnE	 0x00	// NoGathering,NoReordering,NoEarlyWriteAck.
    515  1.14     skrll #define	MAIR_NORMAL_NC		 0x44
    516  1.14     skrll #define	MAIR_NORMAL_WT		 0xbb
    517  1.14     skrll #define	MAIR_NORMAL_WB		 0xff
    518   1.9       ryo 
    519   1.1      matt AARCH64REG_READ_INLINE(par_el1)		// Physical Address Register
    520   1.1      matt AARCH64REG_WRITE_INLINE(par_el1)
    521   1.1      matt 
    522  1.14     skrll #define	PAR_ATTR		__BITS(63,56)	// F=0 memory attributes
    523  1.14     skrll #define	PAR_PA			__BITS(47,12)	// F=0 physical address
    524  1.14     skrll #define	PAR_NS			__BIT(9)	// F=0 non-secure
    525  1.14     skrll #define	PAR_S			__BIT(9)	// F=1 failure stage
    526  1.14     skrll #define	PAR_SHA			__BITS(8,7)	// F=0 shareability attribute
    527  1.14     skrll #define	 PAR_SHA_NONE		 0
    528  1.14     skrll #define	 PAR_SHA_OUTER		 2
    529  1.14     skrll #define	 PAR_SHA_INNER		 3
    530  1.14     skrll #define	PAR_PTW			__BIT(8)	// F=1 partial table walk
    531  1.14     skrll #define	PAR_FST			__BITS(6,1)	// F=1 fault status code
    532  1.14     skrll #define	PAR_F			__BIT(0)	// translation failed
    533   1.1      matt 
    534   1.1      matt AARCH64REG_READ_INLINE(rmr_el1)		// Reset Management Register
    535   1.1      matt AARCH64REG_WRITE_INLINE(rmr_el1)
    536   1.1      matt 
    537   1.1      matt AARCH64REG_READ_INLINE(rvbar_el1)	// Reset Vector Base Address Register
    538   1.1      matt AARCH64REG_WRITE_INLINE(rvbar_el1)
    539   1.1      matt 
    540   1.2     skrll AARCH64REG_READ_INLINE(sctlr_el1)	// System Control Register
    541   1.2     skrll AARCH64REG_WRITE_INLINE(sctlr_el1)
    542   1.1      matt 
    543  1.14     skrll #define	SCTLR_RES0		0xc8222400	// Reserved ARMv8.0, write 0
    544  1.14     skrll #define	SCTLR_RES1		0x30d00800	// Reserved ARMv8.0, write 1
    545  1.14     skrll #define	SCTLR_M			__BIT(0)
    546  1.14     skrll #define	SCTLR_A			__BIT(1)
    547  1.14     skrll #define	SCTLR_C			__BIT(2)
    548  1.14     skrll #define	SCTLR_SA		__BIT(3)
    549  1.14     skrll #define	SCTLR_SA0		__BIT(4)
    550  1.14     skrll #define	SCTLR_CP15BEN		__BIT(5)
    551  1.14     skrll #define	SCTLR_THEE		__BIT(6)
    552  1.14     skrll #define	SCTLR_ITD		__BIT(7)
    553  1.14     skrll #define	SCTLR_SED		__BIT(8)
    554  1.14     skrll #define	SCTLR_UMA		__BIT(9)
    555  1.14     skrll #define	SCTLR_I			__BIT(12)
    556  1.14     skrll #define	SCTLR_DZE		__BIT(14)
    557  1.14     skrll #define	SCTLR_UCT		__BIT(15)
    558  1.14     skrll #define	SCTLR_nTWI		__BIT(16)
    559  1.14     skrll #define	SCTLR_nTWE		__BIT(18)
    560  1.14     skrll #define	SCTLR_WXN		__BIT(19)
    561  1.14     skrll #define	SCTLR_IESB		__BIT(21)
    562  1.14     skrll #define	SCTLR_SPAN		__BIT(23)
    563  1.14     skrll #define	SCTLR_EOE		__BIT(24)
    564  1.14     skrll #define	SCTLR_EE		__BIT(25)
    565  1.14     skrll #define	SCTLR_UCI		__BIT(26)
    566  1.14     skrll #define	SCTLR_nTLSMD		__BIT(28)
    567  1.14     skrll #define	SCTLR_LSMAOE		__BIT(29)
    568   1.9       ryo 
    569   1.9       ryo // current EL stack pointer
    570  1.12  christos static __inline uint64_t
    571   1.9       ryo reg_sp_read(void)
    572   1.9       ryo {
    573   1.9       ryo 	uint64_t __rv;
    574   1.9       ryo 	__asm __volatile ("mov %0, sp" : "=r"(__rv));
    575   1.9       ryo 	return __rv;
    576   1.9       ryo }
    577   1.9       ryo 
    578   1.9       ryo AARCH64REG_READ_INLINE(sp_el0)		// EL0 Stack Pointer
    579   1.1      matt AARCH64REG_WRITE_INLINE(sp_el0)
    580   1.1      matt 
    581   1.9       ryo AARCH64REG_READ_INLINE(spsel)		// Stack Pointer Select
    582   1.9       ryo AARCH64REG_WRITE_INLINE(spsel)
    583   1.1      matt 
    584  1.14     skrll #define	SPSEL_SP		__BIT(0);	// use SP_EL0 at all exception levels
    585   1.1      matt 
    586   1.1      matt AARCH64REG_READ_INLINE(spsr_el1)	// Saved Program Status Register
    587   1.1      matt AARCH64REG_WRITE_INLINE(spsr_el1)
    588   1.1      matt 
    589  1.14     skrll #define	SPSR_NZCV 		__BITS(31,28)	// mask of N Z C V
    590  1.14     skrll #define	 SPSR_N	 		__BIT(31)	// Negative
    591  1.14     skrll #define	 SPSR_Z	 		__BIT(30)	// Zero
    592  1.14     skrll #define	 SPSR_C	 		__BIT(29)	// Carry
    593  1.14     skrll #define	 SPSR_V	 		__BIT(28)	// oVerflow
    594  1.14     skrll #define	SPSR_A32_Q 		__BIT(27)	// A32: Overflow
    595  1.14     skrll #define	SPSR_A32_J 		__BIT(24)	// A32: Jazelle Mode
    596  1.14     skrll #define	SPSR_A32_IT1 		__BIT(23)	// A32: IT[1]
    597  1.14     skrll #define	SPSR_A32_IT0 		__BIT(22)	// A32: IT[0]
    598  1.14     skrll #define	SPSR_SS	 		__BIT(21)	// Software Step
    599  1.22       ryo #define	SPSR_SS_SHIFT		21
    600  1.14     skrll #define	SPSR_IL	 		__BIT(20)	// Instruction Length
    601  1.14     skrll #define	SPSR_GE	 		__BITS(19,16)	// A32: SIMD GE
    602  1.14     skrll #define	SPSR_IT7 		__BIT(15)	// A32: IT[7]
    603  1.14     skrll #define	SPSR_IT6 		__BIT(14)	// A32: IT[6]
    604  1.14     skrll #define	SPSR_IT5 		__BIT(13)	// A32: IT[5]
    605  1.14     skrll #define	SPSR_IT4 		__BIT(12)	// A32: IT[4]
    606  1.14     skrll #define	SPSR_IT3 		__BIT(11)	// A32: IT[3]
    607  1.14     skrll #define	SPSR_IT2 		__BIT(10)	// A32: IT[2]
    608  1.14     skrll #define	SPSR_A64_D 		__BIT(9)	// A64: Debug Exception Mask
    609  1.14     skrll #define	SPSR_A32_E 		__BIT(9)	// A32: BE Endian Mode
    610  1.14     skrll #define	SPSR_A	 		__BIT(8)	// Async abort (SError) Mask
    611  1.14     skrll #define	SPSR_I	 		__BIT(7)	// IRQ Mask
    612  1.14     skrll #define	SPSR_F	 		__BIT(6)	// FIQ Mask
    613  1.14     skrll #define	SPSR_A32_T 		__BIT(5)	// A32 Thumb Mode
    614  1.19       ryo #define	SPSR_A32		__BIT(4)	// A32 Mode (a part of SPSR_M)
    615  1.14     skrll #define	SPSR_M	 		__BITS(4,0)	// Execution State
    616  1.14     skrll #define	 SPSR_M_EL3H 		 0x0d
    617  1.14     skrll #define	 SPSR_M_EL3T 		 0x0c
    618  1.14     skrll #define	 SPSR_M_EL2H 		 0x09
    619  1.14     skrll #define	 SPSR_M_EL2T 		 0x08
    620  1.14     skrll #define	 SPSR_M_EL1H 		 0x05
    621  1.14     skrll #define	 SPSR_M_EL1T 		 0x04
    622  1.14     skrll #define	 SPSR_M_EL0T 		 0x00
    623  1.14     skrll #define	 SPSR_M_SYS32		 0x1f
    624  1.14     skrll #define	 SPSR_M_UND32		 0x1b
    625  1.14     skrll #define	 SPSR_M_ABT32		 0x17
    626  1.14     skrll #define	 SPSR_M_SVC32		 0x13
    627  1.14     skrll #define	 SPSR_M_IRQ32		 0x12
    628  1.14     skrll #define	 SPSR_M_FIQ32		 0x11
    629  1.14     skrll #define	 SPSR_M_USR32		 0x10
    630   1.1      matt 
    631   1.1      matt AARCH64REG_READ_INLINE(tcr_el1)		// Translation Control Register
    632   1.1      matt AARCH64REG_WRITE_INLINE(tcr_el1)
    633   1.1      matt 
    634   1.9       ryo #define TCR_PAGE_SIZE1(tcr)	(1L << ((1L << __SHIFTOUT(tcr, TCR_TG1)) + 8))
    635   1.1      matt 
    636   1.1      matt AARCH64REG_READ_INLINE(tpidr_el1)	// Thread ID Register (EL1)
    637   1.1      matt AARCH64REG_WRITE_INLINE(tpidr_el1)
    638   1.1      matt 
    639   1.1      matt AARCH64REG_WRITE_INLINE(tpidrro_el0)	// Thread ID Register (RO for EL0)
    640   1.1      matt 
    641   1.9       ryo AARCH64REG_READ_INLINE(ttbr0_el1) // Translation Table Base Register 0 EL1
    642   1.1      matt AARCH64REG_WRITE_INLINE(ttbr0_el1)
    643   1.1      matt 
    644   1.9       ryo AARCH64REG_READ_INLINE(ttbr1_el1) // Translation Table Base Register 1 EL1
    645   1.1      matt AARCH64REG_WRITE_INLINE(ttbr1_el1)
    646   1.1      matt 
    647   1.1      matt AARCH64REG_READ_INLINE(vbar_el1)	// Vector Base Address Register
    648   1.1      matt AARCH64REG_WRITE_INLINE(vbar_el1)
    649   1.1      matt 
    650   1.9       ryo /*
    651   1.9       ryo  * From here on, these are DEBUG registers
    652   1.9       ryo  */
    653   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr0_el1) // Debug Breakpoint Control Register 0
    654   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr0_el1)
    655   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr1_el1) // Debug Breakpoint Control Register 1
    656   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr1_el1)
    657   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr2_el1) // Debug Breakpoint Control Register 2
    658   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr2_el1)
    659   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr3_el1) // Debug Breakpoint Control Register 3
    660   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr3_el1)
    661   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr4_el1) // Debug Breakpoint Control Register 4
    662   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr4_el1)
    663   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr5_el1) // Debug Breakpoint Control Register 5
    664   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr5_el1)
    665   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr6_el1) // Debug Breakpoint Control Register 6
    666   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr6_el1)
    667   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr7_el1) // Debug Breakpoint Control Register 7
    668   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr7_el1)
    669   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr8_el1) // Debug Breakpoint Control Register 8
    670   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr8_el1)
    671   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr9_el1) // Debug Breakpoint Control Register 9
    672   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr9_el1)
    673   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr10_el1) // Debug Breakpoint Control Register 10
    674   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr10_el1)
    675   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr11_el1) // Debug Breakpoint Control Register 11
    676   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr11_el1)
    677   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr12_el1) // Debug Breakpoint Control Register 12
    678   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr12_el1)
    679   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr13_el1) // Debug Breakpoint Control Register 13
    680   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr13_el1)
    681   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr14_el1) // Debug Breakpoint Control Register 14
    682   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr14_el1)
    683   1.9       ryo AARCH64REG_READ_INLINE(dbgbcr15_el1) // Debug Breakpoint Control Register 15
    684   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbcr15_el1)
    685   1.9       ryo 
    686  1.14     skrll #define	DBGBCR_BT		 __BITS(23,20)
    687  1.14     skrll #define	DBGBCR_LBN		 __BITS(19,16)
    688  1.14     skrll #define	DBGBCR_SSC		 __BITS(15,14)
    689  1.14     skrll #define	DBGBCR_HMC		 __BIT(13)
    690  1.14     skrll #define	DBGBCR_BAS		 __BITS(8,5)
    691  1.14     skrll #define	DBGBCR_PMC		 __BITS(2,1)
    692  1.14     skrll #define	DBGBCR_E		 __BIT(0)
    693   1.9       ryo 
    694   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr0_el1) // Debug Breakpoint Value Register 0
    695   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr0_el1)
    696   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr1_el1) // Debug Breakpoint Value Register 1
    697   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr1_el1)
    698   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr2_el1) // Debug Breakpoint Value Register 2
    699   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr2_el1)
    700   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr3_el1) // Debug Breakpoint Value Register 3
    701   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr3_el1)
    702   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr4_el1) // Debug Breakpoint Value Register 4
    703   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr4_el1)
    704   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr5_el1) // Debug Breakpoint Value Register 5
    705   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr5_el1)
    706   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr6_el1) // Debug Breakpoint Value Register 6
    707   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr6_el1)
    708   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr7_el1) // Debug Breakpoint Value Register 7
    709   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr7_el1)
    710   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr8_el1) // Debug Breakpoint Value Register 8
    711   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr8_el1)
    712   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr9_el1) // Debug Breakpoint Value Register 9
    713   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr9_el1)
    714   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr10_el1) // Debug Breakpoint Value Register 10
    715   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr10_el1)
    716   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr11_el1) // Debug Breakpoint Value Register 11
    717   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr11_el1)
    718   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr12_el1) // Debug Breakpoint Value Register 12
    719   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr12_el1)
    720   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr13_el1) // Debug Breakpoint Value Register 13
    721   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr13_el1)
    722   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr14_el1) // Debug Breakpoint Value Register 14
    723   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr14_el1)
    724   1.9       ryo AARCH64REG_READ_INLINE(dbgbvr15_el1) // Debug Breakpoint Value Register 15
    725   1.9       ryo AARCH64REG_WRITE_INLINE(dbgbvr15_el1)
    726   1.9       ryo 
    727   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr0_el1) // Debug Watchpoint Control Register 0
    728   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr0_el1)
    729   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr1_el1) // Debug Watchpoint Control Register 1
    730   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr1_el1)
    731   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr2_el1) // Debug Watchpoint Control Register 2
    732   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr2_el1)
    733   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr3_el1) // Debug Watchpoint Control Register 3
    734   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr3_el1)
    735   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr4_el1) // Debug Watchpoint Control Register 4
    736   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr4_el1)
    737   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr5_el1) // Debug Watchpoint Control Register 5
    738   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr5_el1)
    739   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr6_el1) // Debug Watchpoint Control Register 6
    740   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr6_el1)
    741   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr7_el1) // Debug Watchpoint Control Register 7
    742   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr7_el1)
    743   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr8_el1) // Debug Watchpoint Control Register 8
    744   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr8_el1)
    745   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr9_el1) // Debug Watchpoint Control Register 9
    746   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr9_el1)
    747   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr10_el1) // Debug Watchpoint Control Register 10
    748   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr10_el1)
    749   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr11_el1) // Debug Watchpoint Control Register 11
    750   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr11_el1)
    751   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr12_el1) // Debug Watchpoint Control Register 12
    752   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr12_el1)
    753   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr13_el1) // Debug Watchpoint Control Register 13
    754   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr13_el1)
    755   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr14_el1) // Debug Watchpoint Control Register 14
    756   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr14_el1)
    757   1.9       ryo AARCH64REG_READ_INLINE(dbgwcr15_el1) // Debug Watchpoint Control Register 15
    758   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwcr15_el1)
    759   1.9       ryo 
    760  1.14     skrll #define	DBGWCR_MASK		 __BITS(28,24)
    761  1.14     skrll #define	DBGWCR_WT		 __BIT(20)
    762  1.14     skrll #define	DBGWCR_LBN		 __BITS(19,16)
    763  1.14     skrll #define	DBGWCR_SSC		 __BITS(15,14)
    764  1.14     skrll #define	DBGWCR_HMC		 __BIT(13)
    765  1.14     skrll #define	DBGWCR_BAS		 __BITS(12,5)
    766  1.14     skrll #define	DBGWCR_LSC		 __BITS(4,3)
    767  1.14     skrll #define	DBGWCR_PAC		 __BITS(2,1)
    768  1.14     skrll #define	DBGWCR_E		 __BIT(0)
    769   1.9       ryo 
    770   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr0_el1) // Debug Watchpoint Value Register 0
    771   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr0_el1)
    772   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr1_el1) // Debug Watchpoint Value Register 1
    773   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr1_el1)
    774   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr2_el1) // Debug Watchpoint Value Register 2
    775   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr2_el1)
    776   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr3_el1) // Debug Watchpoint Value Register 3
    777   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr3_el1)
    778   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr4_el1) // Debug Watchpoint Value Register 4
    779   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr4_el1)
    780   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr5_el1) // Debug Watchpoint Value Register 5
    781   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr5_el1)
    782   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr6_el1) // Debug Watchpoint Value Register 6
    783   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr6_el1)
    784   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr7_el1) // Debug Watchpoint Value Register 7
    785   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr7_el1)
    786   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr8_el1) // Debug Watchpoint Value Register 8
    787   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr8_el1)
    788   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr9_el1) // Debug Watchpoint Value Register 9
    789   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr9_el1)
    790   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr10_el1) // Debug Watchpoint Value Register 10
    791   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr10_el1)
    792   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr11_el1) // Debug Watchpoint Value Register 11
    793   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr11_el1)
    794   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr12_el1) // Debug Watchpoint Value Register 12
    795   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr12_el1)
    796   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr13_el1) // Debug Watchpoint Value Register 13
    797   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr13_el1)
    798   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr14_el1) // Debug Watchpoint Value Register 14
    799   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr14_el1)
    800   1.9       ryo AARCH64REG_READ_INLINE(dbgwvr15_el1) // Debug Watchpoint Value Register 15
    801   1.9       ryo AARCH64REG_WRITE_INLINE(dbgwvr15_el1)
    802   1.9       ryo 
    803  1.14     skrll #define	DBGWVR_MASK		 __BITS(64,3)
    804   1.9       ryo 
    805   1.9       ryo 
    806   1.9       ryo AARCH64REG_READ_INLINE(mdscr_el1) // Monitor Debug System Control Register
    807   1.9       ryo AARCH64REG_WRITE_INLINE(mdscr_el1)
    808   1.9       ryo 
    809  1.22       ryo #define	MDSCR_RXFULL		__BIT(30)	// for EDSCR.RXfull
    810  1.22       ryo #define	MDSCR_TXFULL		__BIT(29)	// for EDSCR.TXfull
    811  1.22       ryo #define	MDSCR_RXO		__BIT(27)	// for EDSCR.RXO
    812  1.22       ryo #define	MDSCR_TXU		__BIT(26)	// for EDSCR.TXU
    813  1.22       ryo #define	MDSCR_INTDIS		__BITS(32,22)	// for EDSCR.INTdis
    814  1.22       ryo #define	MDSCR_TDA		__BIT(21)	// for EDSCR.TDA
    815  1.22       ryo #define	MDSCR_MDE		__BIT(15)	// Monitor debug events
    816  1.22       ryo #define	MDSCR_HDE		__BIT(14)	// for EDSCR.HDE
    817  1.22       ryo #define	MDSCR_KDE		__BIT(13)	// Local debug enable
    818  1.22       ryo #define	MDSCR_TDCC		__BIT(12)	// Trap Debug CommCh access
    819  1.22       ryo #define	MDSCR_ERR		__BIT(6)	// for EDSCR.ERR
    820  1.22       ryo #define	MDSCR_SS		__BIT(0)	// Software step
    821  1.22       ryo 
    822   1.9       ryo AARCH64REG_WRITE_INLINE(oslar_el1)	// OS Lock Access Register
    823   1.9       ryo 
    824   1.9       ryo AARCH64REG_READ_INLINE(oslsr_el1)	// OS Lock Status Register
    825   1.9       ryo 
    826   1.9       ryo /*
    827   1.9       ryo  * From here on, these are PMC registers
    828   1.9       ryo  */
    829   1.9       ryo 
    830   1.1      matt AARCH64REG_READ_INLINE(pmccfiltr_el0)
    831   1.1      matt AARCH64REG_WRITE_INLINE(pmccfiltr_el0)
    832   1.1      matt 
    833  1.14     skrll #define	PMCCFILTR_P		__BIT(31)	// Don't count cycles in EL1
    834  1.14     skrll #define	PMCCFILTR_U		__BIT(30)	// Don't count cycles in EL0
    835  1.14     skrll #define	PMCCFILTR_NSK		__BIT(29)	// Don't count cycles in NS EL1
    836  1.14     skrll #define	PMCCFILTR_NSU 		__BIT(28)	// Don't count cycles in NS EL0
    837  1.14     skrll #define	PMCCFILTR_NSH 		__BIT(27)	// Don't count cycles in NS EL2
    838  1.14     skrll #define	PMCCFILTR_M		__BIT(26)	// Don't count cycles in EL3
    839   1.1      matt 
    840   1.1      matt AARCH64REG_READ_INLINE(pmccntr_el0)
    841   1.1      matt 
    842  1.12  christos AARCH64REG_READ_INLINE(pmceid0_el0)
    843  1.12  christos AARCH64REG_READ_INLINE(pmceid1_el0)
    844  1.11  jmcneill 
    845  1.12  christos AARCH64REG_WRITE_INLINE(pmcntenclr_el0)
    846  1.12  christos AARCH64REG_WRITE_INLINE(pmcntenset_el0)
    847  1.11  jmcneill 
    848  1.11  jmcneill AARCH64REG_READ_INLINE(pmcr_el0)
    849  1.11  jmcneill AARCH64REG_WRITE_INLINE(pmcr_el0)
    850  1.11  jmcneill 
    851  1.14     skrll #define	PMCR_IMP		__BITS(31,24)	// Implementor code
    852  1.14     skrll #define	PMCR_IDCODE		__BITS(23,16)	// Identification code
    853  1.14     skrll #define	PMCR_N			__BITS(15,11)	// Number of event counters
    854  1.14     skrll #define	PMCR_LC			__BIT(6)	// Long cycle counter enable
    855  1.14     skrll #define	PMCR_DP			__BIT(5)	// Disable cycle counter when event
    856  1.14     skrll 						// counting is prohibited
    857  1.14     skrll #define	PMCR_X			__BIT(4)	// Enable export of events
    858  1.14     skrll #define	PMCR_D			__BIT(3)	// Clock divider
    859  1.14     skrll #define	PMCR_C			__BIT(2)	// Cycle counter reset
    860  1.14     skrll #define	PMCR_P			__BIT(1)	// Event counter reset
    861  1.14     skrll #define	PMCR_E			__BIT(0)	// Enable
    862  1.11  jmcneill 
    863  1.11  jmcneill 
    864  1.12  christos AARCH64REG_READ_INLINE(pmevcntr1_el0)
    865  1.12  christos AARCH64REG_WRITE_INLINE(pmevcntr1_el0)
    866  1.11  jmcneill 
    867  1.11  jmcneill AARCH64REG_READ_INLINE(pmevtyper1_el0)
    868  1.11  jmcneill AARCH64REG_WRITE_INLINE(pmevtyper1_el0)
    869  1.11  jmcneill 
    870  1.14     skrll #define	PMEVTYPER_P		__BIT(31)	// Don't count events in EL1
    871  1.14     skrll #define	PMEVTYPER_U		__BIT(30)	// Don't count events in EL0
    872  1.14     skrll #define	PMEVTYPER_NSK		__BIT(29)	// Don't count events in NS EL1
    873  1.14     skrll #define	PMEVTYPER_NSU		__BIT(28)	// Don't count events in NS EL0
    874  1.14     skrll #define	PMEVTYPER_NSH		__BIT(27)	// Count events in NS EL2
    875  1.14     skrll #define	PMEVTYPER_M		__BIT(26)	// Don't count events in EL3
    876  1.14     skrll #define	PMEVTYPER_MT		__BIT(25)	// Count events on all CPUs with same
    877  1.14     skrll 						// aff1 level
    878  1.14     skrll #define	PMEVTYPER_EVTCOUNT	__BITS(15,0)	// Event to count
    879  1.11  jmcneill 
    880  1.12  christos AARCH64REG_WRITE_INLINE(pmintenclr_el1)
    881  1.12  christos AARCH64REG_WRITE_INLINE(pmintenset_el1)
    882  1.11  jmcneill 
    883  1.12  christos AARCH64REG_WRITE_INLINE(pmovsclr_el0)
    884  1.12  christos AARCH64REG_READ_INLINE(pmovsset_el0)
    885  1.12  christos AARCH64REG_WRITE_INLINE(pmovsset_el0)
    886  1.11  jmcneill 
    887  1.12  christos AARCH64REG_WRITE_INLINE(pmselr_el0)
    888  1.11  jmcneill 
    889  1.12  christos AARCH64REG_WRITE_INLINE(pmswinc_el0)
    890  1.11  jmcneill 
    891  1.12  christos AARCH64REG_READ_INLINE(pmuserenr_el0)
    892  1.12  christos AARCH64REG_WRITE_INLINE(pmuserenr_el0)
    893  1.11  jmcneill 
    894  1.12  christos AARCH64REG_READ_INLINE(pmxevcntr_el0)
    895  1.12  christos AARCH64REG_WRITE_INLINE(pmxevcntr_el0)
    896  1.11  jmcneill 
    897  1.12  christos AARCH64REG_READ_INLINE(pmxevtyper_el0)
    898  1.12  christos AARCH64REG_WRITE_INLINE(pmxevtyper_el0)
    899  1.11  jmcneill 
    900  1.11  jmcneill /*
    901  1.11  jmcneill  * Generic timer registers
    902  1.11  jmcneill  */
    903  1.11  jmcneill 
    904   1.1      matt AARCH64REG_READ_INLINE(cntfrq_el0)
    905   1.1      matt 
    906   1.9       ryo AARCH64REG_READ_INLINE(cnthctl_el2)
    907   1.9       ryo AARCH64REG_WRITE_INLINE(cnthctl_el2)
    908   1.9       ryo 
    909  1.14     skrll #define	CNTHCTL_EVNTDIR		__BIT(3)
    910  1.14     skrll #define	CNTHCTL_EVNTEN		__BIT(2)
    911  1.14     skrll #define	CNTHCTL_EL1PCEN		__BIT(1)
    912  1.14     skrll #define	CNTHCTL_EL1PCTEN	__BIT(0)
    913   1.9       ryo 
    914   1.1      matt AARCH64REG_READ_INLINE(cntkctl_el1)
    915   1.1      matt AARCH64REG_WRITE_INLINE(cntkctl_el1)
    916   1.1      matt 
    917  1.14     skrll #define	CNTKCTL_EL0PTEN		__BIT(9)	// EL0 access for CNTP CVAL/TVAL/CTL
    918  1.14     skrll #define	CNTKCTL_PL0PTEN		CNTKCTL_EL0PTEN
    919  1.14     skrll #define	CNTKCTL_EL0VTEN		__BIT(8)	// EL0 access for CNTV CVAL/TVAL/CTL
    920  1.14     skrll #define	CNTKCTL_PL0VTEN		CNTKCTL_EL0VTEN
    921  1.14     skrll #define	CNTKCTL_ELNTI		__BITS(7,4)
    922  1.14     skrll #define	CNTKCTL_EVNTDIR		__BIT(3)
    923  1.14     skrll #define	CNTKCTL_EVNTEN		__BIT(2)
    924  1.14     skrll #define	CNTKCTL_EL0VCTEN	__BIT(1)	// EL0 access for CNTVCT and CNTFRQ
    925  1.14     skrll #define	CNTKCTL_PL0VCTEN	CNTKCTL_EL0VCTEN
    926  1.14     skrll #define	CNTKCTL_EL0PCTEN	__BIT(0)	// EL0 access for CNTPCT and CNTFRQ
    927  1.14     skrll #define	CNTKCTL_PL0PCTEN	CNTKCTL_EL0PCTEN
    928   1.1      matt 
    929   1.1      matt AARCH64REG_READ_INLINE(cntp_ctl_el0)
    930   1.1      matt AARCH64REG_WRITE_INLINE(cntp_ctl_el0)
    931   1.1      matt AARCH64REG_READ_INLINE(cntp_cval_el0)
    932   1.1      matt AARCH64REG_WRITE_INLINE(cntp_cval_el0)
    933   1.1      matt AARCH64REG_READ_INLINE(cntp_tval_el0)
    934   1.1      matt AARCH64REG_WRITE_INLINE(cntp_tval_el0)
    935   1.1      matt AARCH64REG_READ_INLINE(cntpct_el0)
    936   1.1      matt AARCH64REG_WRITE_INLINE(cntpct_el0)
    937   1.1      matt 
    938   1.1      matt AARCH64REG_READ_INLINE(cntps_ctl_el1)
    939   1.1      matt AARCH64REG_WRITE_INLINE(cntps_ctl_el1)
    940   1.1      matt AARCH64REG_READ_INLINE(cntps_cval_el1)
    941   1.1      matt AARCH64REG_WRITE_INLINE(cntps_cval_el1)
    942   1.1      matt AARCH64REG_READ_INLINE(cntps_tval_el1)
    943   1.1      matt AARCH64REG_WRITE_INLINE(cntps_tval_el1)
    944   1.1      matt 
    945   1.1      matt AARCH64REG_READ_INLINE(cntv_ctl_el0)
    946   1.1      matt AARCH64REG_WRITE_INLINE(cntv_ctl_el0)
    947   1.1      matt AARCH64REG_READ_INLINE(cntv_cval_el0)
    948   1.1      matt AARCH64REG_WRITE_INLINE(cntv_cval_el0)
    949   1.1      matt AARCH64REG_READ_INLINE(cntv_tval_el0)
    950   1.1      matt AARCH64REG_WRITE_INLINE(cntv_tval_el0)
    951   1.1      matt AARCH64REG_READ_INLINE(cntvct_el0)
    952   1.1      matt AARCH64REG_WRITE_INLINE(cntvct_el0)
    953   1.1      matt 
    954  1.14     skrll #define	CNTCTL_ISTATUS		__BIT(2)	// Interrupt Asserted
    955  1.14     skrll #define	CNTCTL_IMASK		__BIT(1)	// Timer Interrupt is Masked
    956  1.14     skrll #define	CNTCTL_ENABLE		__BIT(0)	// Timer Enabled
    957   1.1      matt 
    958   1.9       ryo // ID_AA64PFR0_EL1: AArch64 Processor Feature Register 0
    959  1.12  christos #define	ID_AA64PFR0_EL1_GIC		__BITS(24,27) // GIC CPU IF
    960  1.12  christos #define	ID_AA64PFR0_EL1_GIC_SHIFT	24
    961  1.14     skrll #define	 ID_AA64PFR0_EL1_GIC_CPUIF_EN	 1
    962  1.14     skrll #define	 ID_AA64PFR0_EL1_GIC_CPUIF_NONE	 0
    963  1.12  christos #define	ID_AA64PFR0_EL1_ADVSIMD		__BITS(23,20) // SIMD
    964  1.14     skrll #define	 ID_AA64PFR0_EL1_ADV_SIMD_IMPL	 0x0
    965  1.14     skrll #define	 ID_AA64PFR0_EL1_ADV_SIMD_NONE	 0xf
    966  1.12  christos #define	ID_AA64PFR0_EL1_FP		__BITS(19,16) // FP
    967  1.14     skrll #define	 ID_AA64PFR0_EL1_FP_IMPL	 0x0
    968  1.14     skrll #define	 ID_AA64PFR0_EL1_FP_NONE	 0xf
    969  1.12  christos #define	ID_AA64PFR0_EL1_EL3		__BITS(15,12) // EL3 handling
    970  1.14     skrll #define	 ID_AA64PFR0_EL1_EL3_NONE	 0
    971  1.14     skrll #define	 ID_AA64PFR0_EL1_EL3_64		 1
    972  1.14     skrll #define	 ID_AA64PFR0_EL1_EL3_64_32	 2
    973  1.12  christos #define	ID_AA64PFR0_EL1_EL2		__BITS(11,8) // EL2 handling
    974  1.14     skrll #define	 ID_AA64PFR0_EL1_EL2_NONE	 0
    975  1.14     skrll #define	 ID_AA64PFR0_EL1_EL2_64	 	 1
    976  1.14     skrll #define	 ID_AA64PFR0_EL1_EL2_64_32	 2
    977  1.12  christos #define	ID_AA64PFR0_EL1_EL1		__BITS(7,4) // EL1 handling
    978  1.14     skrll #define	 ID_AA64PFR0_EL1_EL1_64	 	 1
    979  1.14     skrll #define	 ID_AA64PFR0_EL1_EL1_64_32	 2
    980  1.12  christos #define	ID_AA64PFR0_EL1_EL0		__BITS(3,0) // EL0 handling
    981  1.14     skrll #define	 ID_AA64PFR0_EL1_EL0_64	 	 1
    982  1.14     skrll #define	 ID_AA64PFR0_EL1_EL0_64_32	 2
    983   1.9       ryo 
    984  1.15  jmcneill /*
    985  1.15  jmcneill  * GICv3 system registers
    986  1.15  jmcneill  */
    987  1.15  jmcneill AARCH64REG_READWRITE_INLINE2(icc_sre_el1, s3_0_c12_c12_5)
    988  1.15  jmcneill AARCH64REG_READWRITE_INLINE2(icc_ctlr_el1, s3_0_c12_c12_4)
    989  1.15  jmcneill AARCH64REG_READWRITE_INLINE2(icc_pmr_el1, s3_0_c4_c6_0)
    990  1.15  jmcneill AARCH64REG_READWRITE_INLINE2(icc_bpr0_el1, s3_0_c12_c8_3)
    991  1.15  jmcneill AARCH64REG_READWRITE_INLINE2(icc_bpr1_el1, s3_0_c12_c12_3)
    992  1.15  jmcneill AARCH64REG_READWRITE_INLINE2(icc_igrpen0_el1, s3_0_c12_c12_6)
    993  1.15  jmcneill AARCH64REG_READWRITE_INLINE2(icc_igrpen1_el1, s3_0_c12_c12_7)
    994  1.15  jmcneill AARCH64REG_READWRITE_INLINE2(icc_eoir0_el1, s3_0_c12_c8_1)
    995  1.15  jmcneill AARCH64REG_READWRITE_INLINE2(icc_eoir1_el1, s3_0_c12_c12_1)
    996  1.15  jmcneill AARCH64REG_READWRITE_INLINE2(icc_sgi1r_el1, s3_0_c12_c11_5)
    997  1.15  jmcneill AARCH64REG_READ_INLINE2(icc_iar1_el1, s3_0_c12_c12_0)
    998  1.15  jmcneill 
    999   1.9       ryo // ICC_SRE_EL1: Interrupt Controller System Register Enable register
   1000  1.15  jmcneill #define	ICC_SRE_EL1_DIB		__BIT(2)
   1001  1.15  jmcneill #define	ICC_SRE_EL1_DFB		__BIT(1)
   1002  1.15  jmcneill #define	ICC_SRE_EL1_SRE		__BIT(0)
   1003  1.15  jmcneill 
   1004  1.16  jmcneill // ICC_SRE_EL2: Interrupt Controller System Register Enable register
   1005  1.16  jmcneill #define	ICC_SRE_EL2_EN		__BIT(3)
   1006  1.16  jmcneill #define	ICC_SRE_EL2_DIB		__BIT(2)
   1007  1.16  jmcneill #define	ICC_SRE_EL2_DFB		__BIT(1)
   1008  1.16  jmcneill #define	ICC_SRE_EL2_SRE		__BIT(0)
   1009  1.16  jmcneill 
   1010  1.15  jmcneill // ICC_BPR[01]_EL1: Interrupt Controller Binary Point Register 0/1
   1011  1.15  jmcneill #define	ICC_BPR_EL1_BinaryPoint	__BITS(2,0)
   1012  1.15  jmcneill 
   1013  1.15  jmcneill // ICC_CTLR_EL1: Interrupt Controller Control Register
   1014  1.15  jmcneill #define	ICC_CTLR_EL1_A3V	__BIT(15)
   1015  1.15  jmcneill #define	ICC_CTLR_EL1_SEIS	__BIT(14)
   1016  1.15  jmcneill #define	ICC_CTLR_EL1_IDbits	__BITS(13,11)
   1017  1.15  jmcneill #define	ICC_CTLR_EL1_PRIbits	__BITS(10,8)
   1018  1.15  jmcneill #define	ICC_CTLR_EL1_PMHE	__BIT(6)
   1019  1.15  jmcneill #define	ICC_CTLR_EL1_EOImode	__BIT(1)
   1020  1.15  jmcneill #define	ICC_CTLR_EL1_CBPR	__BIT(0)
   1021  1.15  jmcneill 
   1022  1.15  jmcneill // ICC_IGRPEN[01]_EL1: Interrupt Controller Interrupt Group 0/1 Enable register
   1023  1.15  jmcneill #define	ICC_IGRPEN_EL1_Enable	__BIT(0)
   1024  1.15  jmcneill 
   1025  1.15  jmcneill // ICC_SGI[01]R_EL1: Interrupt Controller Software Generated Interrupt Group 0/1 Register
   1026  1.15  jmcneill #define	ICC_SGIR_EL1_Aff3	__BITS(55,48)
   1027  1.15  jmcneill #define	ICC_SGIR_EL1_IRM	__BIT(40)
   1028  1.15  jmcneill #define	ICC_SGIR_EL1_Aff2	__BITS(39,32)
   1029  1.15  jmcneill #define	ICC_SGIR_EL1_INTID	__BITS(27,24)
   1030  1.15  jmcneill #define	ICC_SGIR_EL1_Aff1	__BITS(23,16)
   1031  1.15  jmcneill #define	ICC_SGIR_EL1_TargetList	__BITS(15,0)
   1032  1.15  jmcneill #define	ICC_SGIR_EL1_Aff	(ICC_SGIR_EL1_Aff3|ICC_SGIR_EL1_Aff2|ICC_SGIR_EL1_Aff1)
   1033  1.15  jmcneill 
   1034  1.15  jmcneill // ICC_IAR[01]_EL1: Interrupt Controller Interrupt Acknowledge Register 0/1
   1035  1.15  jmcneill #define	ICC_IAR_INTID		__BITS(23,0)
   1036  1.15  jmcneill #define	ICC_IAR_INTID_SPURIOUS	1023
   1037  1.15  jmcneill 
   1038  1.15  jmcneill /*
   1039  1.15  jmcneill  * GICv3 REGISTER ACCESS
   1040  1.15  jmcneill  */
   1041   1.9       ryo 
   1042  1.15  jmcneill #define	icc_sre_read		reg_icc_sre_el1_read
   1043  1.15  jmcneill #define	icc_sre_write		reg_icc_sre_el1_write
   1044  1.15  jmcneill #define	icc_pmr_write		reg_icc_pmr_el1_write
   1045  1.15  jmcneill #define	icc_bpr0_write		reg_icc_bpr0_el1_write
   1046  1.15  jmcneill #define	icc_bpr1_write		reg_icc_bpr1_el1_write
   1047  1.15  jmcneill #define	icc_ctlr_read		reg_icc_ctlr_el1_read
   1048  1.15  jmcneill #define	icc_ctlr_write		reg_icc_ctlr_el1_write
   1049  1.15  jmcneill #define	icc_igrpen1_write	reg_icc_igrpen1_el1_write
   1050  1.15  jmcneill #define	icc_sgi1r_write		reg_icc_sgi1r_el1_write
   1051  1.15  jmcneill #define	icc_iar1_read		reg_icc_iar1_el1_read
   1052  1.15  jmcneill #define	icc_eoi1r_write		reg_icc_eoir1_el1_write
   1053   1.9       ryo 
   1054  1.18     skrll #if defined(_KERNEL)
   1055  1.18     skrll 
   1056  1.18     skrll /*
   1057  1.18     skrll  * CPU REGISTER ACCESS
   1058  1.18     skrll  */
   1059  1.18     skrll static __inline register_t
   1060  1.18     skrll cpu_mpidr_aff_read(void)
   1061  1.18     skrll {
   1062  1.18     skrll 
   1063  1.18     skrll 	return reg_mpidr_el1_read() &
   1064  1.18     skrll 	    (MPIDR_AFF3|MPIDR_AFF2|MPIDR_AFF1|MPIDR_AFF0);
   1065  1.18     skrll }
   1066  1.18     skrll 
   1067   1.9       ryo /*
   1068   1.9       ryo  * GENERIC TIMER REGISTER ACCESS
   1069   1.9       ryo  */
   1070  1.12  christos static __inline uint32_t
   1071   1.9       ryo gtmr_cntfrq_read(void)
   1072   1.9       ryo {
   1073   1.9       ryo 
   1074   1.9       ryo 	return reg_cntfrq_el0_read();
   1075   1.9       ryo }
   1076   1.9       ryo 
   1077  1.12  christos static __inline uint32_t
   1078   1.9       ryo gtmr_cntk_ctl_read(void)
   1079   1.9       ryo {
   1080   1.1      matt 
   1081   1.9       ryo 	return reg_cntkctl_el1_read();
   1082   1.9       ryo }
   1083   1.9       ryo 
   1084  1.12  christos static __inline void
   1085   1.9       ryo gtmr_cntk_ctl_write(uint32_t val)
   1086   1.9       ryo {
   1087   1.9       ryo 
   1088   1.9       ryo 	reg_cntkctl_el1_write(val);
   1089   1.9       ryo }
   1090   1.9       ryo 
   1091   1.9       ryo /*
   1092   1.9       ryo  * Counter-timer Virtual Count timer
   1093   1.9       ryo  */
   1094  1.12  christos static __inline uint64_t
   1095   1.9       ryo gtmr_cntpct_read(void)
   1096   1.9       ryo {
   1097   1.9       ryo 
   1098   1.9       ryo 	return reg_cntpct_el0_read();
   1099   1.9       ryo }
   1100   1.9       ryo 
   1101  1.12  christos static __inline uint64_t
   1102   1.9       ryo gtmr_cntvct_read(void)
   1103   1.9       ryo {
   1104   1.9       ryo 
   1105   1.9       ryo 	return reg_cntvct_el0_read();
   1106   1.9       ryo }
   1107   1.9       ryo 
   1108   1.9       ryo /*
   1109   1.9       ryo  * Counter-timer Virtual Timer Control register
   1110   1.9       ryo  */
   1111  1.12  christos static __inline uint32_t
   1112   1.9       ryo gtmr_cntv_ctl_read(void)
   1113   1.9       ryo {
   1114   1.9       ryo 
   1115   1.9       ryo 	return reg_cntv_ctl_el0_read();
   1116   1.9       ryo }
   1117   1.9       ryo 
   1118  1.12  christos static __inline void
   1119   1.9       ryo gtmr_cntv_ctl_write(uint32_t val)
   1120   1.9       ryo {
   1121   1.9       ryo 
   1122   1.9       ryo 	reg_cntv_ctl_el0_write(val);
   1123   1.9       ryo }
   1124   1.9       ryo 
   1125  1.12  christos static __inline void
   1126   1.9       ryo gtmr_cntp_ctl_write(uint32_t val)
   1127   1.9       ryo {
   1128   1.9       ryo 
   1129   1.9       ryo 	reg_cntp_ctl_el0_write(val);
   1130   1.9       ryo }
   1131   1.9       ryo 
   1132   1.9       ryo /*
   1133   1.9       ryo  * Counter-timer Virtual Timer TimerValue register
   1134   1.9       ryo  */
   1135  1.12  christos static __inline uint32_t
   1136  1.10     joerg gtmr_cntv_tval_read(void)
   1137  1.10     joerg {
   1138  1.10     joerg 
   1139  1.10     joerg 	return reg_cntv_tval_el0_read();
   1140  1.10     joerg }
   1141  1.10     joerg 
   1142  1.12  christos static __inline void
   1143   1.9       ryo gtmr_cntv_tval_write(uint32_t val)
   1144   1.9       ryo {
   1145   1.9       ryo 
   1146   1.9       ryo 	reg_cntv_tval_el0_write(val);
   1147   1.9       ryo }
   1148   1.9       ryo 
   1149   1.9       ryo 
   1150   1.9       ryo /*
   1151   1.9       ryo  * Counter-timer Virtual Timer CompareValue register
   1152   1.9       ryo  */
   1153  1.12  christos static __inline uint64_t
   1154   1.9       ryo gtmr_cntv_cval_read(void)
   1155   1.9       ryo {
   1156   1.9       ryo 
   1157   1.9       ryo 	return reg_cntv_cval_el0_read();
   1158   1.9       ryo }
   1159  1.23  jmcneill 
   1160  1.23  jmcneill static __inline void
   1161  1.23  jmcneill gtmr_cntv_cval_write(uint64_t val)
   1162  1.23  jmcneill {
   1163  1.23  jmcneill 
   1164  1.23  jmcneill 	reg_cntv_cval_el0_write(val);
   1165  1.23  jmcneill }
   1166  1.18     skrll #endif /* _KERNEL */
   1167   1.1      matt 
   1168  1.21       mrg /*
   1169  1.21       mrg  * Structure attached to machdep.cpuN.cpu_id sysctl node.
   1170  1.21       mrg  * Always add new members to the end, and avoid arrays.
   1171  1.21       mrg  */
   1172  1.21       mrg struct aarch64_sysctl_cpu_id {
   1173  1.21       mrg 	uint64_t ac_midr;	/* Main ID Register */
   1174  1.21       mrg 	uint64_t ac_revidr;	/* Revision ID Register */
   1175  1.21       mrg 	uint64_t ac_mpidr;	/* Multiprocessor Affinity Register */
   1176  1.21       mrg 
   1177  1.21       mrg 	uint64_t ac_aa64dfr0;	/* A64 Debug Feature Register 0 */
   1178  1.21       mrg 	uint64_t ac_aa64dfr1;	/* A64 Debug Feature Register 1 */
   1179  1.21       mrg 
   1180  1.21       mrg 	uint64_t ac_aa64isar0;	/* A64 Instruction Set Attribute Register 0 */
   1181  1.21       mrg 	uint64_t ac_aa64isar1;	/* A64 Instruction Set Attribute Register 1 */
   1182  1.21       mrg 
   1183  1.21       mrg 	uint64_t ac_aa64mmfr0;	/* A64 Memroy Model Feature Register 0 */
   1184  1.21       mrg 	uint64_t ac_aa64mmfr1;	/* A64 Memroy Model Feature Register 1 */
   1185  1.21       mrg 	uint64_t ac_aa64mmfr2;	/* A64 Memroy Model Feature Register 2 */
   1186  1.21       mrg 
   1187  1.21       mrg 	uint64_t ac_aa64pfr0;	/* A64 Processor Feature Register 0 */
   1188  1.21       mrg 	uint64_t ac_aa64pfr1;	/* A64 Processor Feature Register 1 */
   1189  1.21       mrg 
   1190  1.21       mrg 	uint64_t ac_aa64zfr0;	/* A64 SVE Feature ID Register 0 */
   1191  1.21       mrg 
   1192  1.21       mrg 	uint32_t ac_mvfr0;	/* Media and VFP Feature Register 0 */
   1193  1.21       mrg 	uint32_t ac_mvfr1;	/* Media and VFP Feature Register 1 */
   1194  1.21       mrg 	uint32_t ac_mvfr2;	/* Media and VFP Feature Register 2 */
   1195  1.21       mrg };
   1196  1.21       mrg 
   1197   1.1      matt #endif /* _AARCH64_ARMREG_H_ */
   1198