armreg.h revision 1.64 1 1.64 andvar /* $NetBSD: armreg.h,v 1.64 2023/05/06 21:53:26 andvar Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2014 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Matt Thomas of 3am Software Foundry.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt *
19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
30 1.1 matt */
31 1.1 matt
32 1.1 matt #ifndef _AARCH64_ARMREG_H_
33 1.1 matt #define _AARCH64_ARMREG_H_
34 1.1 matt
35 1.8 ryo #include <arm/cputypes.h>
36 1.1 matt #include <sys/types.h>
37 1.1 matt
38 1.42 ryo #ifdef __clang__
39 1.42 ryo #define ATTR_ARCH(arch) ".arch " arch ";"
40 1.42 ryo #define ATTR_TARGET_ARCH(x)
41 1.42 ryo #define ASM_ARCH(x) x
42 1.42 ryo #else
43 1.42 ryo #define ATTR_ARCH(arch) __attribute__((target("arch=" arch)))
44 1.42 ryo #define ATTR_TARGET_ARCH(x) x
45 1.42 ryo #define ASM_ARCH(x)
46 1.42 ryo #endif
47 1.42 ryo
48 1.42 ryo #define AARCH64REG_READ_INLINE3(regname, regdesc, arch) \
49 1.42 ryo static __inline uint64_t ATTR_TARGET_ARCH(arch) \
50 1.7 skrll reg_##regname##_read(void) \
51 1.7 skrll { \
52 1.7 skrll uint64_t __rv; \
53 1.42 ryo __asm __volatile( \
54 1.42 ryo ASM_ARCH(arch) \
55 1.42 ryo "mrs %0, " #regdesc : "=r"(__rv) \
56 1.42 ryo ); \
57 1.7 skrll return __rv; \
58 1.1 matt }
59 1.1 matt
60 1.33 maxv #define AARCH64REG_READ_INLINE2(regname, regdesc) \
61 1.33 maxv AARCH64REG_READ_INLINE3(regname, regdesc, )
62 1.33 maxv
63 1.42 ryo #define AARCH64REG_WRITE_INLINE3(regname, regdesc, arch) \
64 1.42 ryo static __inline void ATTR_TARGET_ARCH(arch) \
65 1.7 skrll reg_##regname##_write(uint64_t __val) \
66 1.7 skrll { \
67 1.42 ryo __asm __volatile( \
68 1.42 ryo ASM_ARCH(arch) \
69 1.51 maxv "msr " #regdesc ", %0" :: "r"(__val) : "memory" \
70 1.42 ryo ); \
71 1.1 matt }
72 1.1 matt
73 1.33 maxv #define AARCH64REG_WRITE_INLINE2(regname, regdesc) \
74 1.33 maxv AARCH64REG_WRITE_INLINE3(regname, regdesc, )
75 1.33 maxv
76 1.7 skrll #define AARCH64REG_WRITEIMM_INLINE2(regname, regdesc) \
77 1.59 ryo static __inline void __always_inline \
78 1.59 ryo reg_##regname##_write(const uint64_t __val) \
79 1.7 skrll { \
80 1.51 maxv __asm __volatile( \
81 1.51 maxv "msr " #regdesc ", %0" :: "n"(__val) : "memory" \
82 1.51 maxv ); \
83 1.1 matt }
84 1.1 matt
85 1.7 skrll #define AARCH64REG_READ_INLINE(regname) \
86 1.1 matt AARCH64REG_READ_INLINE2(regname, regname)
87 1.1 matt
88 1.7 skrll #define AARCH64REG_WRITE_INLINE(regname) \
89 1.1 matt AARCH64REG_WRITE_INLINE2(regname, regname)
90 1.1 matt
91 1.7 skrll #define AARCH64REG_WRITEIMM_INLINE(regname) \
92 1.1 matt AARCH64REG_WRITEIMM_INLINE2(regname, regname)
93 1.15 jmcneill
94 1.15 jmcneill #define AARCH64REG_READWRITE_INLINE2(regname, regdesc) \
95 1.15 jmcneill AARCH64REG_READ_INLINE2(regname, regdesc) \
96 1.15 jmcneill AARCH64REG_WRITE_INLINE2(regname, regdesc)
97 1.15 jmcneill
98 1.24 ryo #define AARCH64REG_ATWRITE_INLINE2(regname, regdesc) \
99 1.24 ryo static __inline void \
100 1.24 ryo reg_##regname##_write(uint64_t __val) \
101 1.24 ryo { \
102 1.51 maxv __asm __volatile( \
103 1.51 maxv "at " #regdesc ", %0" :: "r"(__val) : "memory" \
104 1.51 maxv ); \
105 1.24 ryo }
106 1.24 ryo
107 1.24 ryo #define AARCH64REG_ATWRITE_INLINE(regname) \
108 1.24 ryo AARCH64REG_ATWRITE_INLINE2(regname, regname)
109 1.24 ryo
110 1.1 matt /*
111 1.1 matt * System registers available at EL0 (user)
112 1.1 matt */
113 1.1 matt AARCH64REG_READ_INLINE(ctr_el0) // Cache Type Register
114 1.1 matt
115 1.48 skrll #define CTR_EL0_TMIN_LINE __BITS(37,32) // Tag MIN LINE size
116 1.48 skrll #define CTR_EL0_DIC __BIT(29) // Instruction cache requirement
117 1.48 skrll #define CTR_EL0_IDC __BIT(28) // Data Cache clean requirement
118 1.13 skrll #define CTR_EL0_CWG_LINE __BITS(27,24) // Cacheback Writeback Granule
119 1.13 skrll #define CTR_EL0_ERG_LINE __BITS(23,20) // Exclusives Reservation Granule
120 1.13 skrll #define CTR_EL0_DMIN_LINE __BITS(19,16) // Dcache MIN LINE size (log2 - 2)
121 1.12 christos #define CTR_EL0_L1IP_MASK __BITS(15,14)
122 1.37 ryo #define CTR_EL0_L1IP_VPIPT 0 // VMID-aware Physical Index, Physical Tag
123 1.13 skrll #define CTR_EL0_L1IP_AIVIVT 1 // ASID-tagged Virtual Index, Virtual Tag
124 1.13 skrll #define CTR_EL0_L1IP_VIPT 2 // Virtual Index, Physical Tag
125 1.13 skrll #define CTR_EL0_L1IP_PIPT 3 // Physical Index, Physical Tag
126 1.13 skrll #define CTR_EL0_IMIN_LINE __BITS(3,0) // Icache MIN LINE size (log2 - 2)
127 1.1 matt
128 1.14 skrll AARCH64REG_READ_INLINE(dczid_el0) // Data Cache Zero ID Register
129 1.1 matt
130 1.13 skrll #define DCZID_DZP __BIT(4) // Data Zero Prohibited
131 1.13 skrll #define DCZID_BS __BITS(3,0) // Block Size (log2 - 2)
132 1.1 matt
133 1.14 skrll AARCH64REG_READ_INLINE(fpcr) // Floating Point Control Register
134 1.1 matt AARCH64REG_WRITE_INLINE(fpcr)
135 1.1 matt
136 1.13 skrll #define FPCR_AHP __BIT(26) // Alternative Half Precision
137 1.13 skrll #define FPCR_DN __BIT(25) // Default Nan Control
138 1.13 skrll #define FPCR_FZ __BIT(24) // Flush-To-Zero
139 1.13 skrll #define FPCR_RMODE __BITS(23,22) // Rounding Mode
140 1.13 skrll #define FPCR_RN 0 // Round Nearest
141 1.13 skrll #define FPCR_RP 1 // Round towards Plus infinity
142 1.13 skrll #define FPCR_RM 2 // Round towards Minus infinity
143 1.13 skrll #define FPCR_RZ 3 // Round towards Zero
144 1.13 skrll #define FPCR_STRIDE __BITS(21,20)
145 1.20 riastrad #define FPCR_FZ16 __BIT(19) // Flush-To-Zero for FP16
146 1.13 skrll #define FPCR_LEN __BITS(18,16)
147 1.13 skrll #define FPCR_IDE __BIT(15) // Input Denormal Exception enable
148 1.13 skrll #define FPCR_IXE __BIT(12) // IneXact Exception enable
149 1.13 skrll #define FPCR_UFE __BIT(11) // UnderFlow Exception enable
150 1.13 skrll #define FPCR_OFE __BIT(10) // OverFlow Exception enable
151 1.13 skrll #define FPCR_DZE __BIT(9) // Divide by Zero Exception enable
152 1.13 skrll #define FPCR_IOE __BIT(8) // Invalid Operation Exception enable
153 1.13 skrll #define FPCR_ESUM 0x1F00
154 1.1 matt
155 1.1 matt AARCH64REG_READ_INLINE(fpsr) // Floating Point Status Register
156 1.1 matt AARCH64REG_WRITE_INLINE(fpsr)
157 1.1 matt
158 1.13 skrll #define FPSR_N32 __BIT(31) // AARCH32 Negative
159 1.13 skrll #define FPSR_Z32 __BIT(30) // AARCH32 Zero
160 1.13 skrll #define FPSR_C32 __BIT(29) // AARCH32 Carry
161 1.13 skrll #define FPSR_V32 __BIT(28) // AARCH32 Overflow
162 1.13 skrll #define FPSR_QC __BIT(27) // SIMD Saturation
163 1.13 skrll #define FPSR_IDC __BIT(7) // Input Denormal Cumulative status
164 1.13 skrll #define FPSR_IXC __BIT(4) // IneXact Cumulative status
165 1.13 skrll #define FPSR_UFC __BIT(3) // UnderFlow Cumulative status
166 1.13 skrll #define FPSR_OFC __BIT(2) // OverFlow Cumulative status
167 1.13 skrll #define FPSR_DZC __BIT(1) // Divide by Zero Cumulative status
168 1.13 skrll #define FPSR_IOC __BIT(0) // Invalid Operation Cumulative status
169 1.13 skrll #define FPSR_CSUM 0x1F
170 1.1 matt
171 1.1 matt AARCH64REG_READ_INLINE(nzcv) // condition codes
172 1.1 matt AARCH64REG_WRITE_INLINE(nzcv)
173 1.1 matt
174 1.13 skrll #define NZCV_N __BIT(31) // Negative
175 1.13 skrll #define NZCV_Z __BIT(30) // Zero
176 1.13 skrll #define NZCV_C __BIT(29) // Carry
177 1.13 skrll #define NZCV_V __BIT(28) // Overflow
178 1.1 matt
179 1.1 matt AARCH64REG_READ_INLINE(tpidr_el0) // Thread Pointer ID Register (RW)
180 1.1 matt AARCH64REG_WRITE_INLINE(tpidr_el0)
181 1.1 matt
182 1.9 ryo AARCH64REG_READ_INLINE(tpidrro_el0) // Thread Pointer ID Register (RO)
183 1.9 ryo
184 1.3 skrll /*
185 1.1 matt * From here on, these can only be accessed at EL1 (kernel)
186 1.1 matt */
187 1.1 matt
188 1.1 matt /*
189 1.1 matt * These are readonly registers
190 1.1 matt */
191 1.9 ryo AARCH64REG_READ_INLINE(aidr_el1)
192 1.9 ryo
193 1.14 skrll AARCH64REG_READ_INLINE2(cbar_el1, s3_1_c15_c3_0) // Cortex-A57
194 1.1 matt
195 1.13 skrll #define CBAR_PA __BITS(47,18)
196 1.1 matt
197 1.9 ryo AARCH64REG_READ_INLINE(ccsidr_el1)
198 1.9 ryo
199 1.46 ryo /* 32bit format CCSIDR_EL1 */
200 1.37 ryo #define CCSIDR_WT __BIT(31) // OBSOLETE: Write-through supported
201 1.37 ryo #define CCSIDR_WB __BIT(30) // OBSOLETE: Write-back supported
202 1.37 ryo #define CCSIDR_RA __BIT(29) // OBSOLETE: Read-allocation supported
203 1.37 ryo #define CCSIDR_WA __BIT(28) // OBSOLETE: Write-allocation supported
204 1.13 skrll #define CCSIDR_NUMSET __BITS(27,13) // (Number of sets in cache) - 1
205 1.13 skrll #define CCSIDR_ASSOC __BITS(12,3) // (Associativity of cache) - 1
206 1.13 skrll #define CCSIDR_LINESIZE __BITS(2,0) // Number of bytes in cache line
207 1.9 ryo
208 1.46 ryo /* 64bit format CCSIDR_EL1 (ARMv8.3-CCIDX is implemented) */
209 1.46 ryo #define CCSIDR64_NUMSET __BITS(55,32) // (Number of sets in cache) - 1
210 1.46 ryo #define CCSIDR64_ASSOC __BITS(23,3) // (Associativity of cache) - 1
211 1.46 ryo #define CCSIDR64_LINESIZE __BITS(2,0) // Number of bytes in cache line
212 1.46 ryo
213 1.1 matt AARCH64REG_READ_INLINE(clidr_el1)
214 1.9 ryo
215 1.37 ryo #define CLIDR_ICB __BITS(32,30) // Inner cache boundary
216 1.13 skrll #define CLIDR_LOUU __BITS(29,27) // Level of Unification Uniprocessor
217 1.13 skrll #define CLIDR_LOC __BITS(26,24) // Level of Coherency
218 1.13 skrll #define CLIDR_LOUIS __BITS(23,21) // Level of Unification InnerShareable*/
219 1.13 skrll #define CLIDR_CTYPE7 __BITS(20,18) // Cache Type field for level7
220 1.13 skrll #define CLIDR_CTYPE6 __BITS(17,15) // Cache Type field for level6
221 1.13 skrll #define CLIDR_CTYPE5 __BITS(14,12) // Cache Type field for level5
222 1.13 skrll #define CLIDR_CTYPE4 __BITS(11,9) // Cache Type field for level4
223 1.13 skrll #define CLIDR_CTYPE3 __BITS(8,6) // Cache Type field for level3
224 1.13 skrll #define CLIDR_CTYPE2 __BITS(5,3) // Cache Type field for level2
225 1.13 skrll #define CLIDR_CTYPE1 __BITS(2,0) // Cache Type field for level1
226 1.13 skrll #define CLIDR_TYPE_NOCACHE 0 // No cache
227 1.13 skrll #define CLIDR_TYPE_ICACHE 1 // Instruction cache only
228 1.13 skrll #define CLIDR_TYPE_DCACHE 2 // Data cache only
229 1.13 skrll #define CLIDR_TYPE_IDCACHE 3 // Separate inst and data caches
230 1.13 skrll #define CLIDR_TYPE_UNIFIEDCACHE 4 // Unified cache
231 1.9 ryo
232 1.9 ryo AARCH64REG_READ_INLINE(currentel)
233 1.9 ryo AARCH64REG_READ_INLINE(id_aa64afr0_el1)
234 1.9 ryo AARCH64REG_READ_INLINE(id_aa64afr1_el1)
235 1.9 ryo AARCH64REG_READ_INLINE(id_aa64dfr0_el1)
236 1.9 ryo
237 1.37 ryo #define ID_AA64DFR0_EL1_TRACEFILT __BITS(43,40)
238 1.37 ryo #define ID_AA64DFR0_EL1_TRACEFILT_NONE 0
239 1.37 ryo #define ID_AA64DFR0_EL1_TRACEFILT_IMPL 1
240 1.38 ryo #define ID_AA64DFR0_EL1_DBLLOCK __BITS(39,36)
241 1.37 ryo #define ID_AA64DFR0_EL1_DBLLOCK_IMPL 0
242 1.37 ryo #define ID_AA64DFR0_EL1_DBLLOCK_NONE 15
243 1.37 ryo #define ID_AA64DFR0_EL1_PMSVER __BITS(35,32)
244 1.13 skrll #define ID_AA64DFR0_EL1_CTX_CMPS __BITS(31,28)
245 1.13 skrll #define ID_AA64DFR0_EL1_WRPS __BITS(20,23)
246 1.13 skrll #define ID_AA64DFR0_EL1_BRPS __BITS(12,15)
247 1.13 skrll #define ID_AA64DFR0_EL1_PMUVER __BITS(8,11)
248 1.13 skrll #define ID_AA64DFR0_EL1_PMUVER_NONE 0
249 1.12 christos #define ID_AA64DFR0_EL1_PMUVER_V3 1
250 1.13 skrll #define ID_AA64DFR0_EL1_PMUVER_NOV3 2
251 1.63 ryo #define ID_AA64DFR0_EL1_PMUVER_V3P1 4
252 1.63 ryo #define ID_AA64DFR0_EL1_PMUVER_V3P4 5
253 1.63 ryo #define ID_AA64DFR0_EL1_PMUVER_V3P5 6
254 1.63 ryo #define ID_AA64DFR0_EL1_PMUVER_V3P7 7
255 1.57 jmcneill #define ID_AA64DFR0_EL1_PMUVER_IMPL 15
256 1.13 skrll #define ID_AA64DFR0_EL1_TRACEVER __BITS(4,7)
257 1.13 skrll #define ID_AA64DFR0_EL1_TRACEVER_NONE 0
258 1.13 skrll #define ID_AA64DFR0_EL1_TRACEVER_IMPL 1
259 1.13 skrll #define ID_AA64DFR0_EL1_DEBUGVER __BITS(0,3)
260 1.13 skrll #define ID_AA64DFR0_EL1_DEBUGVER_V8A 6
261 1.9 ryo
262 1.9 ryo AARCH64REG_READ_INLINE(id_aa64dfr1_el1)
263 1.9 ryo
264 1.9 ryo AARCH64REG_READ_INLINE(id_aa64isar0_el1)
265 1.9 ryo
266 1.41 riastrad #define ID_AA64ISAR0_EL1_RNDR __BITS(63,60)
267 1.37 ryo #define ID_AA64ISAR0_EL1_RNDR_NONE 0
268 1.37 ryo #define ID_AA64ISAR0_EL1_RNDR_RNDRRS 1
269 1.37 ryo #define ID_AA64ISAR0_EL1_TLB __BITS(59,56)
270 1.37 ryo #define ID_AA64ISAR0_EL1_TLB_NONE 0
271 1.37 ryo #define ID_AA64ISAR0_EL1_TLB_OS 1
272 1.37 ryo #define ID_AA64ISAR0_EL1_TLB_OS_TLB 2
273 1.37 ryo #define ID_AA64ISAR0_EL1_TS __BITS(55,52)
274 1.37 ryo #define ID_AA64ISAR0_EL1_TS_NONE 0
275 1.37 ryo #define ID_AA64ISAR0_EL1_TS_CFINV 1
276 1.37 ryo #define ID_AA64ISAR0_EL1_TS_AXFLAG 2
277 1.37 ryo #define ID_AA64ISAR0_EL1_FHM __BITS(51,48)
278 1.37 ryo #define ID_AA64ISAR0_EL1_FHM_NONE 0
279 1.37 ryo #define ID_AA64ISAR0_EL1_FHM_FMLAL 1
280 1.37 ryo #define ID_AA64ISAR0_EL1_DP __BITS(47,44)
281 1.37 ryo #define ID_AA64ISAR0_EL1_DP_NONE 0
282 1.37 ryo #define ID_AA64ISAR0_EL1_DP_UDOT 1
283 1.37 ryo #define ID_AA64ISAR0_EL1_SM4 __BITS(43,40)
284 1.37 ryo #define ID_AA64ISAR0_EL1_SM4_NONE 0
285 1.37 ryo #define ID_AA64ISAR0_EL1_SM4_SM4 1
286 1.37 ryo #define ID_AA64ISAR0_EL1_SM3 __BITS(39,36)
287 1.37 ryo #define ID_AA64ISAR0_EL1_SM3_NONE 0
288 1.37 ryo #define ID_AA64ISAR0_EL1_SM3_SM3 1
289 1.37 ryo #define ID_AA64ISAR0_EL1_SHA3 __BITS(35,32)
290 1.37 ryo #define ID_AA64ISAR0_EL1_SHA3_NONE 0
291 1.37 ryo #define ID_AA64ISAR0_EL1_SHA3_EOR3 1
292 1.37 ryo #define ID_AA64ISAR0_EL1_RDM __BITS(31,28)
293 1.37 ryo #define ID_AA64ISAR0_EL1_RDM_NONE 0
294 1.37 ryo #define ID_AA64ISAR0_EL1_RDM_SQRDML 1
295 1.37 ryo #define ID_AA64ISAR0_EL1_ATOMIC __BITS(23,20)
296 1.37 ryo #define ID_AA64ISAR0_EL1_ATOMIC_NONE 0
297 1.60 ryo #define ID_AA64ISAR0_EL1_ATOMIC_SWP 2
298 1.13 skrll #define ID_AA64ISAR0_EL1_CRC32 __BITS(19,16)
299 1.13 skrll #define ID_AA64ISAR0_EL1_CRC32_NONE 0
300 1.13 skrll #define ID_AA64ISAR0_EL1_CRC32_CRC32X 1
301 1.13 skrll #define ID_AA64ISAR0_EL1_SHA2 __BITS(15,12)
302 1.12 christos #define ID_AA64ISAR0_EL1_SHA2_NONE 0
303 1.12 christos #define ID_AA64ISAR0_EL1_SHA2_SHA256HSU 1
304 1.37 ryo #define ID_AA64ISAR0_EL1_SHA2_SHA512HSU 2
305 1.13 skrll #define ID_AA64ISAR0_EL1_SHA1 __BITS(11,8)
306 1.12 christos #define ID_AA64ISAR0_EL1_SHA1_NONE 0
307 1.12 christos #define ID_AA64ISAR0_EL1_SHA1_SHA1CPMHSU 1
308 1.13 skrll #define ID_AA64ISAR0_EL1_AES __BITS(7,4)
309 1.12 christos #define ID_AA64ISAR0_EL1_AES_NONE 0
310 1.12 christos #define ID_AA64ISAR0_EL1_AES_AES 1
311 1.12 christos #define ID_AA64ISAR0_EL1_AES_PMUL 2
312 1.9 ryo
313 1.9 ryo AARCH64REG_READ_INLINE(id_aa64isar1_el1)
314 1.31 maxv
315 1.54 ryo #define ID_AA64ISAR1_EL1_I8MM __BITS(55,52)
316 1.54 ryo #define ID_AA64ISAR1_EL1_I8MM_NONE 0
317 1.54 ryo #define ID_AA64ISAR1_EL1_I8MM_SUPPORTED 1
318 1.54 ryo #define ID_AA64ISAR1_EL1_DGH __BITS(51,48)
319 1.54 ryo #define ID_AA64ISAR1_EL1_DGH_NONE 0
320 1.54 ryo #define ID_AA64ISAR1_EL1_DGH_SUPPORTED 1
321 1.54 ryo #define ID_AA64ISAR1_EL1_BF16 __BITS(47,44)
322 1.54 ryo #define ID_AA64ISAR1_EL1_BF16_NONE 0
323 1.54 ryo #define ID_AA64ISAR1_EL1_BF16_BFDOT 1
324 1.31 maxv #define ID_AA64ISAR1_EL1_SPECRES __BITS(43,40)
325 1.31 maxv #define ID_AA64ISAR1_EL1_SPECRES_NONE 0
326 1.31 maxv #define ID_AA64ISAR1_EL1_SPECRES_SUPPORTED 1
327 1.31 maxv #define ID_AA64ISAR1_EL1_SB __BITS(39,36)
328 1.31 maxv #define ID_AA64ISAR1_EL1_SB_NONE 0
329 1.31 maxv #define ID_AA64ISAR1_EL1_SB_SUPPORTED 1
330 1.31 maxv #define ID_AA64ISAR1_EL1_FRINTTS __BITS(35,32)
331 1.31 maxv #define ID_AA64ISAR1_EL1_FRINTTS_NONE 0
332 1.31 maxv #define ID_AA64ISAR1_EL1_FRINTTS_SUPPORTED 1
333 1.31 maxv #define ID_AA64ISAR1_EL1_GPI __BITS(31,28)
334 1.31 maxv #define ID_AA64ISAR1_EL1_GPI_NONE 0
335 1.31 maxv #define ID_AA64ISAR1_EL1_GPI_SUPPORTED 1
336 1.31 maxv #define ID_AA64ISAR1_EL1_GPA __BITS(27,24)
337 1.31 maxv #define ID_AA64ISAR1_EL1_GPA_NONE 0
338 1.31 maxv #define ID_AA64ISAR1_EL1_GPA_QARMA 1
339 1.31 maxv #define ID_AA64ISAR1_EL1_LRCPC __BITS(23,20)
340 1.31 maxv #define ID_AA64ISAR1_EL1_LRCPC_NONE 0
341 1.31 maxv #define ID_AA64ISAR1_EL1_LRCPC_PR 1
342 1.31 maxv #define ID_AA64ISAR1_EL1_LRCPC_PR_UR 2
343 1.31 maxv #define ID_AA64ISAR1_EL1_FCMA __BITS(19,16)
344 1.31 maxv #define ID_AA64ISAR1_EL1_FCMA_NONE 0
345 1.31 maxv #define ID_AA64ISAR1_EL1_FCMA_SUPPORTED 1
346 1.31 maxv #define ID_AA64ISAR1_EL1_JSCVT __BITS(15,12)
347 1.31 maxv #define ID_AA64ISAR1_EL1_JSCVT_NONE 0
348 1.31 maxv #define ID_AA64ISAR1_EL1_JSCVT_SUPPORTED 1
349 1.31 maxv #define ID_AA64ISAR1_EL1_API __BITS(11,8)
350 1.31 maxv #define ID_AA64ISAR1_EL1_API_NONE 0
351 1.31 maxv #define ID_AA64ISAR1_EL1_API_SUPPORTED 1
352 1.31 maxv #define ID_AA64ISAR1_EL1_API_ENHANCED 2
353 1.31 maxv #define ID_AA64ISAR1_EL1_APA __BITS(7,4)
354 1.31 maxv #define ID_AA64ISAR1_EL1_APA_NONE 0
355 1.31 maxv #define ID_AA64ISAR1_EL1_APA_QARMA 1
356 1.31 maxv #define ID_AA64ISAR1_EL1_APA_QARMA_ENH 2
357 1.31 maxv #define ID_AA64ISAR1_EL1_DPB __BITS(3,0)
358 1.31 maxv #define ID_AA64ISAR1_EL1_DPB_NONE 0
359 1.31 maxv #define ID_AA64ISAR1_EL1_DPB_CVAP 1
360 1.31 maxv #define ID_AA64ISAR1_EL1_DPB_CVAP_CVADP 2
361 1.31 maxv
362 1.9 ryo AARCH64REG_READ_INLINE(id_aa64mmfr0_el1)
363 1.9 ryo
364 1.37 ryo #define ID_AA64MMFR0_EL1_EXS __BITS(43,40)
365 1.13 skrll #define ID_AA64MMFR0_EL1_TGRAN4 __BITS(31,28)
366 1.13 skrll #define ID_AA64MMFR0_EL1_TGRAN4_4KB 0
367 1.13 skrll #define ID_AA64MMFR0_EL1_TGRAN4_NONE 15
368 1.13 skrll #define ID_AA64MMFR0_EL1_TGRAN64 __BITS(24,27)
369 1.13 skrll #define ID_AA64MMFR0_EL1_TGRAN64_64KB 0
370 1.13 skrll #define ID_AA64MMFR0_EL1_TGRAN64_NONE 15
371 1.13 skrll #define ID_AA64MMFR0_EL1_TGRAN16 __BITS(20,23)
372 1.13 skrll #define ID_AA64MMFR0_EL1_TGRAN16_NONE 0
373 1.13 skrll #define ID_AA64MMFR0_EL1_TGRAN16_16KB 1
374 1.13 skrll #define ID_AA64MMFR0_EL1_BIGENDEL0 __BITS(16,19)
375 1.12 christos #define ID_AA64MMFR0_EL1_BIGENDEL0_NONE 0
376 1.13 skrll #define ID_AA64MMFR0_EL1_BIGENDEL0_MIX 1
377 1.13 skrll #define ID_AA64MMFR0_EL1_SNSMEM __BITS(12,15)
378 1.13 skrll #define ID_AA64MMFR0_EL1_SNSMEM_NONE 0
379 1.13 skrll #define ID_AA64MMFR0_EL1_SNSMEM_SNSMEM 1
380 1.13 skrll #define ID_AA64MMFR0_EL1_BIGEND __BITS(8,11)
381 1.13 skrll #define ID_AA64MMFR0_EL1_BIGEND_NONE 0
382 1.13 skrll #define ID_AA64MMFR0_EL1_BIGEND_MIX 1
383 1.13 skrll #define ID_AA64MMFR0_EL1_ASIDBITS __BITS(4,7)
384 1.13 skrll #define ID_AA64MMFR0_EL1_ASIDBITS_8BIT 0
385 1.12 christos #define ID_AA64MMFR0_EL1_ASIDBITS_16BIT 2
386 1.13 skrll #define ID_AA64MMFR0_EL1_PARANGE __BITS(0,3)
387 1.13 skrll #define ID_AA64MMFR0_EL1_PARANGE_4G 0
388 1.13 skrll #define ID_AA64MMFR0_EL1_PARANGE_64G 1
389 1.13 skrll #define ID_AA64MMFR0_EL1_PARANGE_1T 2
390 1.13 skrll #define ID_AA64MMFR0_EL1_PARANGE_4T 3
391 1.13 skrll #define ID_AA64MMFR0_EL1_PARANGE_16T 4
392 1.13 skrll #define ID_AA64MMFR0_EL1_PARANGE_256T 5
393 1.37 ryo #define ID_AA64MMFR0_EL1_PARANGE_4P 6
394 1.9 ryo
395 1.9 ryo AARCH64REG_READ_INLINE(id_aa64mmfr1_el1)
396 1.31 maxv
397 1.31 maxv #define ID_AA64MMFR1_EL1_XNX __BITS(31,28)
398 1.31 maxv #define ID_AA64MMFR1_EL1_XNX_NONE 0
399 1.31 maxv #define ID_AA64MMFR1_EL1_XNX_SUPPORTED 1
400 1.31 maxv #define ID_AA64MMFR1_EL1_SPECSEI __BITS(27,24)
401 1.31 maxv #define ID_AA64MMFR1_EL1_SPECSEI_NONE 0
402 1.31 maxv #define ID_AA64MMFR1_EL1_SPECSEI_EXTINT 1
403 1.31 maxv #define ID_AA64MMFR1_EL1_PAN __BITS(23,20)
404 1.31 maxv #define ID_AA64MMFR1_EL1_PAN_NONE 0
405 1.31 maxv #define ID_AA64MMFR1_EL1_PAN_SUPPORTED 1
406 1.31 maxv #define ID_AA64MMFR1_EL1_PAN_S1E1 2
407 1.31 maxv #define ID_AA64MMFR1_EL1_LO __BITS(19,16)
408 1.31 maxv #define ID_AA64MMFR1_EL1_LO_NONE 0
409 1.31 maxv #define ID_AA64MMFR1_EL1_LO_SUPPORTED 1
410 1.31 maxv #define ID_AA64MMFR1_EL1_HPDS __BITS(15,12)
411 1.31 maxv #define ID_AA64MMFR1_EL1_HPDS_NONE 0
412 1.31 maxv #define ID_AA64MMFR1_EL1_HPDS_SUPPORTED 1
413 1.31 maxv #define ID_AA64MMFR1_EL1_HPDS_EXTRA_PTD 2
414 1.31 maxv #define ID_AA64MMFR1_EL1_VH __BITS(11,8)
415 1.31 maxv #define ID_AA64MMFR1_EL1_VH_NONE 0
416 1.31 maxv #define ID_AA64MMFR1_EL1_VH_SUPPORTED 1
417 1.31 maxv #define ID_AA64MMFR1_EL1_VMIDBITS __BITS(7,4)
418 1.31 maxv #define ID_AA64MMFR1_EL1_VMIDBITS_8BIT 0
419 1.31 maxv #define ID_AA64MMFR1_EL1_VMIDBITS_16BIT 2
420 1.31 maxv #define ID_AA64MMFR1_EL1_HAFDBS __BITS(3,0)
421 1.31 maxv #define ID_AA64MMFR1_EL1_HAFDBS_NONE 0
422 1.31 maxv #define ID_AA64MMFR1_EL1_HAFDBS_A 1
423 1.31 maxv #define ID_AA64MMFR1_EL1_HAFDBS_AD 2
424 1.31 maxv
425 1.33 maxv AARCH64REG_READ_INLINE3(id_aa64mmfr2_el1, id_aa64mmfr2_el1,
426 1.42 ryo ATTR_ARCH("armv8.2-a"))
427 1.31 maxv
428 1.31 maxv #define ID_AA64MMFR2_EL1_E0PD __BITS(63,60)
429 1.31 maxv #define ID_AA64MMFR2_EL1_E0PD_NONE 0
430 1.31 maxv #define ID_AA64MMFR2_EL1_E0PD_SUPPORTED 1
431 1.31 maxv #define ID_AA64MMFR2_EL1_EVT __BITS(59,56)
432 1.31 maxv #define ID_AA64MMFR2_EL1_EVT_NONE 0
433 1.31 maxv #define ID_AA64MMFR2_EL1_EVT_TO_TI 1
434 1.31 maxv #define ID_AA64MMFR2_EL1_EVT_TO_TI_TTL 2
435 1.31 maxv #define ID_AA64MMFR2_EL1_BBM __BITS(55,52)
436 1.31 maxv #define ID_AA64MMFR2_EL1_BBM_L0 0
437 1.31 maxv #define ID_AA64MMFR2_EL1_BBM_L1 1
438 1.31 maxv #define ID_AA64MMFR2_EL1_BBM_L2 2
439 1.31 maxv #define ID_AA64MMFR2_EL1_TTL __BITS(51,48)
440 1.31 maxv #define ID_AA64MMFR2_EL1_TTL_NONE 0
441 1.31 maxv #define ID_AA64MMFR2_EL1_TTL_SUPPORTED 1
442 1.31 maxv #define ID_AA64MMFR2_EL1_FWB __BITS(43,40)
443 1.31 maxv #define ID_AA64MMFR2_EL1_FWB_NONE 0
444 1.31 maxv #define ID_AA64MMFR2_EL1_FWB_SUPPORTED 1
445 1.31 maxv #define ID_AA64MMFR2_EL1_IDS __BITS(39,36)
446 1.31 maxv #define ID_AA64MMFR2_EL1_IDS_0X0 0
447 1.31 maxv #define ID_AA64MMFR2_EL1_IDS_0X18 1
448 1.31 maxv #define ID_AA64MMFR2_EL1_AT __BITS(35,32)
449 1.31 maxv #define ID_AA64MMFR2_EL1_AT_NONE 0
450 1.31 maxv #define ID_AA64MMFR2_EL1_AT_16BIT 1
451 1.31 maxv #define ID_AA64MMFR2_EL1_ST __BITS(31,28)
452 1.31 maxv #define ID_AA64MMFR2_EL1_ST_39 0
453 1.31 maxv #define ID_AA64MMFR2_EL1_ST_48 1
454 1.31 maxv #define ID_AA64MMFR2_EL1_NV __BITS(27,24)
455 1.31 maxv #define ID_AA64MMFR2_EL1_NV_NONE 0
456 1.31 maxv #define ID_AA64MMFR2_EL1_NV_HCR 1
457 1.31 maxv #define ID_AA64MMFR2_EL1_NV_HCR_VNCR 2
458 1.31 maxv #define ID_AA64MMFR2_EL1_CCIDX __BITS(23,20)
459 1.31 maxv #define ID_AA64MMFR2_EL1_CCIDX_32BIT 0
460 1.31 maxv #define ID_AA64MMFR2_EL1_CCIDX_64BIT 1
461 1.31 maxv #define ID_AA64MMFR2_EL1_VARANGE __BITS(19,16)
462 1.31 maxv #define ID_AA64MMFR2_EL1_VARANGE_48BIT 0
463 1.31 maxv #define ID_AA64MMFR2_EL1_VARANGE_52BIT 1
464 1.31 maxv #define ID_AA64MMFR2_EL1_IESB __BITS(15,12)
465 1.31 maxv #define ID_AA64MMFR2_EL1_IESB_NONE 0
466 1.31 maxv #define ID_AA64MMFR2_EL1_IESB_SUPPORTED 1
467 1.31 maxv #define ID_AA64MMFR2_EL1_LSM __BITS(11,8)
468 1.31 maxv #define ID_AA64MMFR2_EL1_LSM_NONE 0
469 1.31 maxv #define ID_AA64MMFR2_EL1_LSM_SUPPORTED 1
470 1.31 maxv #define ID_AA64MMFR2_EL1_UAO __BITS(7,4)
471 1.31 maxv #define ID_AA64MMFR2_EL1_UAO_NONE 0
472 1.31 maxv #define ID_AA64MMFR2_EL1_UAO_SUPPORTED 1
473 1.31 maxv #define ID_AA64MMFR2_EL1_CNP __BITS(3,0)
474 1.31 maxv #define ID_AA64MMFR2_EL1_CNP_NONE 0
475 1.31 maxv #define ID_AA64MMFR2_EL1_CNP_SUPPORTED 1
476 1.31 maxv
477 1.31 maxv AARCH64REG_READ_INLINE2(a72_cpuactlr_el1, s3_1_c15_c2_0)
478 1.9 ryo AARCH64REG_READ_INLINE(id_aa64pfr0_el1)
479 1.9 ryo AARCH64REG_READ_INLINE(id_aa64pfr1_el1)
480 1.31 maxv
481 1.31 maxv #define ID_AA64PFR1_EL1_RASFRAC __BITS(15,12)
482 1.31 maxv #define ID_AA64PFR1_EL1_RASFRAC_NORMAL 0
483 1.31 maxv #define ID_AA64PFR1_EL1_RASFRAC_EXTRA 1
484 1.31 maxv #define ID_AA64PFR1_EL1_MTE __BITS(11,8)
485 1.31 maxv #define ID_AA64PFR1_EL1_MTE_NONE 0
486 1.31 maxv #define ID_AA64PFR1_EL1_MTE_PARTIAL 1
487 1.31 maxv #define ID_AA64PFR1_EL1_MTE_SUPPORTED 2
488 1.31 maxv #define ID_AA64PFR1_EL1_SSBS __BITS(7,4)
489 1.31 maxv #define ID_AA64PFR1_EL1_SSBS_NONE 0
490 1.31 maxv #define ID_AA64PFR1_EL1_SSBS_SUPPORTED 1
491 1.31 maxv #define ID_AA64PFR1_EL1_SSBS_MSR_MRS 2
492 1.31 maxv #define ID_AA64PFR1_EL1_BT __BITS(3,0)
493 1.31 maxv #define ID_AA64PFR1_EL1_BT_NONE 0
494 1.31 maxv #define ID_AA64PFR1_EL1_BT_SUPPORTED 1
495 1.31 maxv
496 1.21 mrg AARCH64REG_READ_INLINE(id_aa64zfr0_el1)
497 1.9 ryo AARCH64REG_READ_INLINE(id_pfr1_el1)
498 1.1 matt AARCH64REG_READ_INLINE(isr_el1)
499 1.1 matt AARCH64REG_READ_INLINE(midr_el1)
500 1.1 matt AARCH64REG_READ_INLINE(mpidr_el1)
501 1.9 ryo
502 1.21 mrg #define MIDR_EL1_IMPL __BITS(31,24) // Implementor
503 1.21 mrg #define MIDR_EL1_VARIANT __BITS(23,20) // CPU Variant
504 1.21 mrg #define MIDR_EL1_ARCH __BITS(19,16) // Architecture
505 1.21 mrg #define MIDR_EL1_PARTNUM __BITS(15,4) // PartNum
506 1.21 mrg #define MIDR_EL1_REVISION __BITS(3,0) // Revision
507 1.21 mrg
508 1.13 skrll #define MPIDR_AFF3 __BITS(32,39)
509 1.13 skrll #define MPIDR_U __BIT(30) // 1 = Uni-Processor System
510 1.13 skrll #define MPIDR_MT __BIT(24) // 1 = SMT(AFF0 is logical)
511 1.13 skrll #define MPIDR_AFF2 __BITS(16,23)
512 1.13 skrll #define MPIDR_AFF1 __BITS(8,15)
513 1.13 skrll #define MPIDR_AFF0 __BITS(0,7)
514 1.9 ryo
515 1.1 matt AARCH64REG_READ_INLINE(mvfr0_el1)
516 1.9 ryo
517 1.14 skrll #define MVFR0_FPROUND __BITS(31,28)
518 1.14 skrll #define MVFR0_FPROUND_NEAREST 0
519 1.12 christos #define MVFR0_FPROUND_ALL 1
520 1.14 skrll #define MVFR0_FPSHVEC __BITS(27,24)
521 1.12 christos #define MVFR0_FPSHVEC_NONE 0
522 1.14 skrll #define MVFR0_FPSHVEC_SHVEC 1
523 1.14 skrll #define MVFR0_FPSQRT __BITS(23,20)
524 1.12 christos #define MVFR0_FPSQRT_NONE 0
525 1.12 christos #define MVFR0_FPSQRT_VSQRT 1
526 1.14 skrll #define MVFR0_FPDIVIDE __BITS(19,16)
527 1.14 skrll #define MVFR0_FPDIVIDE_NONE 0
528 1.14 skrll #define MVFR0_FPDIVIDE_VDIV 1
529 1.14 skrll #define MVFR0_FPTRAP __BITS(15,12)
530 1.12 christos #define MVFR0_FPTRAP_NONE 0
531 1.12 christos #define MVFR0_FPTRAP_TRAP 1
532 1.14 skrll #define MVFR0_FPDP __BITS(11,8)
533 1.12 christos #define MVFR0_FPDP_NONE 0
534 1.12 christos #define MVFR0_FPDP_VFPV2 1
535 1.12 christos #define MVFR0_FPDP_VFPV3 2
536 1.14 skrll #define MVFR0_FPSP __BITS(7,4)
537 1.12 christos #define MVFR0_FPSP_NONE 0
538 1.12 christos #define MVFR0_FPSP_VFPV2 1
539 1.12 christos #define MVFR0_FPSP_VFPV3 2
540 1.14 skrll #define MVFR0_SIMDREG __BITS(3,0)
541 1.12 christos #define MVFR0_SIMDREG_NONE 0
542 1.14 skrll #define MVFR0_SIMDREG_16x64 1
543 1.14 skrll #define MVFR0_SIMDREG_32x64 2
544 1.9 ryo
545 1.1 matt AARCH64REG_READ_INLINE(mvfr1_el1)
546 1.9 ryo
547 1.14 skrll #define MVFR1_SIMDFMAC __BITS(31,28)
548 1.14 skrll #define MVFR1_SIMDFMAC_NONE 0
549 1.14 skrll #define MVFR1_SIMDFMAC_FMAC 1
550 1.14 skrll #define MVFR1_FPHP __BITS(27,24)
551 1.12 christos #define MVFR1_FPHP_NONE 0
552 1.14 skrll #define MVFR1_FPHP_HALF_SINGLE 1
553 1.14 skrll #define MVFR1_FPHP_HALF_DOUBLE 2
554 1.20 riastrad #define MVFR1_FPHP_HALF_ARITH 3
555 1.14 skrll #define MVFR1_SIMDHP __BITS(23,20)
556 1.12 christos #define MVFR1_SIMDHP_NONE 0
557 1.12 christos #define MVFR1_SIMDHP_HALF 1
558 1.20 riastrad #define MVFR1_SIMDHP_HALF_ARITH 3
559 1.14 skrll #define MVFR1_SIMDSP __BITS(19,16)
560 1.12 christos #define MVFR1_SIMDSP_NONE 0
561 1.14 skrll #define MVFR1_SIMDSP_SINGLE 1
562 1.14 skrll #define MVFR1_SIMDINT __BITS(15,12)
563 1.12 christos #define MVFR1_SIMDINT_NONE 0
564 1.14 skrll #define MVFR1_SIMDINT_INTEGER 1
565 1.14 skrll #define MVFR1_SIMDLS __BITS(11,8)
566 1.12 christos #define MVFR1_SIMDLS_NONE 0
567 1.14 skrll #define MVFR1_SIMDLS_LOADSTORE 1
568 1.14 skrll #define MVFR1_FPDNAN __BITS(7,4)
569 1.12 christos #define MVFR1_FPDNAN_NONE 0
570 1.12 christos #define MVFR1_FPDNAN_NAN 1
571 1.14 skrll #define MVFR1_FPFTZ __BITS(3,0)
572 1.12 christos #define MVFR1_FPFTZ_NONE 0
573 1.14 skrll #define MVFR1_FPFTZ_DENORMAL 1
574 1.9 ryo
575 1.1 matt AARCH64REG_READ_INLINE(mvfr2_el1)
576 1.9 ryo
577 1.14 skrll #define MVFR2_FPMISC __BITS(7,4)
578 1.12 christos #define MVFR2_FPMISC_NONE 0
579 1.12 christos #define MVFR2_FPMISC_SEL 1
580 1.14 skrll #define MVFR2_FPMISC_DROUND 2
581 1.14 skrll #define MVFR2_FPMISC_ROUNDINT 3
582 1.14 skrll #define MVFR2_FPMISC_MAXMIN 4
583 1.14 skrll #define MVFR2_SIMDMISC __BITS(3,0)
584 1.14 skrll #define MVFR2_SIMDMISC_NONE 0
585 1.14 skrll #define MVFR2_SIMDMISC_DROUND 1
586 1.12 christos #define MVFR2_SIMDMISC_ROUNDINT 2
587 1.14 skrll #define MVFR2_SIMDMISC_MAXMIN 3
588 1.9 ryo
589 1.1 matt AARCH64REG_READ_INLINE(revidr_el1)
590 1.1 matt
591 1.1 matt /*
592 1.1 matt * These are read/write registers
593 1.1 matt */
594 1.42 ryo AARCH64REG_READ_INLINE3(APIAKeyLo_EL1, apiakeylo_el1, ATTR_ARCH("armv8.3-a"))
595 1.42 ryo AARCH64REG_WRITE_INLINE3(APIAKeyLo_EL1, apiakeylo_el1, ATTR_ARCH("armv8.3-a"))
596 1.42 ryo AARCH64REG_READ_INLINE3(APIAKeyHi_EL1, apiakeyhi_el1, ATTR_ARCH("armv8.3-a"))
597 1.42 ryo AARCH64REG_WRITE_INLINE3(APIAKeyHi_EL1, apiakeyhi_el1, ATTR_ARCH("armv8.3-a"))
598 1.42 ryo
599 1.45 ryo AARCH64REG_READ_INLINE3(APIBKeyLo_EL1, apibkeylo_el1, ATTR_ARCH("armv8.3-a"))
600 1.45 ryo AARCH64REG_WRITE_INLINE3(APIBKeyLo_EL1, apibkeylo_el1, ATTR_ARCH("armv8.3-a"))
601 1.45 ryo AARCH64REG_READ_INLINE3(APIBKeyHi_EL1, apibkeyhi_el1, ATTR_ARCH("armv8.3-a"))
602 1.45 ryo AARCH64REG_WRITE_INLINE3(APIBKeyHi_EL1, apibkeyhi_el1, ATTR_ARCH("armv8.3-a"))
603 1.45 ryo
604 1.45 ryo AARCH64REG_READ_INLINE3(APDAKeyLo_EL1, apdakeylo_el1, ATTR_ARCH("armv8.3-a"))
605 1.45 ryo AARCH64REG_WRITE_INLINE3(APDAKeyLo_EL1, apdakeylo_el1, ATTR_ARCH("armv8.3-a"))
606 1.45 ryo AARCH64REG_READ_INLINE3(APDAKeyHi_EL1, apdakeyhi_el1, ATTR_ARCH("armv8.3-a"))
607 1.45 ryo AARCH64REG_WRITE_INLINE3(APDAKeyHi_EL1, apdakeyhi_el1, ATTR_ARCH("armv8.3-a"))
608 1.45 ryo
609 1.45 ryo AARCH64REG_READ_INLINE3(APDBKeyLo_EL1, apdbkeylo_el1, ATTR_ARCH("armv8.3-a"))
610 1.45 ryo AARCH64REG_WRITE_INLINE3(APDBKeyLo_EL1, apdbkeylo_el1, ATTR_ARCH("armv8.3-a"))
611 1.45 ryo AARCH64REG_READ_INLINE3(APDBKeyHi_EL1, apdbkeyhi_el1, ATTR_ARCH("armv8.3-a"))
612 1.45 ryo AARCH64REG_WRITE_INLINE3(APDBKeyHi_EL1, apdbkeyhi_el1, ATTR_ARCH("armv8.3-a"))
613 1.45 ryo
614 1.45 ryo AARCH64REG_READ_INLINE3(APGAKeyLo_EL1, apgakeylo_el1, ATTR_ARCH("armv8.3-a"))
615 1.45 ryo AARCH64REG_WRITE_INLINE3(APGAKeyLo_EL1, apgakeylo_el1, ATTR_ARCH("armv8.3-a"))
616 1.45 ryo AARCH64REG_READ_INLINE3(APGAKeyHi_EL1, apgakeyhi_el1, ATTR_ARCH("armv8.3-a"))
617 1.45 ryo AARCH64REG_WRITE_INLINE3(APGAKeyHi_EL1, apgakeyhi_el1, ATTR_ARCH("armv8.3-a"))
618 1.45 ryo
619 1.52 maxv AARCH64REG_READ_INLINE3(pan, pan, ATTR_ARCH("armv8.1-a"))
620 1.52 maxv AARCH64REG_WRITE_INLINE3(pan, pan, ATTR_ARCH("armv8.1-a"))
621 1.52 maxv
622 1.64 andvar AARCH64REG_READ_INLINE(cpacr_el1) // Coprocessor Access Control Register
623 1.1 matt AARCH64REG_WRITE_INLINE(cpacr_el1)
624 1.1 matt
625 1.14 skrll #define CPACR_TTA __BIT(28) // System Register Access Traps
626 1.14 skrll #define CPACR_FPEN __BITS(21,20)
627 1.14 skrll #define CPACR_FPEN_NONE __SHIFTIN(0, CPACR_FPEN)
628 1.14 skrll #define CPACR_FPEN_EL1 __SHIFTIN(1, CPACR_FPEN)
629 1.14 skrll #define CPACR_FPEN_NONE_2 __SHIFTIN(2, CPACR_FPEN)
630 1.14 skrll #define CPACR_FPEN_ALL __SHIFTIN(3, CPACR_FPEN)
631 1.1 matt
632 1.9 ryo AARCH64REG_READ_INLINE(csselr_el1) // Cache Size Selection Register
633 1.9 ryo AARCH64REG_WRITE_INLINE(csselr_el1)
634 1.9 ryo
635 1.14 skrll #define CSSELR_LEVEL __BITS(3,1) // Cache level of required cache
636 1.14 skrll #define CSSELR_IND __BIT(0) // Instruction not Data bit
637 1.9 ryo
638 1.9 ryo AARCH64REG_READ_INLINE(daif) // Debug Async Irq Fiq mask register
639 1.9 ryo AARCH64REG_WRITE_INLINE(daif)
640 1.9 ryo AARCH64REG_WRITEIMM_INLINE(daifclr)
641 1.9 ryo AARCH64REG_WRITEIMM_INLINE(daifset)
642 1.9 ryo
643 1.14 skrll #define DAIF_D __BIT(9) // Debug Exception Mask
644 1.14 skrll #define DAIF_A __BIT(8) // SError Abort Mask
645 1.14 skrll #define DAIF_I __BIT(7) // IRQ Mask
646 1.14 skrll #define DAIF_F __BIT(6) // FIQ Mask
647 1.14 skrll #define DAIF_SETCLR_SHIFT 6 // for daifset/daifclr #imm shift
648 1.9 ryo
649 1.1 matt AARCH64REG_READ_INLINE(elr_el1) // Exception Link Register
650 1.1 matt AARCH64REG_WRITE_INLINE(elr_el1)
651 1.1 matt
652 1.1 matt AARCH64REG_READ_INLINE(esr_el1) // Exception Symdrone Register
653 1.1 matt AARCH64REG_WRITE_INLINE(esr_el1)
654 1.1 matt
655 1.14 skrll #define ESR_EC __BITS(31,26) // Exception Cause
656 1.14 skrll #define ESR_EC_UNKNOWN 0x00 // AXX: Unknown Reason
657 1.14 skrll #define ESR_EC_WFX 0x01 // AXX: WFI or WFE instruction execution
658 1.14 skrll #define ESR_EC_CP15_RT 0x03 // A32: MCR/MRC access to CP15 !EC=0
659 1.14 skrll #define ESR_EC_CP15_RRT 0x04 // A32: MCRR/MRRC access to CP15 !EC=0
660 1.14 skrll #define ESR_EC_CP14_RT 0x05 // A32: MCR/MRC access to CP14
661 1.14 skrll #define ESR_EC_CP14_DT 0x06 // A32: LDC/STC access to CP14
662 1.14 skrll #define ESR_EC_FP_ACCESS 0x07 // AXX: Access to SIMD/FP Registers
663 1.14 skrll #define ESR_EC_FPID 0x08 // A32: MCR/MRC access to CP10 !EC=7
664 1.14 skrll #define ESR_EC_CP14_RRT 0x0c // A32: MRRC access to CP14
665 1.35 maxv #define ESR_EC_BTE_A64 0x0d // A64: Branch Target Exception (V8.5)
666 1.14 skrll #define ESR_EC_ILL_STATE 0x0e // AXX: Illegal Execution State
667 1.14 skrll #define ESR_EC_SVC_A32 0x11 // A32: SVC Instruction Execution
668 1.14 skrll #define ESR_EC_HVC_A32 0x12 // A32: HVC Instruction Execution
669 1.14 skrll #define ESR_EC_SMC_A32 0x13 // A32: SMC Instruction Execution
670 1.14 skrll #define ESR_EC_SVC_A64 0x15 // A64: SVC Instruction Execution
671 1.14 skrll #define ESR_EC_HVC_A64 0x16 // A64: HVC Instruction Execution
672 1.14 skrll #define ESR_EC_SMC_A64 0x17 // A64: SMC Instruction Execution
673 1.14 skrll #define ESR_EC_SYS_REG 0x18 // A64: MSR/MRS/SYS instruction (!EC0/1/7)
674 1.14 skrll #define ESR_EC_INSN_ABT_EL0 0x20 // AXX: Instruction Abort (EL0)
675 1.14 skrll #define ESR_EC_INSN_ABT_EL1 0x21 // AXX: Instruction Abort (EL1)
676 1.14 skrll #define ESR_EC_PC_ALIGNMENT 0x22 // AXX: Misaligned PC
677 1.14 skrll #define ESR_EC_DATA_ABT_EL0 0x24 // AXX: Data Abort (EL0)
678 1.14 skrll #define ESR_EC_DATA_ABT_EL1 0x25 // AXX: Data Abort (EL1)
679 1.14 skrll #define ESR_EC_SP_ALIGNMENT 0x26 // AXX: Misaligned SP
680 1.14 skrll #define ESR_EC_FP_TRAP_A32 0x28 // A32: FP Exception
681 1.14 skrll #define ESR_EC_FP_TRAP_A64 0x2c // A64: FP Exception
682 1.14 skrll #define ESR_EC_SERROR 0x2f // AXX: SError Interrupt
683 1.14 skrll #define ESR_EC_BRKPNT_EL0 0x30 // AXX: Breakpoint Exception (EL0)
684 1.14 skrll #define ESR_EC_BRKPNT_EL1 0x31 // AXX: Breakpoint Exception (EL1)
685 1.14 skrll #define ESR_EC_SW_STEP_EL0 0x32 // AXX: Software Step (EL0)
686 1.14 skrll #define ESR_EC_SW_STEP_EL1 0x33 // AXX: Software Step (EL1)
687 1.14 skrll #define ESR_EC_WTCHPNT_EL0 0x34 // AXX: Watchpoint (EL0)
688 1.14 skrll #define ESR_EC_WTCHPNT_EL1 0x35 // AXX: Watchpoint (EL1)
689 1.14 skrll #define ESR_EC_BKPT_INSN_A32 0x38 // A32: BKPT Instruction Execution
690 1.14 skrll #define ESR_EC_VECTOR_CATCH 0x3a // A32: Vector Catch Exception
691 1.14 skrll #define ESR_EC_BKPT_INSN_A64 0x3c // A64: BKPT Instruction Execution
692 1.14 skrll #define ESR_IL __BIT(25) // Instruction Length (1=32-bit)
693 1.14 skrll #define ESR_ISS __BITS(24,0) // Instruction Specific Syndrome
694 1.12 christos #define ESR_ISS_CV __BIT(24) // common
695 1.12 christos #define ESR_ISS_COND __BITS(23,20) // common
696 1.12 christos #define ESR_ISS_WFX_TRAP_INSN __BIT(0) // for ESR_EC_WFX
697 1.12 christos #define ESR_ISS_MRC_OPC2 __BITS(19,17) // for ESR_EC_CP15_RT
698 1.12 christos #define ESR_ISS_MRC_OPC1 __BITS(16,14) // for ESR_EC_CP15_RT
699 1.12 christos #define ESR_ISS_MRC_CRN __BITS(13,10) // for ESR_EC_CP15_RT
700 1.12 christos #define ESR_ISS_MRC_RT __BITS(9,5) // for ESR_EC_CP15_RT
701 1.12 christos #define ESR_ISS_MRC_CRM __BITS(4,1) // for ESR_EC_CP15_RT
702 1.12 christos #define ESR_ISS_MRC_DIRECTION __BIT(0) // for ESR_EC_CP15_RT
703 1.12 christos #define ESR_ISS_MCRR_OPC1 __BITS(19,16) // for ESR_EC_CP15_RRT
704 1.12 christos #define ESR_ISS_MCRR_RT2 __BITS(14,10) // for ESR_EC_CP15_RRT
705 1.12 christos #define ESR_ISS_MCRR_RT __BITS(9,5) // for ESR_EC_CP15_RRT
706 1.12 christos #define ESR_ISS_MCRR_CRM __BITS(4,1) // for ESR_EC_CP15_RRT
707 1.12 christos #define ESR_ISS_MCRR_DIRECTION __BIT(0) // for ESR_EC_CP15_RRT
708 1.12 christos #define ESR_ISS_HVC_IMM16 __BITS(15,0) // for ESR_EC_{SVC,HVC}
709 1.12 christos // ...
710 1.12 christos #define ESR_ISS_INSNABORT_EA __BIT(9) // for ESC_RC_INSN_ABT_EL[01]
711 1.12 christos #define ESR_ISS_INSNABORT_S1PTW __BIT(7) // for ESC_RC_INSN_ABT_EL[01]
712 1.12 christos #define ESR_ISS_INSNABORT_IFSC __BITS(0,5) // for ESC_RC_INSN_ABT_EL[01]
713 1.12 christos #define ESR_ISS_DATAABORT_ISV __BIT(24) // for ESC_RC_DATA_ABT_EL[01]
714 1.12 christos #define ESR_ISS_DATAABORT_SAS __BITS(23,22) // for ESC_RC_DATA_ABT_EL[01]
715 1.12 christos #define ESR_ISS_DATAABORT_SSE __BIT(21) // for ESC_RC_DATA_ABT_EL[01]
716 1.12 christos #define ESR_ISS_DATAABORT_SRT __BITS(19,16) // for ESC_RC_DATA_ABT_EL[01]
717 1.12 christos #define ESR_ISS_DATAABORT_SF __BIT(15) // for ESC_RC_DATA_ABT_EL[01]
718 1.12 christos #define ESR_ISS_DATAABORT_AR __BIT(14) // for ESC_RC_DATA_ABT_EL[01]
719 1.12 christos #define ESR_ISS_DATAABORT_EA __BIT(9) // for ESC_RC_DATA_ABT_EL[01]
720 1.12 christos #define ESR_ISS_DATAABORT_CM __BIT(8) // for ESC_RC_DATA_ABT_EL[01]
721 1.12 christos #define ESR_ISS_DATAABORT_S1PTW __BIT(7) // for ESC_RC_DATA_ABT_EL[01]
722 1.12 christos #define ESR_ISS_DATAABORT_WnR __BIT(6) // for ESC_RC_DATA_ABT_EL[01]
723 1.12 christos #define ESR_ISS_DATAABORT_DFSC __BITS(0,5) // for ESC_RC_DATA_ABT_EL[01]
724 1.12 christos
725 1.14 skrll #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_0 0x00
726 1.14 skrll #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_1 0x01
727 1.14 skrll #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_2 0x02
728 1.14 skrll #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_3 0x03
729 1.14 skrll #define ESR_ISS_FSC_TRANSLATION_FAULT_0 0x04
730 1.14 skrll #define ESR_ISS_FSC_TRANSLATION_FAULT_1 0x05
731 1.14 skrll #define ESR_ISS_FSC_TRANSLATION_FAULT_2 0x06
732 1.14 skrll #define ESR_ISS_FSC_TRANSLATION_FAULT_3 0x07
733 1.14 skrll #define ESR_ISS_FSC_ACCESS_FAULT_0 0x08
734 1.14 skrll #define ESR_ISS_FSC_ACCESS_FAULT_1 0x09
735 1.14 skrll #define ESR_ISS_FSC_ACCESS_FAULT_2 0x0a
736 1.14 skrll #define ESR_ISS_FSC_ACCESS_FAULT_3 0x0b
737 1.14 skrll #define ESR_ISS_FSC_PERM_FAULT_0 0x0c
738 1.14 skrll #define ESR_ISS_FSC_PERM_FAULT_1 0x0d
739 1.14 skrll #define ESR_ISS_FSC_PERM_FAULT_2 0x0e
740 1.14 skrll #define ESR_ISS_FSC_PERM_FAULT_3 0x0f
741 1.14 skrll #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT 0x10
742 1.14 skrll #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_0 0x14
743 1.14 skrll #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_1 0x15
744 1.14 skrll #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_2 0x16
745 1.14 skrll #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_3 0x17
746 1.14 skrll #define ESR_ISS_FSC_SYNC_PARITY_ERROR 0x18
747 1.14 skrll #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_0 0x1c
748 1.14 skrll #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_1 0x1d
749 1.14 skrll #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_2 0x1e
750 1.14 skrll #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_3 0x1f
751 1.14 skrll #define ESR_ISS_FSC_ALIGNMENT_FAULT 0x21
752 1.14 skrll #define ESR_ISS_FSC_TLB_CONFLICT_FAULT 0x30
753 1.14 skrll #define ESR_ISS_FSC_LOCKDOWN_ABORT 0x34
754 1.14 skrll #define ESR_ISS_FSC_UNSUPPORTED_EXCLUSIVE 0x35
755 1.14 skrll #define ESR_ISS_FSC_FIRST_LEVEL_DOMAIN_FAULT 0x3d
756 1.14 skrll #define ESR_ISS_FSC_SECOND_LEVEL_DOMAIN_FAULT 0x3e
757 1.1 matt
758 1.1 matt
759 1.1 matt AARCH64REG_READ_INLINE(far_el1) // Fault Address Register
760 1.1 matt AARCH64REG_WRITE_INLINE(far_el1)
761 1.1 matt
762 1.9 ryo AARCH64REG_READ_INLINE2(l2ctlr_el1, s3_1_c11_c0_2) // Cortex-A53,57,72,73
763 1.9 ryo AARCH64REG_WRITE_INLINE2(l2ctlr_el1, s3_1_c11_c0_2) // Cortex-A53,57,72,73
764 1.9 ryo
765 1.12 christos #define L2CTLR_NUMOFCORE __BITS(25,24) // Number of cores
766 1.12 christos #define L2CTLR_CPUCACHEPROT __BIT(22) // CPU Cache Protection
767 1.12 christos #define L2CTLR_SCUL2CACHEPROT __BIT(21) // SCU-L2 Cache Protection
768 1.12 christos #define L2CTLR_L2_INPUT_LATENCY __BIT(5) // L2 Data RAM input latency
769 1.12 christos #define L2CTLR_L2_OUTPUT_LATENCY __BIT(0) // L2 Data RAM output latency
770 1.9 ryo
771 1.9 ryo AARCH64REG_READ_INLINE(mair_el1) // Memory Attribute Indirection Register
772 1.1 matt AARCH64REG_WRITE_INLINE(mair_el1)
773 1.1 matt
774 1.14 skrll #define MAIR_ATTR0 __BITS(7,0)
775 1.14 skrll #define MAIR_ATTR1 __BITS(15,8)
776 1.14 skrll #define MAIR_ATTR2 __BITS(23,16)
777 1.14 skrll #define MAIR_ATTR3 __BITS(31,24)
778 1.14 skrll #define MAIR_ATTR4 __BITS(39,32)
779 1.14 skrll #define MAIR_ATTR5 __BITS(47,40)
780 1.14 skrll #define MAIR_ATTR6 __BITS(55,48)
781 1.14 skrll #define MAIR_ATTR7 __BITS(63,56)
782 1.14 skrll #define MAIR_DEVICE_nGnRnE 0x00 // NoGathering,NoReordering,NoEarlyWriteAck.
783 1.29 jmcneill #define MAIR_DEVICE_nGnRE 0x04 // NoGathering,NoReordering,EarlyWriteAck.
784 1.14 skrll #define MAIR_NORMAL_NC 0x44
785 1.14 skrll #define MAIR_NORMAL_WT 0xbb
786 1.14 skrll #define MAIR_NORMAL_WB 0xff
787 1.9 ryo
788 1.1 matt AARCH64REG_READ_INLINE(par_el1) // Physical Address Register
789 1.1 matt AARCH64REG_WRITE_INLINE(par_el1)
790 1.1 matt
791 1.14 skrll #define PAR_ATTR __BITS(63,56) // F=0 memory attributes
792 1.36 ryo #define PAR_PA __BITS(51,12) // F=0 physical address
793 1.36 ryo #define PAR_PA_SHIFT 12
794 1.14 skrll #define PAR_NS __BIT(9) // F=0 non-secure
795 1.61 skrll #define PAR_SH __BITS(8,7) // F=0 shareability attribute
796 1.61 skrll #define PAR_SH_NONE 0
797 1.61 skrll #define PAR_SH_OUTER 2
798 1.61 skrll #define PAR_SH_INNER 3
799 1.61 skrll
800 1.14 skrll #define PAR_S __BIT(9) // F=1 failure stage
801 1.14 skrll #define PAR_PTW __BIT(8) // F=1 partial table walk
802 1.14 skrll #define PAR_FST __BITS(6,1) // F=1 fault status code
803 1.14 skrll #define PAR_F __BIT(0) // translation failed
804 1.1 matt
805 1.1 matt AARCH64REG_READ_INLINE(rmr_el1) // Reset Management Register
806 1.1 matt AARCH64REG_WRITE_INLINE(rmr_el1)
807 1.1 matt
808 1.1 matt AARCH64REG_READ_INLINE(rvbar_el1) // Reset Vector Base Address Register
809 1.1 matt AARCH64REG_WRITE_INLINE(rvbar_el1)
810 1.1 matt
811 1.24 ryo AARCH64REG_ATWRITE_INLINE(s1e0r); // Address Translate Stages 1
812 1.24 ryo AARCH64REG_ATWRITE_INLINE(s1e0w);
813 1.24 ryo AARCH64REG_ATWRITE_INLINE(s1e1r);
814 1.24 ryo AARCH64REG_ATWRITE_INLINE(s1e1w);
815 1.24 ryo
816 1.2 skrll AARCH64REG_READ_INLINE(sctlr_el1) // System Control Register
817 1.2 skrll AARCH64REG_WRITE_INLINE(sctlr_el1)
818 1.1 matt
819 1.14 skrll #define SCTLR_RES0 0xc8222400 // Reserved ARMv8.0, write 0
820 1.14 skrll #define SCTLR_RES1 0x30d00800 // Reserved ARMv8.0, write 1
821 1.14 skrll #define SCTLR_M __BIT(0)
822 1.14 skrll #define SCTLR_A __BIT(1)
823 1.14 skrll #define SCTLR_C __BIT(2)
824 1.14 skrll #define SCTLR_SA __BIT(3)
825 1.14 skrll #define SCTLR_SA0 __BIT(4)
826 1.14 skrll #define SCTLR_CP15BEN __BIT(5)
827 1.32 maxv #define SCTLR_nAA __BIT(6)
828 1.14 skrll #define SCTLR_ITD __BIT(7)
829 1.14 skrll #define SCTLR_SED __BIT(8)
830 1.14 skrll #define SCTLR_UMA __BIT(9)
831 1.34 maxv #define SCTLR_EnRCTX __BIT(10)
832 1.34 maxv #define SCTLR_EOS __BIT(11)
833 1.14 skrll #define SCTLR_I __BIT(12)
834 1.34 maxv #define SCTLR_EnDB __BIT(13)
835 1.14 skrll #define SCTLR_DZE __BIT(14)
836 1.14 skrll #define SCTLR_UCT __BIT(15)
837 1.14 skrll #define SCTLR_nTWI __BIT(16)
838 1.14 skrll #define SCTLR_nTWE __BIT(18)
839 1.14 skrll #define SCTLR_WXN __BIT(19)
840 1.34 maxv #define SCTLR_TSCXT __BIT(20)
841 1.14 skrll #define SCTLR_IESB __BIT(21)
842 1.34 maxv #define SCTLR_EIS __BIT(22)
843 1.14 skrll #define SCTLR_SPAN __BIT(23)
844 1.53 ryo #define SCTLR_E0E __BIT(24)
845 1.14 skrll #define SCTLR_EE __BIT(25)
846 1.14 skrll #define SCTLR_UCI __BIT(26)
847 1.34 maxv #define SCTLR_EnDA __BIT(27)
848 1.14 skrll #define SCTLR_nTLSMD __BIT(28)
849 1.14 skrll #define SCTLR_LSMAOE __BIT(29)
850 1.34 maxv #define SCTLR_EnIB __BIT(30)
851 1.34 maxv #define SCTLR_EnIA __BIT(31)
852 1.34 maxv #define SCTLR_BT0 __BIT(35)
853 1.34 maxv #define SCTLR_BT1 __BIT(36)
854 1.34 maxv #define SCTLR_ITFSB __BIT(37)
855 1.34 maxv #define SCTLR_TCF0 __BITS(39,38)
856 1.34 maxv #define SCTLR_TCF __BITS(41,40)
857 1.34 maxv #define SCTLR_ATA0 __BIT(42)
858 1.34 maxv #define SCTLR_ATA __BIT(43)
859 1.34 maxv #define SCTLR_DSSBS __BIT(44)
860 1.9 ryo
861 1.9 ryo // current EL stack pointer
862 1.12 christos static __inline uint64_t
863 1.9 ryo reg_sp_read(void)
864 1.9 ryo {
865 1.9 ryo uint64_t __rv;
866 1.9 ryo __asm __volatile ("mov %0, sp" : "=r"(__rv));
867 1.9 ryo return __rv;
868 1.9 ryo }
869 1.9 ryo
870 1.9 ryo AARCH64REG_READ_INLINE(sp_el0) // EL0 Stack Pointer
871 1.1 matt AARCH64REG_WRITE_INLINE(sp_el0)
872 1.1 matt
873 1.9 ryo AARCH64REG_READ_INLINE(spsel) // Stack Pointer Select
874 1.9 ryo AARCH64REG_WRITE_INLINE(spsel)
875 1.1 matt
876 1.14 skrll #define SPSEL_SP __BIT(0); // use SP_EL0 at all exception levels
877 1.1 matt
878 1.1 matt AARCH64REG_READ_INLINE(spsr_el1) // Saved Program Status Register
879 1.1 matt AARCH64REG_WRITE_INLINE(spsr_el1)
880 1.1 matt
881 1.14 skrll #define SPSR_NZCV __BITS(31,28) // mask of N Z C V
882 1.14 skrll #define SPSR_N __BIT(31) // Negative
883 1.14 skrll #define SPSR_Z __BIT(30) // Zero
884 1.14 skrll #define SPSR_C __BIT(29) // Carry
885 1.14 skrll #define SPSR_V __BIT(28) // oVerflow
886 1.14 skrll #define SPSR_A32_Q __BIT(27) // A32: Overflow
887 1.32 maxv #define SPSR_A32_IT1 __BIT(26) // A32: IT[1]
888 1.32 maxv #define SPSR_A32_IT0 __BIT(25) // A32: IT[0]
889 1.52 maxv #define SPSR_PAN __BIT(22) // Privileged Access Never
890 1.14 skrll #define SPSR_SS __BIT(21) // Software Step
891 1.22 ryo #define SPSR_SS_SHIFT 21
892 1.14 skrll #define SPSR_IL __BIT(20) // Instruction Length
893 1.14 skrll #define SPSR_GE __BITS(19,16) // A32: SIMD GE
894 1.14 skrll #define SPSR_IT7 __BIT(15) // A32: IT[7]
895 1.14 skrll #define SPSR_IT6 __BIT(14) // A32: IT[6]
896 1.14 skrll #define SPSR_IT5 __BIT(13) // A32: IT[5]
897 1.14 skrll #define SPSR_IT4 __BIT(12) // A32: IT[4]
898 1.14 skrll #define SPSR_IT3 __BIT(11) // A32: IT[3]
899 1.14 skrll #define SPSR_IT2 __BIT(10) // A32: IT[2]
900 1.44 ryo #define SPSR_A64_BTYPE __BITS(11,10) // A64: BTYPE
901 1.14 skrll #define SPSR_A64_D __BIT(9) // A64: Debug Exception Mask
902 1.14 skrll #define SPSR_A32_E __BIT(9) // A32: BE Endian Mode
903 1.14 skrll #define SPSR_A __BIT(8) // Async abort (SError) Mask
904 1.14 skrll #define SPSR_I __BIT(7) // IRQ Mask
905 1.14 skrll #define SPSR_F __BIT(6) // FIQ Mask
906 1.14 skrll #define SPSR_A32_T __BIT(5) // A32 Thumb Mode
907 1.19 ryo #define SPSR_A32 __BIT(4) // A32 Mode (a part of SPSR_M)
908 1.14 skrll #define SPSR_M __BITS(4,0) // Execution State
909 1.14 skrll #define SPSR_M_EL3H 0x0d
910 1.14 skrll #define SPSR_M_EL3T 0x0c
911 1.14 skrll #define SPSR_M_EL2H 0x09
912 1.14 skrll #define SPSR_M_EL2T 0x08
913 1.14 skrll #define SPSR_M_EL1H 0x05
914 1.14 skrll #define SPSR_M_EL1T 0x04
915 1.14 skrll #define SPSR_M_EL0T 0x00
916 1.14 skrll #define SPSR_M_SYS32 0x1f
917 1.14 skrll #define SPSR_M_UND32 0x1b
918 1.14 skrll #define SPSR_M_ABT32 0x17
919 1.14 skrll #define SPSR_M_SVC32 0x13
920 1.14 skrll #define SPSR_M_IRQ32 0x12
921 1.14 skrll #define SPSR_M_FIQ32 0x11
922 1.14 skrll #define SPSR_M_USR32 0x10
923 1.1 matt
924 1.1 matt AARCH64REG_READ_INLINE(tcr_el1) // Translation Control Register
925 1.1 matt AARCH64REG_WRITE_INLINE(tcr_el1)
926 1.1 matt
927 1.27 skrll
928 1.27 skrll /* TCR_EL1 - Translation Control Register */
929 1.47 ryo #define TCR_TCMA1 __BIT(58) /* ARMv8.5-MemTag control when ADDR[59:55] = 0b11111 */
930 1.47 ryo #define TCR_TCMA0 __BIT(57) /* ARMv8.5-MemTag control when ADDR[59:55] = 0b00000 */
931 1.47 ryo #define TCR_E0PD1 __BIT(56) /* ARMv8.5-E0PD Faulting control for EL0 by TTBR1 */
932 1.47 ryo #define TCR_E0PD0 __BIT(55) /* ARMv8.5-E0PD Faulting control for EL0 by TTBR0 */
933 1.47 ryo #define TCR_NFD1 __BIT(54) /* SVE Non-fault translation table walk disable (TTBR1) */
934 1.47 ryo #define TCR_NFD0 __BIT(53) /* SVE Non-fault translation table walk disable (TTBR0) */
935 1.47 ryo #define TCR_TBID1 __BIT(52) /* ARMv8.3-PAuth TBI for instruction addr (TTBR1) */
936 1.47 ryo #define TCR_TBID0 __BIT(51) /* ARMv8.3-PAuth TBI for instruction addr (TTBR0) */
937 1.47 ryo #define TCR_HWU162 __BIT(50) /* ARMv8.1-TTPBHA bit[62] of PTE (TTBR1) */
938 1.47 ryo #define TCR_HWU161 __BIT(49) /* ARMv8.1-TTPBHA bit[61] of PTE (TTBR1) */
939 1.47 ryo #define TCR_HWU160 __BIT(48) /* ARMv8.1-TTPBHA bit[60] of PTE (TTBR1) */
940 1.47 ryo #define TCR_HWU159 __BIT(47) /* ARMv8.1-TTPBHA bit[59] of PTE (TTBR1) */
941 1.47 ryo #define TCR_HWU062 __BIT(46) /* ARMv8.1-TTPBHA bit[62] of PTE (TTBR0) */
942 1.47 ryo #define TCR_HWU061 __BIT(45) /* ARMv8.1-TTPBHA bit[61] of PTE (TTBR0) */
943 1.47 ryo #define TCR_HWU060 __BIT(44) /* ARMv8.1-TTPBHA bit[60] of PTE (TTBR0) */
944 1.47 ryo #define TCR_HWU059 __BIT(43) /* ARMv8.1-TTPBHA bit[59] of PTE (TTBR0) */
945 1.47 ryo #define TCR_HPD1 __BIT(42) /* ARMv8.1-HPD Hierarchical Permission (TTBR1) */
946 1.47 ryo #define TCR_HPD0 __BIT(41) /* ARMv8.1-HPD Hierarchical Permission (TTBR0) */
947 1.47 ryo #define TCR_HD __BIT(40) /* ARMv8.1-TTHM Hardware Dirty flag */
948 1.47 ryo #define TCR_HA __BIT(39) /* ARMv8.1-TTHM Hardware Access flag */
949 1.27 skrll #define TCR_TBI1 __BIT(38) /* ignore Top Byte TTBR1_EL1 */
950 1.27 skrll #define TCR_TBI0 __BIT(37) /* ignore Top Byte TTBR0_EL1 */
951 1.27 skrll #define TCR_AS64K __BIT(36) /* Use 64K ASIDs */
952 1.27 skrll #define TCR_IPS __BITS(34,32) /* Intermediate PhysAdr Size */
953 1.27 skrll #define TCR_IPS_4PB __SHIFTIN(6,TCR_IPS) /* 52 bits ( 4 PB) */
954 1.27 skrll #define TCR_IPS_256TB __SHIFTIN(5,TCR_IPS) /* 48 bits (256 TB) */
955 1.27 skrll #define TCR_IPS_16TB __SHIFTIN(4,TCR_IPS) /* 44 bits (16 TB) */
956 1.27 skrll #define TCR_IPS_4TB __SHIFTIN(3,TCR_IPS) /* 42 bits ( 4 TB) */
957 1.27 skrll #define TCR_IPS_1TB __SHIFTIN(2,TCR_IPS) /* 40 bits ( 1 TB) */
958 1.27 skrll #define TCR_IPS_64GB __SHIFTIN(1,TCR_IPS) /* 36 bits (64 GB) */
959 1.27 skrll #define TCR_IPS_4GB __SHIFTIN(0,TCR_IPS) /* 32 bits (4 GB) */
960 1.27 skrll #define TCR_TG1 __BITS(31,30) /* TTBR1 Page Granule Size */
961 1.27 skrll #define TCR_TG1_16KB __SHIFTIN(1,TCR_TG1) /* 16KB page size */
962 1.27 skrll #define TCR_TG1_4KB __SHIFTIN(2,TCR_TG1) /* 4KB page size */
963 1.27 skrll #define TCR_TG1_64KB __SHIFTIN(3,TCR_TG1) /* 64KB page size */
964 1.27 skrll #define TCR_SH1 __BITS(29,28)
965 1.27 skrll #define TCR_SH1_NONE __SHIFTIN(0,TCR_SH1)
966 1.27 skrll #define TCR_SH1_OUTER __SHIFTIN(2,TCR_SH1)
967 1.27 skrll #define TCR_SH1_INNER __SHIFTIN(3,TCR_SH1)
968 1.27 skrll #define TCR_ORGN1 __BITS(27,26) /* TTBR1 Outer cacheability */
969 1.27 skrll #define TCR_ORGN1_NC __SHIFTIN(0,TCR_ORGN1) /* Non Cacheable */
970 1.27 skrll #define TCR_ORGN1_WB_WA __SHIFTIN(1,TCR_ORGN1) /* WriteBack WriteAllocate */
971 1.27 skrll #define TCR_ORGN1_WT __SHIFTIN(2,TCR_ORGN1) /* WriteThrough */
972 1.27 skrll #define TCR_ORGN1_WB __SHIFTIN(3,TCR_ORGN1) /* WriteBack */
973 1.27 skrll #define TCR_IRGN1 __BITS(25,24) /* TTBR1 Inner cacheability */
974 1.27 skrll #define TCR_IRGN1_NC __SHIFTIN(0,TCR_IRGN1) /* Non Cacheable */
975 1.27 skrll #define TCR_IRGN1_WB_WA __SHIFTIN(1,TCR_IRGN1) /* WriteBack WriteAllocate */
976 1.27 skrll #define TCR_IRGN1_WT __SHIFTIN(2,TCR_IRGN1) /* WriteThrough */
977 1.27 skrll #define TCR_IRGN1_WB __SHIFTIN(3,TCR_IRGN1) /* WriteBack */
978 1.27 skrll #define TCR_EPD1 __BIT(23) /* Walk Disable for TTBR1_EL1 */
979 1.27 skrll #define TCR_A1 __BIT(22) /* ASID is in TTBR1_EL1 */
980 1.27 skrll #define TCR_T1SZ __BITS(21,16) /* Size offset for TTBR1_EL1 */
981 1.27 skrll #define TCR_TG0 __BITS(15,14) /* TTBR0 Page Granule Size */
982 1.27 skrll #define TCR_TG0_4KB __SHIFTIN(0,TCR_TG0) /* 4KB page size */
983 1.27 skrll #define TCR_TG0_64KB __SHIFTIN(1,TCR_TG0) /* 64KB page size */
984 1.27 skrll #define TCR_TG0_16KB __SHIFTIN(2,TCR_TG0) /* 16KB page size */
985 1.27 skrll #define TCR_SH0 __BITS(13,12)
986 1.27 skrll #define TCR_SH0_NONE __SHIFTIN(0,TCR_SH0)
987 1.27 skrll #define TCR_SH0_OUTER __SHIFTIN(2,TCR_SH0)
988 1.27 skrll #define TCR_SH0_INNER __SHIFTIN(3,TCR_SH0)
989 1.27 skrll #define TCR_ORGN0 __BITS(11,10) /* TTBR0 Outer cacheability */
990 1.27 skrll #define TCR_ORGN0_NC __SHIFTIN(0,TCR_ORGN0) /* Non Cacheable */
991 1.27 skrll #define TCR_ORGN0_WB_WA __SHIFTIN(1,TCR_ORGN0) /* WriteBack WriteAllocate */
992 1.27 skrll #define TCR_ORGN0_WT __SHIFTIN(2,TCR_ORGN0) /* WriteThrough */
993 1.27 skrll #define TCR_ORGN0_WB __SHIFTIN(3,TCR_ORGN0) /* WriteBack */
994 1.27 skrll #define TCR_IRGN0 __BITS(9,8) /* TTBR0 Inner cacheability */
995 1.27 skrll #define TCR_IRGN0_NC __SHIFTIN(0,TCR_IRGN0) /* Non Cacheable */
996 1.27 skrll #define TCR_IRGN0_WB_WA __SHIFTIN(1,TCR_IRGN0) /* WriteBack WriteAllocate */
997 1.27 skrll #define TCR_IRGN0_WT __SHIFTIN(2,TCR_IRGN0) /* WriteThrough */
998 1.27 skrll #define TCR_IRGN0_WB __SHIFTIN(3,TCR_IRGN0) /* WriteBack */
999 1.27 skrll #define TCR_EPD0 __BIT(7) /* Walk Disable for TTBR0 */
1000 1.27 skrll #define TCR_T0SZ __BITS(5,0) /* Size offset for TTBR0_EL1 */
1001 1.1 matt
1002 1.1 matt AARCH64REG_READ_INLINE(tpidr_el1) // Thread ID Register (EL1)
1003 1.1 matt AARCH64REG_WRITE_INLINE(tpidr_el1)
1004 1.1 matt
1005 1.1 matt AARCH64REG_WRITE_INLINE(tpidrro_el0) // Thread ID Register (RO for EL0)
1006 1.1 matt
1007 1.9 ryo AARCH64REG_READ_INLINE(ttbr0_el1) // Translation Table Base Register 0 EL1
1008 1.1 matt AARCH64REG_WRITE_INLINE(ttbr0_el1)
1009 1.1 matt
1010 1.9 ryo AARCH64REG_READ_INLINE(ttbr1_el1) // Translation Table Base Register 1 EL1
1011 1.1 matt AARCH64REG_WRITE_INLINE(ttbr1_el1)
1012 1.1 matt
1013 1.27 skrll #define TTBR_ASID __BITS(63,48)
1014 1.27 skrll #define TTBR_BADDR __BITS(47,0)
1015 1.27 skrll
1016 1.1 matt AARCH64REG_READ_INLINE(vbar_el1) // Vector Base Address Register
1017 1.1 matt AARCH64REG_WRITE_INLINE(vbar_el1)
1018 1.1 matt
1019 1.9 ryo /*
1020 1.9 ryo * From here on, these are DEBUG registers
1021 1.9 ryo */
1022 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr0_el1) // Debug Breakpoint Control Register 0
1023 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr0_el1)
1024 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr1_el1) // Debug Breakpoint Control Register 1
1025 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr1_el1)
1026 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr2_el1) // Debug Breakpoint Control Register 2
1027 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr2_el1)
1028 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr3_el1) // Debug Breakpoint Control Register 3
1029 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr3_el1)
1030 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr4_el1) // Debug Breakpoint Control Register 4
1031 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr4_el1)
1032 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr5_el1) // Debug Breakpoint Control Register 5
1033 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr5_el1)
1034 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr6_el1) // Debug Breakpoint Control Register 6
1035 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr6_el1)
1036 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr7_el1) // Debug Breakpoint Control Register 7
1037 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr7_el1)
1038 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr8_el1) // Debug Breakpoint Control Register 8
1039 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr8_el1)
1040 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr9_el1) // Debug Breakpoint Control Register 9
1041 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr9_el1)
1042 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr10_el1) // Debug Breakpoint Control Register 10
1043 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr10_el1)
1044 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr11_el1) // Debug Breakpoint Control Register 11
1045 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr11_el1)
1046 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr12_el1) // Debug Breakpoint Control Register 12
1047 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr12_el1)
1048 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr13_el1) // Debug Breakpoint Control Register 13
1049 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr13_el1)
1050 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr14_el1) // Debug Breakpoint Control Register 14
1051 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr14_el1)
1052 1.9 ryo AARCH64REG_READ_INLINE(dbgbcr15_el1) // Debug Breakpoint Control Register 15
1053 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbcr15_el1)
1054 1.9 ryo
1055 1.14 skrll #define DBGBCR_BT __BITS(23,20)
1056 1.14 skrll #define DBGBCR_LBN __BITS(19,16)
1057 1.14 skrll #define DBGBCR_SSC __BITS(15,14)
1058 1.14 skrll #define DBGBCR_HMC __BIT(13)
1059 1.14 skrll #define DBGBCR_BAS __BITS(8,5)
1060 1.14 skrll #define DBGBCR_PMC __BITS(2,1)
1061 1.14 skrll #define DBGBCR_E __BIT(0)
1062 1.9 ryo
1063 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr0_el1) // Debug Breakpoint Value Register 0
1064 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr0_el1)
1065 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr1_el1) // Debug Breakpoint Value Register 1
1066 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr1_el1)
1067 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr2_el1) // Debug Breakpoint Value Register 2
1068 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr2_el1)
1069 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr3_el1) // Debug Breakpoint Value Register 3
1070 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr3_el1)
1071 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr4_el1) // Debug Breakpoint Value Register 4
1072 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr4_el1)
1073 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr5_el1) // Debug Breakpoint Value Register 5
1074 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr5_el1)
1075 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr6_el1) // Debug Breakpoint Value Register 6
1076 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr6_el1)
1077 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr7_el1) // Debug Breakpoint Value Register 7
1078 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr7_el1)
1079 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr8_el1) // Debug Breakpoint Value Register 8
1080 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr8_el1)
1081 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr9_el1) // Debug Breakpoint Value Register 9
1082 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr9_el1)
1083 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr10_el1) // Debug Breakpoint Value Register 10
1084 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr10_el1)
1085 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr11_el1) // Debug Breakpoint Value Register 11
1086 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr11_el1)
1087 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr12_el1) // Debug Breakpoint Value Register 12
1088 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr12_el1)
1089 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr13_el1) // Debug Breakpoint Value Register 13
1090 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr13_el1)
1091 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr14_el1) // Debug Breakpoint Value Register 14
1092 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr14_el1)
1093 1.9 ryo AARCH64REG_READ_INLINE(dbgbvr15_el1) // Debug Breakpoint Value Register 15
1094 1.9 ryo AARCH64REG_WRITE_INLINE(dbgbvr15_el1)
1095 1.9 ryo
1096 1.55 ryo #define DBGBVR_MASK __BITS(63,2)
1097 1.55 ryo
1098 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr0_el1) // Debug Watchpoint Control Register 0
1099 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr0_el1)
1100 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr1_el1) // Debug Watchpoint Control Register 1
1101 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr1_el1)
1102 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr2_el1) // Debug Watchpoint Control Register 2
1103 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr2_el1)
1104 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr3_el1) // Debug Watchpoint Control Register 3
1105 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr3_el1)
1106 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr4_el1) // Debug Watchpoint Control Register 4
1107 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr4_el1)
1108 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr5_el1) // Debug Watchpoint Control Register 5
1109 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr5_el1)
1110 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr6_el1) // Debug Watchpoint Control Register 6
1111 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr6_el1)
1112 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr7_el1) // Debug Watchpoint Control Register 7
1113 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr7_el1)
1114 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr8_el1) // Debug Watchpoint Control Register 8
1115 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr8_el1)
1116 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr9_el1) // Debug Watchpoint Control Register 9
1117 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr9_el1)
1118 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr10_el1) // Debug Watchpoint Control Register 10
1119 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr10_el1)
1120 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr11_el1) // Debug Watchpoint Control Register 11
1121 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr11_el1)
1122 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr12_el1) // Debug Watchpoint Control Register 12
1123 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr12_el1)
1124 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr13_el1) // Debug Watchpoint Control Register 13
1125 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr13_el1)
1126 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr14_el1) // Debug Watchpoint Control Register 14
1127 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr14_el1)
1128 1.9 ryo AARCH64REG_READ_INLINE(dbgwcr15_el1) // Debug Watchpoint Control Register 15
1129 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwcr15_el1)
1130 1.9 ryo
1131 1.14 skrll #define DBGWCR_MASK __BITS(28,24)
1132 1.14 skrll #define DBGWCR_WT __BIT(20)
1133 1.14 skrll #define DBGWCR_LBN __BITS(19,16)
1134 1.14 skrll #define DBGWCR_SSC __BITS(15,14)
1135 1.14 skrll #define DBGWCR_HMC __BIT(13)
1136 1.14 skrll #define DBGWCR_BAS __BITS(12,5)
1137 1.14 skrll #define DBGWCR_LSC __BITS(4,3)
1138 1.14 skrll #define DBGWCR_PAC __BITS(2,1)
1139 1.14 skrll #define DBGWCR_E __BIT(0)
1140 1.9 ryo
1141 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr0_el1) // Debug Watchpoint Value Register 0
1142 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr0_el1)
1143 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr1_el1) // Debug Watchpoint Value Register 1
1144 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr1_el1)
1145 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr2_el1) // Debug Watchpoint Value Register 2
1146 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr2_el1)
1147 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr3_el1) // Debug Watchpoint Value Register 3
1148 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr3_el1)
1149 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr4_el1) // Debug Watchpoint Value Register 4
1150 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr4_el1)
1151 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr5_el1) // Debug Watchpoint Value Register 5
1152 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr5_el1)
1153 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr6_el1) // Debug Watchpoint Value Register 6
1154 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr6_el1)
1155 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr7_el1) // Debug Watchpoint Value Register 7
1156 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr7_el1)
1157 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr8_el1) // Debug Watchpoint Value Register 8
1158 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr8_el1)
1159 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr9_el1) // Debug Watchpoint Value Register 9
1160 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr9_el1)
1161 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr10_el1) // Debug Watchpoint Value Register 10
1162 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr10_el1)
1163 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr11_el1) // Debug Watchpoint Value Register 11
1164 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr11_el1)
1165 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr12_el1) // Debug Watchpoint Value Register 12
1166 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr12_el1)
1167 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr13_el1) // Debug Watchpoint Value Register 13
1168 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr13_el1)
1169 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr14_el1) // Debug Watchpoint Value Register 14
1170 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr14_el1)
1171 1.9 ryo AARCH64REG_READ_INLINE(dbgwvr15_el1) // Debug Watchpoint Value Register 15
1172 1.9 ryo AARCH64REG_WRITE_INLINE(dbgwvr15_el1)
1173 1.9 ryo
1174 1.55 ryo #define DBGWVR_MASK __BITS(63,2)
1175 1.9 ryo
1176 1.9 ryo
1177 1.9 ryo AARCH64REG_READ_INLINE(mdscr_el1) // Monitor Debug System Control Register
1178 1.9 ryo AARCH64REG_WRITE_INLINE(mdscr_el1)
1179 1.9 ryo
1180 1.22 ryo #define MDSCR_RXFULL __BIT(30) // for EDSCR.RXfull
1181 1.22 ryo #define MDSCR_TXFULL __BIT(29) // for EDSCR.TXfull
1182 1.22 ryo #define MDSCR_RXO __BIT(27) // for EDSCR.RXO
1183 1.22 ryo #define MDSCR_TXU __BIT(26) // for EDSCR.TXU
1184 1.22 ryo #define MDSCR_INTDIS __BITS(32,22) // for EDSCR.INTdis
1185 1.22 ryo #define MDSCR_TDA __BIT(21) // for EDSCR.TDA
1186 1.22 ryo #define MDSCR_MDE __BIT(15) // Monitor debug events
1187 1.22 ryo #define MDSCR_HDE __BIT(14) // for EDSCR.HDE
1188 1.22 ryo #define MDSCR_KDE __BIT(13) // Local debug enable
1189 1.22 ryo #define MDSCR_TDCC __BIT(12) // Trap Debug CommCh access
1190 1.22 ryo #define MDSCR_ERR __BIT(6) // for EDSCR.ERR
1191 1.22 ryo #define MDSCR_SS __BIT(0) // Software step
1192 1.22 ryo
1193 1.9 ryo AARCH64REG_WRITE_INLINE(oslar_el1) // OS Lock Access Register
1194 1.9 ryo
1195 1.9 ryo AARCH64REG_READ_INLINE(oslsr_el1) // OS Lock Status Register
1196 1.9 ryo
1197 1.9 ryo /*
1198 1.9 ryo * From here on, these are PMC registers
1199 1.9 ryo */
1200 1.9 ryo
1201 1.1 matt AARCH64REG_READ_INLINE(pmccfiltr_el0)
1202 1.1 matt AARCH64REG_WRITE_INLINE(pmccfiltr_el0)
1203 1.1 matt
1204 1.14 skrll #define PMCCFILTR_P __BIT(31) // Don't count cycles in EL1
1205 1.14 skrll #define PMCCFILTR_U __BIT(30) // Don't count cycles in EL0
1206 1.14 skrll #define PMCCFILTR_NSK __BIT(29) // Don't count cycles in NS EL1
1207 1.14 skrll #define PMCCFILTR_NSU __BIT(28) // Don't count cycles in NS EL0
1208 1.14 skrll #define PMCCFILTR_NSH __BIT(27) // Don't count cycles in NS EL2
1209 1.14 skrll #define PMCCFILTR_M __BIT(26) // Don't count cycles in EL3
1210 1.1 matt
1211 1.1 matt AARCH64REG_READ_INLINE(pmccntr_el0)
1212 1.1 matt
1213 1.12 christos AARCH64REG_READ_INLINE(pmceid0_el0)
1214 1.12 christos AARCH64REG_READ_INLINE(pmceid1_el0)
1215 1.11 jmcneill
1216 1.12 christos AARCH64REG_WRITE_INLINE(pmcntenclr_el0)
1217 1.12 christos AARCH64REG_WRITE_INLINE(pmcntenset_el0)
1218 1.11 jmcneill
1219 1.39 jmcneill #define PMCNTEN_C __BIT(31) // Enable the cycle counter
1220 1.39 jmcneill #define PMCNTEN_P __BITS(30,0) // Enable event counter bits
1221 1.39 jmcneill
1222 1.11 jmcneill AARCH64REG_READ_INLINE(pmcr_el0)
1223 1.11 jmcneill AARCH64REG_WRITE_INLINE(pmcr_el0)
1224 1.11 jmcneill
1225 1.14 skrll #define PMCR_IMP __BITS(31,24) // Implementor code
1226 1.14 skrll #define PMCR_IDCODE __BITS(23,16) // Identification code
1227 1.14 skrll #define PMCR_N __BITS(15,11) // Number of event counters
1228 1.63 ryo #define PMCR_LP __BIT(7) // Long event counter enable
1229 1.14 skrll #define PMCR_LC __BIT(6) // Long cycle counter enable
1230 1.14 skrll #define PMCR_DP __BIT(5) // Disable cycle counter when event
1231 1.14 skrll // counting is prohibited
1232 1.14 skrll #define PMCR_X __BIT(4) // Enable export of events
1233 1.14 skrll #define PMCR_D __BIT(3) // Clock divider
1234 1.14 skrll #define PMCR_C __BIT(2) // Cycle counter reset
1235 1.14 skrll #define PMCR_P __BIT(1) // Event counter reset
1236 1.14 skrll #define PMCR_E __BIT(0) // Enable
1237 1.11 jmcneill
1238 1.11 jmcneill
1239 1.12 christos AARCH64REG_READ_INLINE(pmevcntr1_el0)
1240 1.12 christos AARCH64REG_WRITE_INLINE(pmevcntr1_el0)
1241 1.11 jmcneill
1242 1.11 jmcneill AARCH64REG_READ_INLINE(pmevtyper1_el0)
1243 1.11 jmcneill AARCH64REG_WRITE_INLINE(pmevtyper1_el0)
1244 1.11 jmcneill
1245 1.14 skrll #define PMEVTYPER_P __BIT(31) // Don't count events in EL1
1246 1.14 skrll #define PMEVTYPER_U __BIT(30) // Don't count events in EL0
1247 1.14 skrll #define PMEVTYPER_NSK __BIT(29) // Don't count events in NS EL1
1248 1.14 skrll #define PMEVTYPER_NSU __BIT(28) // Don't count events in NS EL0
1249 1.14 skrll #define PMEVTYPER_NSH __BIT(27) // Count events in NS EL2
1250 1.14 skrll #define PMEVTYPER_M __BIT(26) // Don't count events in EL3
1251 1.14 skrll #define PMEVTYPER_MT __BIT(25) // Count events on all CPUs with same
1252 1.14 skrll // aff1 level
1253 1.14 skrll #define PMEVTYPER_EVTCOUNT __BITS(15,0) // Event to count
1254 1.11 jmcneill
1255 1.12 christos AARCH64REG_WRITE_INLINE(pmintenclr_el1)
1256 1.12 christos AARCH64REG_WRITE_INLINE(pmintenset_el1)
1257 1.11 jmcneill
1258 1.62 ryo #define PMINTEN_C __BIT(31) // for the cycle counter
1259 1.62 ryo #define PMINTEN_P __BITS(30,0) // for event counters (0-30)
1260 1.62 ryo
1261 1.12 christos AARCH64REG_WRITE_INLINE(pmovsclr_el0)
1262 1.12 christos AARCH64REG_READ_INLINE(pmovsset_el0)
1263 1.12 christos AARCH64REG_WRITE_INLINE(pmovsset_el0)
1264 1.11 jmcneill
1265 1.62 ryo #define PMOVS_C __BIT(31) // for the cycle counter
1266 1.62 ryo #define PMOVS_P __BITS(30,0) // for event counters (0-30)
1267 1.62 ryo
1268 1.12 christos AARCH64REG_WRITE_INLINE(pmselr_el0)
1269 1.11 jmcneill
1270 1.12 christos AARCH64REG_WRITE_INLINE(pmswinc_el0)
1271 1.11 jmcneill
1272 1.12 christos AARCH64REG_READ_INLINE(pmuserenr_el0)
1273 1.12 christos AARCH64REG_WRITE_INLINE(pmuserenr_el0)
1274 1.11 jmcneill
1275 1.12 christos AARCH64REG_READ_INLINE(pmxevcntr_el0)
1276 1.12 christos AARCH64REG_WRITE_INLINE(pmxevcntr_el0)
1277 1.11 jmcneill
1278 1.12 christos AARCH64REG_READ_INLINE(pmxevtyper_el0)
1279 1.12 christos AARCH64REG_WRITE_INLINE(pmxevtyper_el0)
1280 1.11 jmcneill
1281 1.11 jmcneill /*
1282 1.11 jmcneill * Generic timer registers
1283 1.11 jmcneill */
1284 1.11 jmcneill
1285 1.1 matt AARCH64REG_READ_INLINE(cntfrq_el0)
1286 1.1 matt
1287 1.9 ryo AARCH64REG_READ_INLINE(cnthctl_el2)
1288 1.9 ryo AARCH64REG_WRITE_INLINE(cnthctl_el2)
1289 1.9 ryo
1290 1.14 skrll #define CNTHCTL_EVNTDIR __BIT(3)
1291 1.14 skrll #define CNTHCTL_EVNTEN __BIT(2)
1292 1.14 skrll #define CNTHCTL_EL1PCEN __BIT(1)
1293 1.14 skrll #define CNTHCTL_EL1PCTEN __BIT(0)
1294 1.9 ryo
1295 1.1 matt AARCH64REG_READ_INLINE(cntkctl_el1)
1296 1.1 matt AARCH64REG_WRITE_INLINE(cntkctl_el1)
1297 1.1 matt
1298 1.14 skrll #define CNTKCTL_EL0PTEN __BIT(9) // EL0 access for CNTP CVAL/TVAL/CTL
1299 1.14 skrll #define CNTKCTL_PL0PTEN CNTKCTL_EL0PTEN
1300 1.14 skrll #define CNTKCTL_EL0VTEN __BIT(8) // EL0 access for CNTV CVAL/TVAL/CTL
1301 1.14 skrll #define CNTKCTL_PL0VTEN CNTKCTL_EL0VTEN
1302 1.14 skrll #define CNTKCTL_ELNTI __BITS(7,4)
1303 1.14 skrll #define CNTKCTL_EVNTDIR __BIT(3)
1304 1.14 skrll #define CNTKCTL_EVNTEN __BIT(2)
1305 1.14 skrll #define CNTKCTL_EL0VCTEN __BIT(1) // EL0 access for CNTVCT and CNTFRQ
1306 1.14 skrll #define CNTKCTL_PL0VCTEN CNTKCTL_EL0VCTEN
1307 1.14 skrll #define CNTKCTL_EL0PCTEN __BIT(0) // EL0 access for CNTPCT and CNTFRQ
1308 1.14 skrll #define CNTKCTL_PL0PCTEN CNTKCTL_EL0PCTEN
1309 1.1 matt
1310 1.1 matt AARCH64REG_READ_INLINE(cntp_ctl_el0)
1311 1.1 matt AARCH64REG_WRITE_INLINE(cntp_ctl_el0)
1312 1.1 matt AARCH64REG_READ_INLINE(cntp_cval_el0)
1313 1.1 matt AARCH64REG_WRITE_INLINE(cntp_cval_el0)
1314 1.1 matt AARCH64REG_READ_INLINE(cntp_tval_el0)
1315 1.1 matt AARCH64REG_WRITE_INLINE(cntp_tval_el0)
1316 1.1 matt AARCH64REG_READ_INLINE(cntpct_el0)
1317 1.1 matt AARCH64REG_WRITE_INLINE(cntpct_el0)
1318 1.1 matt
1319 1.1 matt AARCH64REG_READ_INLINE(cntps_ctl_el1)
1320 1.1 matt AARCH64REG_WRITE_INLINE(cntps_ctl_el1)
1321 1.1 matt AARCH64REG_READ_INLINE(cntps_cval_el1)
1322 1.1 matt AARCH64REG_WRITE_INLINE(cntps_cval_el1)
1323 1.1 matt AARCH64REG_READ_INLINE(cntps_tval_el1)
1324 1.1 matt AARCH64REG_WRITE_INLINE(cntps_tval_el1)
1325 1.1 matt
1326 1.1 matt AARCH64REG_READ_INLINE(cntv_ctl_el0)
1327 1.1 matt AARCH64REG_WRITE_INLINE(cntv_ctl_el0)
1328 1.1 matt AARCH64REG_READ_INLINE(cntv_cval_el0)
1329 1.1 matt AARCH64REG_WRITE_INLINE(cntv_cval_el0)
1330 1.1 matt AARCH64REG_READ_INLINE(cntv_tval_el0)
1331 1.1 matt AARCH64REG_WRITE_INLINE(cntv_tval_el0)
1332 1.1 matt AARCH64REG_READ_INLINE(cntvct_el0)
1333 1.1 matt AARCH64REG_WRITE_INLINE(cntvct_el0)
1334 1.1 matt
1335 1.14 skrll #define CNTCTL_ISTATUS __BIT(2) // Interrupt Asserted
1336 1.14 skrll #define CNTCTL_IMASK __BIT(1) // Timer Interrupt is Masked
1337 1.14 skrll #define CNTCTL_ENABLE __BIT(0) // Timer Enabled
1338 1.1 matt
1339 1.9 ryo // ID_AA64PFR0_EL1: AArch64 Processor Feature Register 0
1340 1.49 riastrad #define ID_AA64PFR0_EL1_CSV3 __BITS(63,60) // Speculative fault data
1341 1.49 riastrad #define ID_AA64PFR0_EL1_CSV3_NONE 0
1342 1.49 riastrad #define ID_AA64PFR0_EL1_CSV3_IMPL 1
1343 1.49 riastrad #define ID_AA64PFR0_EL1_CSV2 __BITS(59,56) // Speculative branches
1344 1.49 riastrad #define ID_AA64PFR0_EL1_CSV2_NONE 0
1345 1.49 riastrad #define ID_AA64PFR0_EL1_CSV2_IMPL 1
1346 1.49 riastrad // reserved [55:52]
1347 1.49 riastrad #define ID_AA64PFR0_EL1_DIT __BITS(51,48) // Data-indep. timing
1348 1.49 riastrad #define ID_AA64PFR0_EL1_DIT_NONE 0
1349 1.49 riastrad #define ID_AA64PFR0_EL1_DIT_IMPL 1
1350 1.49 riastrad #define ID_AA64PFR0_EL1_AMU __BITS(47,44) // Activity monitors ext.
1351 1.49 riastrad #define ID_AA64PFR0_EL1_AMU_NONE 0
1352 1.49 riastrad #define ID_AA64PFR0_EL1_AMU_IMPLv8_4 1
1353 1.49 riastrad #define ID_AA64PFR0_EL1_AMU_IMPLv8_6 2
1354 1.49 riastrad #define ID_AA64PFR0_EL1_MPAM __BITS(43,40) // MPAM Extension
1355 1.49 riastrad #define ID_AA64PFR0_EL1_MPAM_NONE 0
1356 1.49 riastrad #define ID_AA64PFR0_EL1_MPAM_IMPL 1
1357 1.49 riastrad #define ID_AA64PFR0_EL1_SEL2 __BITS(43,40) // Secure EL2
1358 1.49 riastrad #define ID_AA64PFR0_EL1_SEL2_NONE 0
1359 1.49 riastrad #define ID_AA64PFR0_EL1_SEL2_IMPL 1
1360 1.37 ryo #define ID_AA64PFR0_EL1_SVE __BITS(35,32) // Scalable Vector
1361 1.37 ryo #define ID_AA64PFR0_EL1_SVE_NONE 0
1362 1.37 ryo #define ID_AA64PFR0_EL1_SVE_IMPL 1
1363 1.37 ryo #define ID_AA64PFR0_EL1_RAS __BITS(31,28) // RAS Extension
1364 1.37 ryo #define ID_AA64PFR0_EL1_RAS_NONE 0
1365 1.37 ryo #define ID_AA64PFR0_EL1_RAS_IMPL 1
1366 1.37 ryo #define ID_AA64PFR0_EL1_RAS_ERX 2
1367 1.12 christos #define ID_AA64PFR0_EL1_GIC __BITS(24,27) // GIC CPU IF
1368 1.12 christos #define ID_AA64PFR0_EL1_GIC_SHIFT 24
1369 1.14 skrll #define ID_AA64PFR0_EL1_GIC_CPUIF_EN 1
1370 1.14 skrll #define ID_AA64PFR0_EL1_GIC_CPUIF_NONE 0
1371 1.12 christos #define ID_AA64PFR0_EL1_ADVSIMD __BITS(23,20) // SIMD
1372 1.14 skrll #define ID_AA64PFR0_EL1_ADV_SIMD_IMPL 0x0
1373 1.37 ryo #define ID_AA64PFR0_EL1_ADV_SIMD_HP 0x1
1374 1.14 skrll #define ID_AA64PFR0_EL1_ADV_SIMD_NONE 0xf
1375 1.12 christos #define ID_AA64PFR0_EL1_FP __BITS(19,16) // FP
1376 1.14 skrll #define ID_AA64PFR0_EL1_FP_IMPL 0x0
1377 1.37 ryo #define ID_AA64PFR0_EL1_FP_HP 0x1
1378 1.14 skrll #define ID_AA64PFR0_EL1_FP_NONE 0xf
1379 1.12 christos #define ID_AA64PFR0_EL1_EL3 __BITS(15,12) // EL3 handling
1380 1.14 skrll #define ID_AA64PFR0_EL1_EL3_NONE 0
1381 1.14 skrll #define ID_AA64PFR0_EL1_EL3_64 1
1382 1.14 skrll #define ID_AA64PFR0_EL1_EL3_64_32 2
1383 1.12 christos #define ID_AA64PFR0_EL1_EL2 __BITS(11,8) // EL2 handling
1384 1.14 skrll #define ID_AA64PFR0_EL1_EL2_NONE 0
1385 1.14 skrll #define ID_AA64PFR0_EL1_EL2_64 1
1386 1.14 skrll #define ID_AA64PFR0_EL1_EL2_64_32 2
1387 1.12 christos #define ID_AA64PFR0_EL1_EL1 __BITS(7,4) // EL1 handling
1388 1.14 skrll #define ID_AA64PFR0_EL1_EL1_64 1
1389 1.14 skrll #define ID_AA64PFR0_EL1_EL1_64_32 2
1390 1.12 christos #define ID_AA64PFR0_EL1_EL0 __BITS(3,0) // EL0 handling
1391 1.14 skrll #define ID_AA64PFR0_EL1_EL0_64 1
1392 1.14 skrll #define ID_AA64PFR0_EL1_EL0_64_32 2
1393 1.9 ryo
1394 1.15 jmcneill /*
1395 1.15 jmcneill * GICv3 system registers
1396 1.15 jmcneill */
1397 1.15 jmcneill AARCH64REG_READWRITE_INLINE2(icc_sre_el1, s3_0_c12_c12_5)
1398 1.15 jmcneill AARCH64REG_READWRITE_INLINE2(icc_ctlr_el1, s3_0_c12_c12_4)
1399 1.15 jmcneill AARCH64REG_READWRITE_INLINE2(icc_pmr_el1, s3_0_c4_c6_0)
1400 1.15 jmcneill AARCH64REG_READWRITE_INLINE2(icc_bpr0_el1, s3_0_c12_c8_3)
1401 1.15 jmcneill AARCH64REG_READWRITE_INLINE2(icc_bpr1_el1, s3_0_c12_c12_3)
1402 1.15 jmcneill AARCH64REG_READWRITE_INLINE2(icc_igrpen0_el1, s3_0_c12_c12_6)
1403 1.15 jmcneill AARCH64REG_READWRITE_INLINE2(icc_igrpen1_el1, s3_0_c12_c12_7)
1404 1.15 jmcneill AARCH64REG_READWRITE_INLINE2(icc_eoir0_el1, s3_0_c12_c8_1)
1405 1.15 jmcneill AARCH64REG_READWRITE_INLINE2(icc_eoir1_el1, s3_0_c12_c12_1)
1406 1.15 jmcneill AARCH64REG_READWRITE_INLINE2(icc_sgi1r_el1, s3_0_c12_c11_5)
1407 1.15 jmcneill AARCH64REG_READ_INLINE2(icc_iar1_el1, s3_0_c12_c12_0)
1408 1.15 jmcneill
1409 1.9 ryo // ICC_SRE_EL1: Interrupt Controller System Register Enable register
1410 1.15 jmcneill #define ICC_SRE_EL1_DIB __BIT(2)
1411 1.15 jmcneill #define ICC_SRE_EL1_DFB __BIT(1)
1412 1.15 jmcneill #define ICC_SRE_EL1_SRE __BIT(0)
1413 1.15 jmcneill
1414 1.16 jmcneill // ICC_SRE_EL2: Interrupt Controller System Register Enable register
1415 1.16 jmcneill #define ICC_SRE_EL2_EN __BIT(3)
1416 1.16 jmcneill #define ICC_SRE_EL2_DIB __BIT(2)
1417 1.16 jmcneill #define ICC_SRE_EL2_DFB __BIT(1)
1418 1.16 jmcneill #define ICC_SRE_EL2_SRE __BIT(0)
1419 1.16 jmcneill
1420 1.15 jmcneill // ICC_BPR[01]_EL1: Interrupt Controller Binary Point Register 0/1
1421 1.15 jmcneill #define ICC_BPR_EL1_BinaryPoint __BITS(2,0)
1422 1.15 jmcneill
1423 1.15 jmcneill // ICC_CTLR_EL1: Interrupt Controller Control Register
1424 1.15 jmcneill #define ICC_CTLR_EL1_A3V __BIT(15)
1425 1.15 jmcneill #define ICC_CTLR_EL1_SEIS __BIT(14)
1426 1.15 jmcneill #define ICC_CTLR_EL1_IDbits __BITS(13,11)
1427 1.15 jmcneill #define ICC_CTLR_EL1_PRIbits __BITS(10,8)
1428 1.15 jmcneill #define ICC_CTLR_EL1_PMHE __BIT(6)
1429 1.15 jmcneill #define ICC_CTLR_EL1_EOImode __BIT(1)
1430 1.15 jmcneill #define ICC_CTLR_EL1_CBPR __BIT(0)
1431 1.15 jmcneill
1432 1.15 jmcneill // ICC_IGRPEN[01]_EL1: Interrupt Controller Interrupt Group 0/1 Enable register
1433 1.15 jmcneill #define ICC_IGRPEN_EL1_Enable __BIT(0)
1434 1.15 jmcneill
1435 1.15 jmcneill // ICC_SGI[01]R_EL1: Interrupt Controller Software Generated Interrupt Group 0/1 Register
1436 1.15 jmcneill #define ICC_SGIR_EL1_Aff3 __BITS(55,48)
1437 1.15 jmcneill #define ICC_SGIR_EL1_IRM __BIT(40)
1438 1.15 jmcneill #define ICC_SGIR_EL1_Aff2 __BITS(39,32)
1439 1.15 jmcneill #define ICC_SGIR_EL1_INTID __BITS(27,24)
1440 1.15 jmcneill #define ICC_SGIR_EL1_Aff1 __BITS(23,16)
1441 1.15 jmcneill #define ICC_SGIR_EL1_TargetList __BITS(15,0)
1442 1.15 jmcneill #define ICC_SGIR_EL1_Aff (ICC_SGIR_EL1_Aff3|ICC_SGIR_EL1_Aff2|ICC_SGIR_EL1_Aff1)
1443 1.15 jmcneill
1444 1.15 jmcneill // ICC_IAR[01]_EL1: Interrupt Controller Interrupt Acknowledge Register 0/1
1445 1.15 jmcneill #define ICC_IAR_INTID __BITS(23,0)
1446 1.15 jmcneill #define ICC_IAR_INTID_SPURIOUS 1023
1447 1.15 jmcneill
1448 1.15 jmcneill /*
1449 1.15 jmcneill * GICv3 REGISTER ACCESS
1450 1.15 jmcneill */
1451 1.9 ryo
1452 1.15 jmcneill #define icc_sre_read reg_icc_sre_el1_read
1453 1.15 jmcneill #define icc_sre_write reg_icc_sre_el1_write
1454 1.25 skrll #define icc_pmr_read reg_icc_pmr_el1_read
1455 1.15 jmcneill #define icc_pmr_write reg_icc_pmr_el1_write
1456 1.15 jmcneill #define icc_bpr0_write reg_icc_bpr0_el1_write
1457 1.15 jmcneill #define icc_bpr1_write reg_icc_bpr1_el1_write
1458 1.15 jmcneill #define icc_ctlr_read reg_icc_ctlr_el1_read
1459 1.15 jmcneill #define icc_ctlr_write reg_icc_ctlr_el1_write
1460 1.15 jmcneill #define icc_igrpen1_write reg_icc_igrpen1_el1_write
1461 1.15 jmcneill #define icc_sgi1r_write reg_icc_sgi1r_el1_write
1462 1.15 jmcneill #define icc_iar1_read reg_icc_iar1_el1_read
1463 1.15 jmcneill #define icc_eoi1r_write reg_icc_eoir1_el1_write
1464 1.9 ryo
1465 1.18 skrll #if defined(_KERNEL)
1466 1.18 skrll
1467 1.18 skrll /*
1468 1.18 skrll * CPU REGISTER ACCESS
1469 1.18 skrll */
1470 1.18 skrll static __inline register_t
1471 1.18 skrll cpu_mpidr_aff_read(void)
1472 1.18 skrll {
1473 1.18 skrll
1474 1.18 skrll return reg_mpidr_el1_read() &
1475 1.18 skrll (MPIDR_AFF3|MPIDR_AFF2|MPIDR_AFF1|MPIDR_AFF0);
1476 1.18 skrll }
1477 1.18 skrll
1478 1.9 ryo /*
1479 1.9 ryo * GENERIC TIMER REGISTER ACCESS
1480 1.9 ryo */
1481 1.12 christos static __inline uint32_t
1482 1.9 ryo gtmr_cntfrq_read(void)
1483 1.9 ryo {
1484 1.9 ryo
1485 1.9 ryo return reg_cntfrq_el0_read();
1486 1.9 ryo }
1487 1.9 ryo
1488 1.12 christos static __inline uint32_t
1489 1.9 ryo gtmr_cntk_ctl_read(void)
1490 1.9 ryo {
1491 1.1 matt
1492 1.9 ryo return reg_cntkctl_el1_read();
1493 1.9 ryo }
1494 1.9 ryo
1495 1.12 christos static __inline void
1496 1.9 ryo gtmr_cntk_ctl_write(uint32_t val)
1497 1.9 ryo {
1498 1.9 ryo
1499 1.9 ryo reg_cntkctl_el1_write(val);
1500 1.9 ryo }
1501 1.9 ryo
1502 1.9 ryo /*
1503 1.9 ryo * Counter-timer Virtual Count timer
1504 1.9 ryo */
1505 1.12 christos static __inline uint64_t
1506 1.9 ryo gtmr_cntpct_read(void)
1507 1.9 ryo {
1508 1.9 ryo
1509 1.9 ryo return reg_cntpct_el0_read();
1510 1.9 ryo }
1511 1.9 ryo
1512 1.12 christos static __inline uint64_t
1513 1.9 ryo gtmr_cntvct_read(void)
1514 1.9 ryo {
1515 1.9 ryo
1516 1.9 ryo return reg_cntvct_el0_read();
1517 1.9 ryo }
1518 1.9 ryo
1519 1.9 ryo /*
1520 1.9 ryo * Counter-timer Virtual Timer Control register
1521 1.9 ryo */
1522 1.56 jmcneill static __inline uint64_t
1523 1.9 ryo gtmr_cntv_ctl_read(void)
1524 1.9 ryo {
1525 1.9 ryo
1526 1.9 ryo return reg_cntv_ctl_el0_read();
1527 1.9 ryo }
1528 1.9 ryo
1529 1.12 christos static __inline void
1530 1.56 jmcneill gtmr_cntv_ctl_write(uint64_t val)
1531 1.9 ryo {
1532 1.9 ryo
1533 1.9 ryo reg_cntv_ctl_el0_write(val);
1534 1.9 ryo }
1535 1.9 ryo
1536 1.26 jmcneill /*
1537 1.26 jmcneill * Counter-timer Physical Timer Control register
1538 1.26 jmcneill */
1539 1.26 jmcneill static __inline uint32_t
1540 1.26 jmcneill gtmr_cntp_ctl_read(void)
1541 1.26 jmcneill {
1542 1.26 jmcneill
1543 1.26 jmcneill return reg_cntp_ctl_el0_read();
1544 1.26 jmcneill }
1545 1.26 jmcneill
1546 1.12 christos static __inline void
1547 1.9 ryo gtmr_cntp_ctl_write(uint32_t val)
1548 1.9 ryo {
1549 1.9 ryo
1550 1.9 ryo reg_cntp_ctl_el0_write(val);
1551 1.9 ryo }
1552 1.9 ryo
1553 1.9 ryo /*
1554 1.26 jmcneill * Counter-timer Physical Timer TimerValue register
1555 1.26 jmcneill */
1556 1.26 jmcneill static __inline uint32_t
1557 1.26 jmcneill gtmr_cntp_tval_read(void)
1558 1.26 jmcneill {
1559 1.26 jmcneill
1560 1.26 jmcneill return reg_cntp_tval_el0_read();
1561 1.26 jmcneill }
1562 1.26 jmcneill
1563 1.26 jmcneill static __inline void
1564 1.26 jmcneill gtmr_cntp_tval_write(uint32_t val)
1565 1.26 jmcneill {
1566 1.26 jmcneill
1567 1.26 jmcneill reg_cntp_tval_el0_write(val);
1568 1.26 jmcneill }
1569 1.26 jmcneill
1570 1.26 jmcneill /*
1571 1.9 ryo * Counter-timer Virtual Timer TimerValue register
1572 1.9 ryo */
1573 1.12 christos static __inline uint32_t
1574 1.10 joerg gtmr_cntv_tval_read(void)
1575 1.10 joerg {
1576 1.10 joerg
1577 1.10 joerg return reg_cntv_tval_el0_read();
1578 1.10 joerg }
1579 1.10 joerg
1580 1.12 christos static __inline void
1581 1.9 ryo gtmr_cntv_tval_write(uint32_t val)
1582 1.9 ryo {
1583 1.9 ryo
1584 1.9 ryo reg_cntv_tval_el0_write(val);
1585 1.9 ryo }
1586 1.9 ryo
1587 1.26 jmcneill /*
1588 1.26 jmcneill * Counter-timer Physical Timer CompareValue register
1589 1.26 jmcneill */
1590 1.26 jmcneill static __inline uint64_t
1591 1.26 jmcneill gtmr_cntp_cval_read(void)
1592 1.26 jmcneill {
1593 1.26 jmcneill
1594 1.26 jmcneill return reg_cntp_cval_el0_read();
1595 1.26 jmcneill }
1596 1.26 jmcneill
1597 1.26 jmcneill static __inline void
1598 1.26 jmcneill gtmr_cntp_cval_write(uint64_t val)
1599 1.26 jmcneill {
1600 1.26 jmcneill
1601 1.26 jmcneill reg_cntp_cval_el0_write(val);
1602 1.26 jmcneill }
1603 1.9 ryo
1604 1.9 ryo /*
1605 1.9 ryo * Counter-timer Virtual Timer CompareValue register
1606 1.9 ryo */
1607 1.12 christos static __inline uint64_t
1608 1.9 ryo gtmr_cntv_cval_read(void)
1609 1.9 ryo {
1610 1.9 ryo
1611 1.9 ryo return reg_cntv_cval_el0_read();
1612 1.9 ryo }
1613 1.23 jmcneill
1614 1.23 jmcneill static __inline void
1615 1.23 jmcneill gtmr_cntv_cval_write(uint64_t val)
1616 1.23 jmcneill {
1617 1.23 jmcneill
1618 1.23 jmcneill reg_cntv_cval_el0_write(val);
1619 1.23 jmcneill }
1620 1.18 skrll #endif /* _KERNEL */
1621 1.1 matt
1622 1.21 mrg /*
1623 1.21 mrg * Structure attached to machdep.cpuN.cpu_id sysctl node.
1624 1.21 mrg * Always add new members to the end, and avoid arrays.
1625 1.21 mrg */
1626 1.21 mrg struct aarch64_sysctl_cpu_id {
1627 1.21 mrg uint64_t ac_midr; /* Main ID Register */
1628 1.21 mrg uint64_t ac_revidr; /* Revision ID Register */
1629 1.21 mrg uint64_t ac_mpidr; /* Multiprocessor Affinity Register */
1630 1.21 mrg
1631 1.21 mrg uint64_t ac_aa64dfr0; /* A64 Debug Feature Register 0 */
1632 1.21 mrg uint64_t ac_aa64dfr1; /* A64 Debug Feature Register 1 */
1633 1.21 mrg
1634 1.21 mrg uint64_t ac_aa64isar0; /* A64 Instruction Set Attribute Register 0 */
1635 1.21 mrg uint64_t ac_aa64isar1; /* A64 Instruction Set Attribute Register 1 */
1636 1.21 mrg
1637 1.30 rjs uint64_t ac_aa64mmfr0; /* A64 Memory Model Feature Register 0 */
1638 1.30 rjs uint64_t ac_aa64mmfr1; /* A64 Memory Model Feature Register 1 */
1639 1.30 rjs uint64_t ac_aa64mmfr2; /* A64 Memory Model Feature Register 2 */
1640 1.21 mrg
1641 1.21 mrg uint64_t ac_aa64pfr0; /* A64 Processor Feature Register 0 */
1642 1.21 mrg uint64_t ac_aa64pfr1; /* A64 Processor Feature Register 1 */
1643 1.21 mrg
1644 1.21 mrg uint64_t ac_aa64zfr0; /* A64 SVE Feature ID Register 0 */
1645 1.21 mrg
1646 1.21 mrg uint32_t ac_mvfr0; /* Media and VFP Feature Register 0 */
1647 1.21 mrg uint32_t ac_mvfr1; /* Media and VFP Feature Register 1 */
1648 1.21 mrg uint32_t ac_mvfr2; /* Media and VFP Feature Register 2 */
1649 1.50 ryo uint32_t ac_pad;
1650 1.50 ryo
1651 1.58 skrll uint64_t ac_clidr; /* Cache Level ID Register */
1652 1.50 ryo uint64_t ac_ctr; /* Cache Type Register */
1653 1.21 mrg };
1654 1.21 mrg
1655 1.1 matt #endif /* _AARCH64_ARMREG_H_ */
1656