armreg.h revision 1.40 1 /* $NetBSD: armreg.h,v 1.40 2020/04/12 07:49:58 maxv Exp $ */
2
3 /*-
4 * Copyright (c) 2014 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Matt Thomas of 3am Software Foundry.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 #ifndef _AARCH64_ARMREG_H_
33 #define _AARCH64_ARMREG_H_
34
35 #include <arm/cputypes.h>
36 #include <sys/types.h>
37
38 #define AARCH64REG_READ_INLINE3(regname, regdesc, fnattrs) \
39 static __inline uint64_t fnattrs \
40 reg_##regname##_read(void) \
41 { \
42 uint64_t __rv; \
43 __asm __volatile("mrs %0, " #regdesc : "=r"(__rv)); \
44 return __rv; \
45 }
46
47 #define AARCH64REG_READ_INLINE2(regname, regdesc) \
48 AARCH64REG_READ_INLINE3(regname, regdesc, )
49
50 #define AARCH64REG_WRITE_INLINE3(regname, regdesc, fnattrs) \
51 static __inline void fnattrs \
52 reg_##regname##_write(uint64_t __val) \
53 { \
54 __asm __volatile("msr " #regdesc ", %0" :: "r"(__val)); \
55 }
56
57 #define AARCH64REG_WRITE_INLINE2(regname, regdesc) \
58 AARCH64REG_WRITE_INLINE3(regname, regdesc, )
59
60 #define AARCH64REG_WRITEIMM_INLINE2(regname, regdesc) \
61 static __inline void \
62 reg_##regname##_write(uint64_t __val) \
63 { \
64 __asm __volatile("msr " #regdesc ", %0" :: "n"(__val)); \
65 }
66
67 #define AARCH64REG_READ_INLINE(regname) \
68 AARCH64REG_READ_INLINE2(regname, regname)
69
70 #define AARCH64REG_WRITE_INLINE(regname) \
71 AARCH64REG_WRITE_INLINE2(regname, regname)
72
73 #define AARCH64REG_WRITEIMM_INLINE(regname) \
74 AARCH64REG_WRITEIMM_INLINE2(regname, regname)
75
76 #define AARCH64REG_READWRITE_INLINE2(regname, regdesc) \
77 AARCH64REG_READ_INLINE2(regname, regdesc) \
78 AARCH64REG_WRITE_INLINE2(regname, regdesc)
79
80 #define AARCH64REG_ATWRITE_INLINE2(regname, regdesc) \
81 static __inline void \
82 reg_##regname##_write(uint64_t __val) \
83 { \
84 __asm __volatile("at " #regdesc ", %0" :: "r"(__val)); \
85 }
86
87 #define AARCH64REG_ATWRITE_INLINE(regname) \
88 AARCH64REG_ATWRITE_INLINE2(regname, regname)
89
90 /*
91 * System registers available at EL0 (user)
92 */
93 AARCH64REG_READ_INLINE(ctr_el0) // Cache Type Register
94
95 #define CTR_EL0_CWG_LINE __BITS(27,24) // Cacheback Writeback Granule
96 #define CTR_EL0_ERG_LINE __BITS(23,20) // Exclusives Reservation Granule
97 #define CTR_EL0_DMIN_LINE __BITS(19,16) // Dcache MIN LINE size (log2 - 2)
98 #define CTR_EL0_L1IP_MASK __BITS(15,14)
99 #define CTR_EL0_L1IP_VPIPT 0 // VMID-aware Physical Index, Physical Tag
100 #define CTR_EL0_L1IP_AIVIVT 1 // ASID-tagged Virtual Index, Virtual Tag
101 #define CTR_EL0_L1IP_VIPT 2 // Virtual Index, Physical Tag
102 #define CTR_EL0_L1IP_PIPT 3 // Physical Index, Physical Tag
103 #define CTR_EL0_IMIN_LINE __BITS(3,0) // Icache MIN LINE size (log2 - 2)
104
105 AARCH64REG_READ_INLINE(dczid_el0) // Data Cache Zero ID Register
106
107 #define DCZID_DZP __BIT(4) // Data Zero Prohibited
108 #define DCZID_BS __BITS(3,0) // Block Size (log2 - 2)
109
110 AARCH64REG_READ_INLINE(fpcr) // Floating Point Control Register
111 AARCH64REG_WRITE_INLINE(fpcr)
112
113 #define FPCR_AHP __BIT(26) // Alternative Half Precision
114 #define FPCR_DN __BIT(25) // Default Nan Control
115 #define FPCR_FZ __BIT(24) // Flush-To-Zero
116 #define FPCR_RMODE __BITS(23,22) // Rounding Mode
117 #define FPCR_RN 0 // Round Nearest
118 #define FPCR_RP 1 // Round towards Plus infinity
119 #define FPCR_RM 2 // Round towards Minus infinity
120 #define FPCR_RZ 3 // Round towards Zero
121 #define FPCR_STRIDE __BITS(21,20)
122 #define FPCR_FZ16 __BIT(19) // Flush-To-Zero for FP16
123 #define FPCR_LEN __BITS(18,16)
124 #define FPCR_IDE __BIT(15) // Input Denormal Exception enable
125 #define FPCR_IXE __BIT(12) // IneXact Exception enable
126 #define FPCR_UFE __BIT(11) // UnderFlow Exception enable
127 #define FPCR_OFE __BIT(10) // OverFlow Exception enable
128 #define FPCR_DZE __BIT(9) // Divide by Zero Exception enable
129 #define FPCR_IOE __BIT(8) // Invalid Operation Exception enable
130 #define FPCR_ESUM 0x1F00
131
132 AARCH64REG_READ_INLINE(fpsr) // Floating Point Status Register
133 AARCH64REG_WRITE_INLINE(fpsr)
134
135 #define FPSR_N32 __BIT(31) // AARCH32 Negative
136 #define FPSR_Z32 __BIT(30) // AARCH32 Zero
137 #define FPSR_C32 __BIT(29) // AARCH32 Carry
138 #define FPSR_V32 __BIT(28) // AARCH32 Overflow
139 #define FPSR_QC __BIT(27) // SIMD Saturation
140 #define FPSR_IDC __BIT(7) // Input Denormal Cumulative status
141 #define FPSR_IXC __BIT(4) // IneXact Cumulative status
142 #define FPSR_UFC __BIT(3) // UnderFlow Cumulative status
143 #define FPSR_OFC __BIT(2) // OverFlow Cumulative status
144 #define FPSR_DZC __BIT(1) // Divide by Zero Cumulative status
145 #define FPSR_IOC __BIT(0) // Invalid Operation Cumulative status
146 #define FPSR_CSUM 0x1F
147
148 AARCH64REG_READ_INLINE(nzcv) // condition codes
149 AARCH64REG_WRITE_INLINE(nzcv)
150
151 #define NZCV_N __BIT(31) // Negative
152 #define NZCV_Z __BIT(30) // Zero
153 #define NZCV_C __BIT(29) // Carry
154 #define NZCV_V __BIT(28) // Overflow
155
156 AARCH64REG_READ_INLINE(tpidr_el0) // Thread Pointer ID Register (RW)
157 AARCH64REG_WRITE_INLINE(tpidr_el0)
158
159 AARCH64REG_READ_INLINE(tpidrro_el0) // Thread Pointer ID Register (RO)
160
161 /*
162 * From here on, these can only be accessed at EL1 (kernel)
163 */
164
165 /*
166 * These are readonly registers
167 */
168 AARCH64REG_READ_INLINE(aidr_el1)
169
170 AARCH64REG_READ_INLINE2(cbar_el1, s3_1_c15_c3_0) // Cortex-A57
171
172 #define CBAR_PA __BITS(47,18)
173
174 AARCH64REG_READ_INLINE(ccsidr_el1)
175
176 #define CCSIDR_WT __BIT(31) // OBSOLETE: Write-through supported
177 #define CCSIDR_WB __BIT(30) // OBSOLETE: Write-back supported
178 #define CCSIDR_RA __BIT(29) // OBSOLETE: Read-allocation supported
179 #define CCSIDR_WA __BIT(28) // OBSOLETE: Write-allocation supported
180 #define CCSIDR_NUMSET __BITS(27,13) // (Number of sets in cache) - 1
181 #define CCSIDR_ASSOC __BITS(12,3) // (Associativity of cache) - 1
182 #define CCSIDR_LINESIZE __BITS(2,0) // Number of bytes in cache line
183
184 AARCH64REG_READ_INLINE(clidr_el1)
185
186 #define CLIDR_ICB __BITS(32,30) // Inner cache boundary
187 #define CLIDR_LOUU __BITS(29,27) // Level of Unification Uniprocessor
188 #define CLIDR_LOC __BITS(26,24) // Level of Coherency
189 #define CLIDR_LOUIS __BITS(23,21) // Level of Unification InnerShareable*/
190 #define CLIDR_CTYPE7 __BITS(20,18) // Cache Type field for level7
191 #define CLIDR_CTYPE6 __BITS(17,15) // Cache Type field for level6
192 #define CLIDR_CTYPE5 __BITS(14,12) // Cache Type field for level5
193 #define CLIDR_CTYPE4 __BITS(11,9) // Cache Type field for level4
194 #define CLIDR_CTYPE3 __BITS(8,6) // Cache Type field for level3
195 #define CLIDR_CTYPE2 __BITS(5,3) // Cache Type field for level2
196 #define CLIDR_CTYPE1 __BITS(2,0) // Cache Type field for level1
197 #define CLIDR_TYPE_NOCACHE 0 // No cache
198 #define CLIDR_TYPE_ICACHE 1 // Instruction cache only
199 #define CLIDR_TYPE_DCACHE 2 // Data cache only
200 #define CLIDR_TYPE_IDCACHE 3 // Separate inst and data caches
201 #define CLIDR_TYPE_UNIFIEDCACHE 4 // Unified cache
202
203 AARCH64REG_READ_INLINE(currentel)
204 AARCH64REG_READ_INLINE(id_aa64afr0_el1)
205 AARCH64REG_READ_INLINE(id_aa64afr1_el1)
206 AARCH64REG_READ_INLINE(id_aa64dfr0_el1)
207
208 #define ID_AA64DFR0_EL1_TRACEFILT __BITS(43,40)
209 #define ID_AA64DFR0_EL1_TRACEFILT_NONE 0
210 #define ID_AA64DFR0_EL1_TRACEFILT_IMPL 1
211 #define ID_AA64DFR0_EL1_DBLLOCK __BITS(39,36)
212 #define ID_AA64DFR0_EL1_DBLLOCK_IMPL 0
213 #define ID_AA64DFR0_EL1_DBLLOCK_NONE 15
214 #define ID_AA64DFR0_EL1_PMSVER __BITS(35,32)
215 #define ID_AA64DFR0_EL1_CTX_CMPS __BITS(31,28)
216 #define ID_AA64DFR0_EL1_WRPS __BITS(20,23)
217 #define ID_AA64DFR0_EL1_BRPS __BITS(12,15)
218 #define ID_AA64DFR0_EL1_PMUVER __BITS(8,11)
219 #define ID_AA64DFR0_EL1_PMUVER_NONE 0
220 #define ID_AA64DFR0_EL1_PMUVER_V3 1
221 #define ID_AA64DFR0_EL1_PMUVER_NOV3 2
222 #define ID_AA64DFR0_EL1_TRACEVER __BITS(4,7)
223 #define ID_AA64DFR0_EL1_TRACEVER_NONE 0
224 #define ID_AA64DFR0_EL1_TRACEVER_IMPL 1
225 #define ID_AA64DFR0_EL1_DEBUGVER __BITS(0,3)
226 #define ID_AA64DFR0_EL1_DEBUGVER_V8A 6
227
228 AARCH64REG_READ_INLINE(id_aa64dfr1_el1)
229
230 AARCH64REG_READ_INLINE(id_aa64isar0_el1)
231
232 #define ID_AA64ISAR0_EL1_RNDR __BITS(63,30)
233 #define ID_AA64ISAR0_EL1_RNDR_NONE 0
234 #define ID_AA64ISAR0_EL1_RNDR_RNDRRS 1
235 #define ID_AA64ISAR0_EL1_TLB __BITS(59,56)
236 #define ID_AA64ISAR0_EL1_TLB_NONE 0
237 #define ID_AA64ISAR0_EL1_TLB_OS 1
238 #define ID_AA64ISAR0_EL1_TLB_OS_TLB 2
239 #define ID_AA64ISAR0_EL1_TS __BITS(55,52)
240 #define ID_AA64ISAR0_EL1_TS_NONE 0
241 #define ID_AA64ISAR0_EL1_TS_CFINV 1
242 #define ID_AA64ISAR0_EL1_TS_AXFLAG 2
243 #define ID_AA64ISAR0_EL1_FHM __BITS(51,48)
244 #define ID_AA64ISAR0_EL1_FHM_NONE 0
245 #define ID_AA64ISAR0_EL1_FHM_FMLAL 1
246 #define ID_AA64ISAR0_EL1_DP __BITS(47,44)
247 #define ID_AA64ISAR0_EL1_DP_NONE 0
248 #define ID_AA64ISAR0_EL1_DP_UDOT 1
249 #define ID_AA64ISAR0_EL1_SM4 __BITS(43,40)
250 #define ID_AA64ISAR0_EL1_SM4_NONE 0
251 #define ID_AA64ISAR0_EL1_SM4_SM4 1
252 #define ID_AA64ISAR0_EL1_SM3 __BITS(39,36)
253 #define ID_AA64ISAR0_EL1_SM3_NONE 0
254 #define ID_AA64ISAR0_EL1_SM3_SM3 1
255 #define ID_AA64ISAR0_EL1_SHA3 __BITS(35,32)
256 #define ID_AA64ISAR0_EL1_SHA3_NONE 0
257 #define ID_AA64ISAR0_EL1_SHA3_EOR3 1
258 #define ID_AA64ISAR0_EL1_RDM __BITS(31,28)
259 #define ID_AA64ISAR0_EL1_RDM_NONE 0
260 #define ID_AA64ISAR0_EL1_RDM_SQRDML 1
261 #define ID_AA64ISAR0_EL1_ATOMIC __BITS(23,20)
262 #define ID_AA64ISAR0_EL1_ATOMIC_NONE 0
263 #define ID_AA64ISAR0_EL1_ATOMIC_SWP 1
264 #define ID_AA64ISAR0_EL1_CRC32 __BITS(19,16)
265 #define ID_AA64ISAR0_EL1_CRC32_NONE 0
266 #define ID_AA64ISAR0_EL1_CRC32_CRC32X 1
267 #define ID_AA64ISAR0_EL1_SHA2 __BITS(15,12)
268 #define ID_AA64ISAR0_EL1_SHA2_NONE 0
269 #define ID_AA64ISAR0_EL1_SHA2_SHA256HSU 1
270 #define ID_AA64ISAR0_EL1_SHA2_SHA512HSU 2
271 #define ID_AA64ISAR0_EL1_SHA1 __BITS(11,8)
272 #define ID_AA64ISAR0_EL1_SHA1_NONE 0
273 #define ID_AA64ISAR0_EL1_SHA1_SHA1CPMHSU 1
274 #define ID_AA64ISAR0_EL1_AES __BITS(7,4)
275 #define ID_AA64ISAR0_EL1_AES_NONE 0
276 #define ID_AA64ISAR0_EL1_AES_AES 1
277 #define ID_AA64ISAR0_EL1_AES_PMUL 2
278
279 AARCH64REG_READ_INLINE(id_aa64isar1_el1)
280
281 #define ID_AA64ISAR1_EL1_SPECRES __BITS(43,40)
282 #define ID_AA64ISAR1_EL1_SPECRES_NONE 0
283 #define ID_AA64ISAR1_EL1_SPECRES_SUPPORTED 1
284 #define ID_AA64ISAR1_EL1_SB __BITS(39,36)
285 #define ID_AA64ISAR1_EL1_SB_NONE 0
286 #define ID_AA64ISAR1_EL1_SB_SUPPORTED 1
287 #define ID_AA64ISAR1_EL1_FRINTTS __BITS(35,32)
288 #define ID_AA64ISAR1_EL1_FRINTTS_NONE 0
289 #define ID_AA64ISAR1_EL1_FRINTTS_SUPPORTED 1
290 #define ID_AA64ISAR1_EL1_GPI __BITS(31,28)
291 #define ID_AA64ISAR1_EL1_GPI_NONE 0
292 #define ID_AA64ISAR1_EL1_GPI_SUPPORTED 1
293 #define ID_AA64ISAR1_EL1_GPA __BITS(27,24)
294 #define ID_AA64ISAR1_EL1_GPA_NONE 0
295 #define ID_AA64ISAR1_EL1_GPA_QARMA 1
296 #define ID_AA64ISAR1_EL1_LRCPC __BITS(23,20)
297 #define ID_AA64ISAR1_EL1_LRCPC_NONE 0
298 #define ID_AA64ISAR1_EL1_LRCPC_PR 1
299 #define ID_AA64ISAR1_EL1_LRCPC_PR_UR 2
300 #define ID_AA64ISAR1_EL1_FCMA __BITS(19,16)
301 #define ID_AA64ISAR1_EL1_FCMA_NONE 0
302 #define ID_AA64ISAR1_EL1_FCMA_SUPPORTED 1
303 #define ID_AA64ISAR1_EL1_JSCVT __BITS(15,12)
304 #define ID_AA64ISAR1_EL1_JSCVT_NONE 0
305 #define ID_AA64ISAR1_EL1_JSCVT_SUPPORTED 1
306 #define ID_AA64ISAR1_EL1_API __BITS(11,8)
307 #define ID_AA64ISAR1_EL1_API_NONE 0
308 #define ID_AA64ISAR1_EL1_API_SUPPORTED 1
309 #define ID_AA64ISAR1_EL1_API_ENHANCED 2
310 #define ID_AA64ISAR1_EL1_APA __BITS(7,4)
311 #define ID_AA64ISAR1_EL1_APA_NONE 0
312 #define ID_AA64ISAR1_EL1_APA_QARMA 1
313 #define ID_AA64ISAR1_EL1_APA_QARMA_ENH 2
314 #define ID_AA64ISAR1_EL1_DPB __BITS(3,0)
315 #define ID_AA64ISAR1_EL1_DPB_NONE 0
316 #define ID_AA64ISAR1_EL1_DPB_CVAP 1
317 #define ID_AA64ISAR1_EL1_DPB_CVAP_CVADP 2
318
319 AARCH64REG_READ_INLINE(id_aa64mmfr0_el1)
320
321 #define ID_AA64MMFR0_EL1_EXS __BITS(43,40)
322 #define ID_AA64MMFR0_EL1_TGRAN4 __BITS(31,28)
323 #define ID_AA64MMFR0_EL1_TGRAN4_4KB 0
324 #define ID_AA64MMFR0_EL1_TGRAN4_NONE 15
325 #define ID_AA64MMFR0_EL1_TGRAN64 __BITS(24,27)
326 #define ID_AA64MMFR0_EL1_TGRAN64_64KB 0
327 #define ID_AA64MMFR0_EL1_TGRAN64_NONE 15
328 #define ID_AA64MMFR0_EL1_TGRAN16 __BITS(20,23)
329 #define ID_AA64MMFR0_EL1_TGRAN16_NONE 0
330 #define ID_AA64MMFR0_EL1_TGRAN16_16KB 1
331 #define ID_AA64MMFR0_EL1_BIGENDEL0 __BITS(16,19)
332 #define ID_AA64MMFR0_EL1_BIGENDEL0_NONE 0
333 #define ID_AA64MMFR0_EL1_BIGENDEL0_MIX 1
334 #define ID_AA64MMFR0_EL1_SNSMEM __BITS(12,15)
335 #define ID_AA64MMFR0_EL1_SNSMEM_NONE 0
336 #define ID_AA64MMFR0_EL1_SNSMEM_SNSMEM 1
337 #define ID_AA64MMFR0_EL1_BIGEND __BITS(8,11)
338 #define ID_AA64MMFR0_EL1_BIGEND_NONE 0
339 #define ID_AA64MMFR0_EL1_BIGEND_MIX 1
340 #define ID_AA64MMFR0_EL1_ASIDBITS __BITS(4,7)
341 #define ID_AA64MMFR0_EL1_ASIDBITS_8BIT 0
342 #define ID_AA64MMFR0_EL1_ASIDBITS_16BIT 2
343 #define ID_AA64MMFR0_EL1_PARANGE __BITS(0,3)
344 #define ID_AA64MMFR0_EL1_PARANGE_4G 0
345 #define ID_AA64MMFR0_EL1_PARANGE_64G 1
346 #define ID_AA64MMFR0_EL1_PARANGE_1T 2
347 #define ID_AA64MMFR0_EL1_PARANGE_4T 3
348 #define ID_AA64MMFR0_EL1_PARANGE_16T 4
349 #define ID_AA64MMFR0_EL1_PARANGE_256T 5
350 #define ID_AA64MMFR0_EL1_PARANGE_4P 6
351
352 AARCH64REG_READ_INLINE(id_aa64mmfr1_el1)
353
354 #define ID_AA64MMFR1_EL1_XNX __BITS(31,28)
355 #define ID_AA64MMFR1_EL1_XNX_NONE 0
356 #define ID_AA64MMFR1_EL1_XNX_SUPPORTED 1
357 #define ID_AA64MMFR1_EL1_SPECSEI __BITS(27,24)
358 #define ID_AA64MMFR1_EL1_SPECSEI_NONE 0
359 #define ID_AA64MMFR1_EL1_SPECSEI_EXTINT 1
360 #define ID_AA64MMFR1_EL1_PAN __BITS(23,20)
361 #define ID_AA64MMFR1_EL1_PAN_NONE 0
362 #define ID_AA64MMFR1_EL1_PAN_SUPPORTED 1
363 #define ID_AA64MMFR1_EL1_PAN_S1E1 2
364 #define ID_AA64MMFR1_EL1_LO __BITS(19,16)
365 #define ID_AA64MMFR1_EL1_LO_NONE 0
366 #define ID_AA64MMFR1_EL1_LO_SUPPORTED 1
367 #define ID_AA64MMFR1_EL1_HPDS __BITS(15,12)
368 #define ID_AA64MMFR1_EL1_HPDS_NONE 0
369 #define ID_AA64MMFR1_EL1_HPDS_SUPPORTED 1
370 #define ID_AA64MMFR1_EL1_HPDS_EXTRA_PTD 2
371 #define ID_AA64MMFR1_EL1_VH __BITS(11,8)
372 #define ID_AA64MMFR1_EL1_VH_NONE 0
373 #define ID_AA64MMFR1_EL1_VH_SUPPORTED 1
374 #define ID_AA64MMFR1_EL1_VMIDBITS __BITS(7,4)
375 #define ID_AA64MMFR1_EL1_VMIDBITS_8BIT 0
376 #define ID_AA64MMFR1_EL1_VMIDBITS_16BIT 2
377 #define ID_AA64MMFR1_EL1_HAFDBS __BITS(3,0)
378 #define ID_AA64MMFR1_EL1_HAFDBS_NONE 0
379 #define ID_AA64MMFR1_EL1_HAFDBS_A 1
380 #define ID_AA64MMFR1_EL1_HAFDBS_AD 2
381
382 AARCH64REG_READ_INLINE3(id_aa64mmfr2_el1, id_aa64mmfr2_el1,
383 __attribute__((target("arch=armv8.2-a"))))
384
385 #define ID_AA64MMFR2_EL1_E0PD __BITS(63,60)
386 #define ID_AA64MMFR2_EL1_E0PD_NONE 0
387 #define ID_AA64MMFR2_EL1_E0PD_SUPPORTED 1
388 #define ID_AA64MMFR2_EL1_EVT __BITS(59,56)
389 #define ID_AA64MMFR2_EL1_EVT_NONE 0
390 #define ID_AA64MMFR2_EL1_EVT_TO_TI 1
391 #define ID_AA64MMFR2_EL1_EVT_TO_TI_TTL 2
392 #define ID_AA64MMFR2_EL1_BBM __BITS(55,52)
393 #define ID_AA64MMFR2_EL1_BBM_L0 0
394 #define ID_AA64MMFR2_EL1_BBM_L1 1
395 #define ID_AA64MMFR2_EL1_BBM_L2 2
396 #define ID_AA64MMFR2_EL1_TTL __BITS(51,48)
397 #define ID_AA64MMFR2_EL1_TTL_NONE 0
398 #define ID_AA64MMFR2_EL1_TTL_SUPPORTED 1
399 #define ID_AA64MMFR2_EL1_FWB __BITS(43,40)
400 #define ID_AA64MMFR2_EL1_FWB_NONE 0
401 #define ID_AA64MMFR2_EL1_FWB_SUPPORTED 1
402 #define ID_AA64MMFR2_EL1_IDS __BITS(39,36)
403 #define ID_AA64MMFR2_EL1_IDS_0X0 0
404 #define ID_AA64MMFR2_EL1_IDS_0X18 1
405 #define ID_AA64MMFR2_EL1_AT __BITS(35,32)
406 #define ID_AA64MMFR2_EL1_AT_NONE 0
407 #define ID_AA64MMFR2_EL1_AT_16BIT 1
408 #define ID_AA64MMFR2_EL1_ST __BITS(31,28)
409 #define ID_AA64MMFR2_EL1_ST_39 0
410 #define ID_AA64MMFR2_EL1_ST_48 1
411 #define ID_AA64MMFR2_EL1_NV __BITS(27,24)
412 #define ID_AA64MMFR2_EL1_NV_NONE 0
413 #define ID_AA64MMFR2_EL1_NV_HCR 1
414 #define ID_AA64MMFR2_EL1_NV_HCR_VNCR 2
415 #define ID_AA64MMFR2_EL1_CCIDX __BITS(23,20)
416 #define ID_AA64MMFR2_EL1_CCIDX_32BIT 0
417 #define ID_AA64MMFR2_EL1_CCIDX_64BIT 1
418 #define ID_AA64MMFR2_EL1_VARANGE __BITS(19,16)
419 #define ID_AA64MMFR2_EL1_VARANGE_48BIT 0
420 #define ID_AA64MMFR2_EL1_VARANGE_52BIT 1
421 #define ID_AA64MMFR2_EL1_IESB __BITS(15,12)
422 #define ID_AA64MMFR2_EL1_IESB_NONE 0
423 #define ID_AA64MMFR2_EL1_IESB_SUPPORTED 1
424 #define ID_AA64MMFR2_EL1_LSM __BITS(11,8)
425 #define ID_AA64MMFR2_EL1_LSM_NONE 0
426 #define ID_AA64MMFR2_EL1_LSM_SUPPORTED 1
427 #define ID_AA64MMFR2_EL1_UAO __BITS(7,4)
428 #define ID_AA64MMFR2_EL1_UAO_NONE 0
429 #define ID_AA64MMFR2_EL1_UAO_SUPPORTED 1
430 #define ID_AA64MMFR2_EL1_CNP __BITS(3,0)
431 #define ID_AA64MMFR2_EL1_CNP_NONE 0
432 #define ID_AA64MMFR2_EL1_CNP_SUPPORTED 1
433
434 AARCH64REG_READ_INLINE2(a72_cpuactlr_el1, s3_1_c15_c2_0)
435 AARCH64REG_READ_INLINE(id_aa64pfr0_el1)
436 AARCH64REG_READ_INLINE(id_aa64pfr1_el1)
437
438 #define ID_AA64PFR1_EL1_RASFRAC __BITS(15,12)
439 #define ID_AA64PFR1_EL1_RASFRAC_NORMAL 0
440 #define ID_AA64PFR1_EL1_RASFRAC_EXTRA 1
441 #define ID_AA64PFR1_EL1_MTE __BITS(11,8)
442 #define ID_AA64PFR1_EL1_MTE_NONE 0
443 #define ID_AA64PFR1_EL1_MTE_PARTIAL 1
444 #define ID_AA64PFR1_EL1_MTE_SUPPORTED 2
445 #define ID_AA64PFR1_EL1_SSBS __BITS(7,4)
446 #define ID_AA64PFR1_EL1_SSBS_NONE 0
447 #define ID_AA64PFR1_EL1_SSBS_SUPPORTED 1
448 #define ID_AA64PFR1_EL1_SSBS_MSR_MRS 2
449 #define ID_AA64PFR1_EL1_BT __BITS(3,0)
450 #define ID_AA64PFR1_EL1_BT_NONE 0
451 #define ID_AA64PFR1_EL1_BT_SUPPORTED 1
452
453 AARCH64REG_READ_INLINE(id_aa64zfr0_el1)
454 AARCH64REG_READ_INLINE(id_pfr1_el1)
455 AARCH64REG_READ_INLINE(isr_el1)
456 AARCH64REG_READ_INLINE(midr_el1)
457 AARCH64REG_READ_INLINE(mpidr_el1)
458
459 #define MIDR_EL1_IMPL __BITS(31,24) // Implementor
460 #define MIDR_EL1_VARIANT __BITS(23,20) // CPU Variant
461 #define MIDR_EL1_ARCH __BITS(19,16) // Architecture
462 #define MIDR_EL1_PARTNUM __BITS(15,4) // PartNum
463 #define MIDR_EL1_REVISION __BITS(3,0) // Revision
464
465 #define MPIDR_AFF3 __BITS(32,39)
466 #define MPIDR_U __BIT(30) // 1 = Uni-Processor System
467 #define MPIDR_MT __BIT(24) // 1 = SMT(AFF0 is logical)
468 #define MPIDR_AFF2 __BITS(16,23)
469 #define MPIDR_AFF1 __BITS(8,15)
470 #define MPIDR_AFF0 __BITS(0,7)
471
472 AARCH64REG_READ_INLINE(mvfr0_el1)
473
474 #define MVFR0_FPROUND __BITS(31,28)
475 #define MVFR0_FPROUND_NEAREST 0
476 #define MVFR0_FPROUND_ALL 1
477 #define MVFR0_FPSHVEC __BITS(27,24)
478 #define MVFR0_FPSHVEC_NONE 0
479 #define MVFR0_FPSHVEC_SHVEC 1
480 #define MVFR0_FPSQRT __BITS(23,20)
481 #define MVFR0_FPSQRT_NONE 0
482 #define MVFR0_FPSQRT_VSQRT 1
483 #define MVFR0_FPDIVIDE __BITS(19,16)
484 #define MVFR0_FPDIVIDE_NONE 0
485 #define MVFR0_FPDIVIDE_VDIV 1
486 #define MVFR0_FPTRAP __BITS(15,12)
487 #define MVFR0_FPTRAP_NONE 0
488 #define MVFR0_FPTRAP_TRAP 1
489 #define MVFR0_FPDP __BITS(11,8)
490 #define MVFR0_FPDP_NONE 0
491 #define MVFR0_FPDP_VFPV2 1
492 #define MVFR0_FPDP_VFPV3 2
493 #define MVFR0_FPSP __BITS(7,4)
494 #define MVFR0_FPSP_NONE 0
495 #define MVFR0_FPSP_VFPV2 1
496 #define MVFR0_FPSP_VFPV3 2
497 #define MVFR0_SIMDREG __BITS(3,0)
498 #define MVFR0_SIMDREG_NONE 0
499 #define MVFR0_SIMDREG_16x64 1
500 #define MVFR0_SIMDREG_32x64 2
501
502 AARCH64REG_READ_INLINE(mvfr1_el1)
503
504 #define MVFR1_SIMDFMAC __BITS(31,28)
505 #define MVFR1_SIMDFMAC_NONE 0
506 #define MVFR1_SIMDFMAC_FMAC 1
507 #define MVFR1_FPHP __BITS(27,24)
508 #define MVFR1_FPHP_NONE 0
509 #define MVFR1_FPHP_HALF_SINGLE 1
510 #define MVFR1_FPHP_HALF_DOUBLE 2
511 #define MVFR1_FPHP_HALF_ARITH 3
512 #define MVFR1_SIMDHP __BITS(23,20)
513 #define MVFR1_SIMDHP_NONE 0
514 #define MVFR1_SIMDHP_HALF 1
515 #define MVFR1_SIMDHP_HALF_ARITH 3
516 #define MVFR1_SIMDSP __BITS(19,16)
517 #define MVFR1_SIMDSP_NONE 0
518 #define MVFR1_SIMDSP_SINGLE 1
519 #define MVFR1_SIMDINT __BITS(15,12)
520 #define MVFR1_SIMDINT_NONE 0
521 #define MVFR1_SIMDINT_INTEGER 1
522 #define MVFR1_SIMDLS __BITS(11,8)
523 #define MVFR1_SIMDLS_NONE 0
524 #define MVFR1_SIMDLS_LOADSTORE 1
525 #define MVFR1_FPDNAN __BITS(7,4)
526 #define MVFR1_FPDNAN_NONE 0
527 #define MVFR1_FPDNAN_NAN 1
528 #define MVFR1_FPFTZ __BITS(3,0)
529 #define MVFR1_FPFTZ_NONE 0
530 #define MVFR1_FPFTZ_DENORMAL 1
531
532 AARCH64REG_READ_INLINE(mvfr2_el1)
533
534 #define MVFR2_FPMISC __BITS(7,4)
535 #define MVFR2_FPMISC_NONE 0
536 #define MVFR2_FPMISC_SEL 1
537 #define MVFR2_FPMISC_DROUND 2
538 #define MVFR2_FPMISC_ROUNDINT 3
539 #define MVFR2_FPMISC_MAXMIN 4
540 #define MVFR2_SIMDMISC __BITS(3,0)
541 #define MVFR2_SIMDMISC_NONE 0
542 #define MVFR2_SIMDMISC_DROUND 1
543 #define MVFR2_SIMDMISC_ROUNDINT 2
544 #define MVFR2_SIMDMISC_MAXMIN 3
545
546 AARCH64REG_READ_INLINE(revidr_el1)
547
548 /*
549 * These are read/write registers
550 */
551 AARCH64REG_READ_INLINE(cpacr_el1) // Coprocessor Access Control Regiser
552 AARCH64REG_WRITE_INLINE(cpacr_el1)
553
554 #define CPACR_TTA __BIT(28) // System Register Access Traps
555 #define CPACR_FPEN __BITS(21,20)
556 #define CPACR_FPEN_NONE __SHIFTIN(0, CPACR_FPEN)
557 #define CPACR_FPEN_EL1 __SHIFTIN(1, CPACR_FPEN)
558 #define CPACR_FPEN_NONE_2 __SHIFTIN(2, CPACR_FPEN)
559 #define CPACR_FPEN_ALL __SHIFTIN(3, CPACR_FPEN)
560
561 AARCH64REG_READ_INLINE(csselr_el1) // Cache Size Selection Register
562 AARCH64REG_WRITE_INLINE(csselr_el1)
563
564 #define CSSELR_LEVEL __BITS(3,1) // Cache level of required cache
565 #define CSSELR_IND __BIT(0) // Instruction not Data bit
566
567 AARCH64REG_READ_INLINE(daif) // Debug Async Irq Fiq mask register
568 AARCH64REG_WRITE_INLINE(daif)
569 AARCH64REG_WRITEIMM_INLINE(daifclr)
570 AARCH64REG_WRITEIMM_INLINE(daifset)
571
572 #define DAIF_D __BIT(9) // Debug Exception Mask
573 #define DAIF_A __BIT(8) // SError Abort Mask
574 #define DAIF_I __BIT(7) // IRQ Mask
575 #define DAIF_F __BIT(6) // FIQ Mask
576 #define DAIF_SETCLR_SHIFT 6 // for daifset/daifclr #imm shift
577
578 AARCH64REG_READ_INLINE(elr_el1) // Exception Link Register
579 AARCH64REG_WRITE_INLINE(elr_el1)
580
581 AARCH64REG_READ_INLINE(esr_el1) // Exception Symdrone Register
582 AARCH64REG_WRITE_INLINE(esr_el1)
583
584 #define ESR_EC __BITS(31,26) // Exception Cause
585 #define ESR_EC_UNKNOWN 0x00 // AXX: Unknown Reason
586 #define ESR_EC_WFX 0x01 // AXX: WFI or WFE instruction execution
587 #define ESR_EC_CP15_RT 0x03 // A32: MCR/MRC access to CP15 !EC=0
588 #define ESR_EC_CP15_RRT 0x04 // A32: MCRR/MRRC access to CP15 !EC=0
589 #define ESR_EC_CP14_RT 0x05 // A32: MCR/MRC access to CP14
590 #define ESR_EC_CP14_DT 0x06 // A32: LDC/STC access to CP14
591 #define ESR_EC_FP_ACCESS 0x07 // AXX: Access to SIMD/FP Registers
592 #define ESR_EC_FPID 0x08 // A32: MCR/MRC access to CP10 !EC=7
593 #define ESR_EC_CP14_RRT 0x0c // A32: MRRC access to CP14
594 #define ESR_EC_BTE_A64 0x0d // A64: Branch Target Exception (V8.5)
595 #define ESR_EC_ILL_STATE 0x0e // AXX: Illegal Execution State
596 #define ESR_EC_SVC_A32 0x11 // A32: SVC Instruction Execution
597 #define ESR_EC_HVC_A32 0x12 // A32: HVC Instruction Execution
598 #define ESR_EC_SMC_A32 0x13 // A32: SMC Instruction Execution
599 #define ESR_EC_SVC_A64 0x15 // A64: SVC Instruction Execution
600 #define ESR_EC_HVC_A64 0x16 // A64: HVC Instruction Execution
601 #define ESR_EC_SMC_A64 0x17 // A64: SMC Instruction Execution
602 #define ESR_EC_SYS_REG 0x18 // A64: MSR/MRS/SYS instruction (!EC0/1/7)
603 #define ESR_EC_INSN_ABT_EL0 0x20 // AXX: Instruction Abort (EL0)
604 #define ESR_EC_INSN_ABT_EL1 0x21 // AXX: Instruction Abort (EL1)
605 #define ESR_EC_PC_ALIGNMENT 0x22 // AXX: Misaligned PC
606 #define ESR_EC_DATA_ABT_EL0 0x24 // AXX: Data Abort (EL0)
607 #define ESR_EC_DATA_ABT_EL1 0x25 // AXX: Data Abort (EL1)
608 #define ESR_EC_SP_ALIGNMENT 0x26 // AXX: Misaligned SP
609 #define ESR_EC_FP_TRAP_A32 0x28 // A32: FP Exception
610 #define ESR_EC_FP_TRAP_A64 0x2c // A64: FP Exception
611 #define ESR_EC_SERROR 0x2f // AXX: SError Interrupt
612 #define ESR_EC_BRKPNT_EL0 0x30 // AXX: Breakpoint Exception (EL0)
613 #define ESR_EC_BRKPNT_EL1 0x31 // AXX: Breakpoint Exception (EL1)
614 #define ESR_EC_SW_STEP_EL0 0x32 // AXX: Software Step (EL0)
615 #define ESR_EC_SW_STEP_EL1 0x33 // AXX: Software Step (EL1)
616 #define ESR_EC_WTCHPNT_EL0 0x34 // AXX: Watchpoint (EL0)
617 #define ESR_EC_WTCHPNT_EL1 0x35 // AXX: Watchpoint (EL1)
618 #define ESR_EC_BKPT_INSN_A32 0x38 // A32: BKPT Instruction Execution
619 #define ESR_EC_VECTOR_CATCH 0x3a // A32: Vector Catch Exception
620 #define ESR_EC_BKPT_INSN_A64 0x3c // A64: BKPT Instruction Execution
621 #define ESR_IL __BIT(25) // Instruction Length (1=32-bit)
622 #define ESR_ISS __BITS(24,0) // Instruction Specific Syndrome
623 #define ESR_ISS_CV __BIT(24) // common
624 #define ESR_ISS_COND __BITS(23,20) // common
625 #define ESR_ISS_WFX_TRAP_INSN __BIT(0) // for ESR_EC_WFX
626 #define ESR_ISS_MRC_OPC2 __BITS(19,17) // for ESR_EC_CP15_RT
627 #define ESR_ISS_MRC_OPC1 __BITS(16,14) // for ESR_EC_CP15_RT
628 #define ESR_ISS_MRC_CRN __BITS(13,10) // for ESR_EC_CP15_RT
629 #define ESR_ISS_MRC_RT __BITS(9,5) // for ESR_EC_CP15_RT
630 #define ESR_ISS_MRC_CRM __BITS(4,1) // for ESR_EC_CP15_RT
631 #define ESR_ISS_MRC_DIRECTION __BIT(0) // for ESR_EC_CP15_RT
632 #define ESR_ISS_MCRR_OPC1 __BITS(19,16) // for ESR_EC_CP15_RRT
633 #define ESR_ISS_MCRR_RT2 __BITS(14,10) // for ESR_EC_CP15_RRT
634 #define ESR_ISS_MCRR_RT __BITS(9,5) // for ESR_EC_CP15_RRT
635 #define ESR_ISS_MCRR_CRM __BITS(4,1) // for ESR_EC_CP15_RRT
636 #define ESR_ISS_MCRR_DIRECTION __BIT(0) // for ESR_EC_CP15_RRT
637 #define ESR_ISS_HVC_IMM16 __BITS(15,0) // for ESR_EC_{SVC,HVC}
638 // ...
639 #define ESR_ISS_INSNABORT_EA __BIT(9) // for ESC_RC_INSN_ABT_EL[01]
640 #define ESR_ISS_INSNABORT_S1PTW __BIT(7) // for ESC_RC_INSN_ABT_EL[01]
641 #define ESR_ISS_INSNABORT_IFSC __BITS(0,5) // for ESC_RC_INSN_ABT_EL[01]
642 #define ESR_ISS_DATAABORT_ISV __BIT(24) // for ESC_RC_DATA_ABT_EL[01]
643 #define ESR_ISS_DATAABORT_SAS __BITS(23,22) // for ESC_RC_DATA_ABT_EL[01]
644 #define ESR_ISS_DATAABORT_SSE __BIT(21) // for ESC_RC_DATA_ABT_EL[01]
645 #define ESR_ISS_DATAABORT_SRT __BITS(19,16) // for ESC_RC_DATA_ABT_EL[01]
646 #define ESR_ISS_DATAABORT_SF __BIT(15) // for ESC_RC_DATA_ABT_EL[01]
647 #define ESR_ISS_DATAABORT_AR __BIT(14) // for ESC_RC_DATA_ABT_EL[01]
648 #define ESR_ISS_DATAABORT_EA __BIT(9) // for ESC_RC_DATA_ABT_EL[01]
649 #define ESR_ISS_DATAABORT_CM __BIT(8) // for ESC_RC_DATA_ABT_EL[01]
650 #define ESR_ISS_DATAABORT_S1PTW __BIT(7) // for ESC_RC_DATA_ABT_EL[01]
651 #define ESR_ISS_DATAABORT_WnR __BIT(6) // for ESC_RC_DATA_ABT_EL[01]
652 #define ESR_ISS_DATAABORT_DFSC __BITS(0,5) // for ESC_RC_DATA_ABT_EL[01]
653
654 #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_0 0x00
655 #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_1 0x01
656 #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_2 0x02
657 #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_3 0x03
658 #define ESR_ISS_FSC_TRANSLATION_FAULT_0 0x04
659 #define ESR_ISS_FSC_TRANSLATION_FAULT_1 0x05
660 #define ESR_ISS_FSC_TRANSLATION_FAULT_2 0x06
661 #define ESR_ISS_FSC_TRANSLATION_FAULT_3 0x07
662 #define ESR_ISS_FSC_ACCESS_FAULT_0 0x08
663 #define ESR_ISS_FSC_ACCESS_FAULT_1 0x09
664 #define ESR_ISS_FSC_ACCESS_FAULT_2 0x0a
665 #define ESR_ISS_FSC_ACCESS_FAULT_3 0x0b
666 #define ESR_ISS_FSC_PERM_FAULT_0 0x0c
667 #define ESR_ISS_FSC_PERM_FAULT_1 0x0d
668 #define ESR_ISS_FSC_PERM_FAULT_2 0x0e
669 #define ESR_ISS_FSC_PERM_FAULT_3 0x0f
670 #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT 0x10
671 #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_0 0x14
672 #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_1 0x15
673 #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_2 0x16
674 #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_3 0x17
675 #define ESR_ISS_FSC_SYNC_PARITY_ERROR 0x18
676 #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_0 0x1c
677 #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_1 0x1d
678 #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_2 0x1e
679 #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_3 0x1f
680 #define ESR_ISS_FSC_ALIGNMENT_FAULT 0x21
681 #define ESR_ISS_FSC_TLB_CONFLICT_FAULT 0x30
682 #define ESR_ISS_FSC_LOCKDOWN_ABORT 0x34
683 #define ESR_ISS_FSC_UNSUPPORTED_EXCLUSIVE 0x35
684 #define ESR_ISS_FSC_FIRST_LEVEL_DOMAIN_FAULT 0x3d
685 #define ESR_ISS_FSC_SECOND_LEVEL_DOMAIN_FAULT 0x3e
686
687
688 AARCH64REG_READ_INLINE(far_el1) // Fault Address Register
689 AARCH64REG_WRITE_INLINE(far_el1)
690
691 AARCH64REG_READ_INLINE2(l2ctlr_el1, s3_1_c11_c0_2) // Cortex-A53,57,72,73
692 AARCH64REG_WRITE_INLINE2(l2ctlr_el1, s3_1_c11_c0_2) // Cortex-A53,57,72,73
693
694 #define L2CTLR_NUMOFCORE __BITS(25,24) // Number of cores
695 #define L2CTLR_CPUCACHEPROT __BIT(22) // CPU Cache Protection
696 #define L2CTLR_SCUL2CACHEPROT __BIT(21) // SCU-L2 Cache Protection
697 #define L2CTLR_L2_INPUT_LATENCY __BIT(5) // L2 Data RAM input latency
698 #define L2CTLR_L2_OUTPUT_LATENCY __BIT(0) // L2 Data RAM output latency
699
700 AARCH64REG_READ_INLINE(mair_el1) // Memory Attribute Indirection Register
701 AARCH64REG_WRITE_INLINE(mair_el1)
702
703 #define MAIR_ATTR0 __BITS(7,0)
704 #define MAIR_ATTR1 __BITS(15,8)
705 #define MAIR_ATTR2 __BITS(23,16)
706 #define MAIR_ATTR3 __BITS(31,24)
707 #define MAIR_ATTR4 __BITS(39,32)
708 #define MAIR_ATTR5 __BITS(47,40)
709 #define MAIR_ATTR6 __BITS(55,48)
710 #define MAIR_ATTR7 __BITS(63,56)
711 #define MAIR_DEVICE_nGnRnE 0x00 // NoGathering,NoReordering,NoEarlyWriteAck.
712 #define MAIR_DEVICE_nGnRE 0x04 // NoGathering,NoReordering,EarlyWriteAck.
713 #define MAIR_NORMAL_NC 0x44
714 #define MAIR_NORMAL_WT 0xbb
715 #define MAIR_NORMAL_WB 0xff
716
717 AARCH64REG_READ_INLINE(par_el1) // Physical Address Register
718 AARCH64REG_WRITE_INLINE(par_el1)
719
720 #define PAR_ATTR __BITS(63,56) // F=0 memory attributes
721 #define PAR_PA __BITS(51,12) // F=0 physical address
722 #define PAR_PA_SHIFT 12
723 #define PAR_NS __BIT(9) // F=0 non-secure
724 #define PAR_S __BIT(9) // F=1 failure stage
725 #define PAR_SHA __BITS(8,7) // F=0 shareability attribute
726 #define PAR_SHA_NONE 0
727 #define PAR_SHA_OUTER 2
728 #define PAR_SHA_INNER 3
729 #define PAR_PTW __BIT(8) // F=1 partial table walk
730 #define PAR_FST __BITS(6,1) // F=1 fault status code
731 #define PAR_F __BIT(0) // translation failed
732
733 AARCH64REG_READ_INLINE(rmr_el1) // Reset Management Register
734 AARCH64REG_WRITE_INLINE(rmr_el1)
735
736 AARCH64REG_READ_INLINE(rvbar_el1) // Reset Vector Base Address Register
737 AARCH64REG_WRITE_INLINE(rvbar_el1)
738
739 AARCH64REG_ATWRITE_INLINE(s1e0r); // Address Translate Stages 1
740 AARCH64REG_ATWRITE_INLINE(s1e0w);
741 AARCH64REG_ATWRITE_INLINE(s1e1r);
742 AARCH64REG_ATWRITE_INLINE(s1e1w);
743
744 AARCH64REG_READ_INLINE(sctlr_el1) // System Control Register
745 AARCH64REG_WRITE_INLINE(sctlr_el1)
746
747 #define SCTLR_RES0 0xc8222400 // Reserved ARMv8.0, write 0
748 #define SCTLR_RES1 0x30d00800 // Reserved ARMv8.0, write 1
749 #define SCTLR_M __BIT(0)
750 #define SCTLR_A __BIT(1)
751 #define SCTLR_C __BIT(2)
752 #define SCTLR_SA __BIT(3)
753 #define SCTLR_SA0 __BIT(4)
754 #define SCTLR_CP15BEN __BIT(5)
755 #define SCTLR_nAA __BIT(6)
756 #define SCTLR_ITD __BIT(7)
757 #define SCTLR_SED __BIT(8)
758 #define SCTLR_UMA __BIT(9)
759 #define SCTLR_EnRCTX __BIT(10)
760 #define SCTLR_EOS __BIT(11)
761 #define SCTLR_I __BIT(12)
762 #define SCTLR_EnDB __BIT(13)
763 #define SCTLR_DZE __BIT(14)
764 #define SCTLR_UCT __BIT(15)
765 #define SCTLR_nTWI __BIT(16)
766 #define SCTLR_nTWE __BIT(18)
767 #define SCTLR_WXN __BIT(19)
768 #define SCTLR_TSCXT __BIT(20)
769 #define SCTLR_IESB __BIT(21)
770 #define SCTLR_EIS __BIT(22)
771 #define SCTLR_SPAN __BIT(23)
772 #define SCTLR_EOE __BIT(24)
773 #define SCTLR_EE __BIT(25)
774 #define SCTLR_UCI __BIT(26)
775 #define SCTLR_EnDA __BIT(27)
776 #define SCTLR_nTLSMD __BIT(28)
777 #define SCTLR_LSMAOE __BIT(29)
778 #define SCTLR_EnIB __BIT(30)
779 #define SCTLR_EnIA __BIT(31)
780 #define SCTLR_BT0 __BIT(35)
781 #define SCTLR_BT1 __BIT(36)
782 #define SCTLR_ITFSB __BIT(37)
783 #define SCTLR_TCF0 __BITS(39,38)
784 #define SCTLR_TCF __BITS(41,40)
785 #define SCTLR_ATA0 __BIT(42)
786 #define SCTLR_ATA __BIT(43)
787 #define SCTLR_DSSBS __BIT(44)
788
789 static __inline void
790 reg_APIAKeyLo_EL1_write(uint64_t __val)
791 {
792 __asm __volatile(".arch armv8.3-a+pac\n"
793 "msr APIAKeyLo_EL1, %0" :: "r"(__val));
794 }
795
796 static __inline void
797 reg_APIAKeyHi_EL1_write(uint64_t __val)
798 {
799 __asm __volatile(".arch armv8.3-a+pac\n"
800 "msr APIAKeyHi_EL1, %0" :: "r"(__val));
801 }
802
803 #define PTR_VA_RANGE_SELECT __BIT(55)
804 #define PTR_PAC_MASK (__BITS(63,56) | __BITS(54, 48))
805
806 static __inline uint64_t
807 ptr_strip_pac(uint64_t __val)
808 {
809 if (__val & PTR_VA_RANGE_SELECT)
810 return __val | PTR_PAC_MASK;
811 return __val & ~PTR_PAC_MASK;
812 }
813
814 // current EL stack pointer
815 static __inline uint64_t
816 reg_sp_read(void)
817 {
818 uint64_t __rv;
819 __asm __volatile ("mov %0, sp" : "=r"(__rv));
820 return __rv;
821 }
822
823 AARCH64REG_READ_INLINE(sp_el0) // EL0 Stack Pointer
824 AARCH64REG_WRITE_INLINE(sp_el0)
825
826 AARCH64REG_READ_INLINE(spsel) // Stack Pointer Select
827 AARCH64REG_WRITE_INLINE(spsel)
828
829 #define SPSEL_SP __BIT(0); // use SP_EL0 at all exception levels
830
831 AARCH64REG_READ_INLINE(spsr_el1) // Saved Program Status Register
832 AARCH64REG_WRITE_INLINE(spsr_el1)
833
834 #define SPSR_NZCV __BITS(31,28) // mask of N Z C V
835 #define SPSR_N __BIT(31) // Negative
836 #define SPSR_Z __BIT(30) // Zero
837 #define SPSR_C __BIT(29) // Carry
838 #define SPSR_V __BIT(28) // oVerflow
839 #define SPSR_A32_Q __BIT(27) // A32: Overflow
840 #define SPSR_A32_IT1 __BIT(26) // A32: IT[1]
841 #define SPSR_A32_IT0 __BIT(25) // A32: IT[0]
842 #define SPSR_SS __BIT(21) // Software Step
843 #define SPSR_SS_SHIFT 21
844 #define SPSR_IL __BIT(20) // Instruction Length
845 #define SPSR_GE __BITS(19,16) // A32: SIMD GE
846 #define SPSR_IT7 __BIT(15) // A32: IT[7]
847 #define SPSR_IT6 __BIT(14) // A32: IT[6]
848 #define SPSR_IT5 __BIT(13) // A32: IT[5]
849 #define SPSR_IT4 __BIT(12) // A32: IT[4]
850 #define SPSR_IT3 __BIT(11) // A32: IT[3]
851 #define SPSR_IT2 __BIT(10) // A32: IT[2]
852 #define SPSR_A64_BTYPE __BIT(11,10) // A64: BTYPE
853 #define SPSR_A64_D __BIT(9) // A64: Debug Exception Mask
854 #define SPSR_A32_E __BIT(9) // A32: BE Endian Mode
855 #define SPSR_A __BIT(8) // Async abort (SError) Mask
856 #define SPSR_I __BIT(7) // IRQ Mask
857 #define SPSR_F __BIT(6) // FIQ Mask
858 #define SPSR_A32_T __BIT(5) // A32 Thumb Mode
859 #define SPSR_A32 __BIT(4) // A32 Mode (a part of SPSR_M)
860 #define SPSR_M __BITS(4,0) // Execution State
861 #define SPSR_M_EL3H 0x0d
862 #define SPSR_M_EL3T 0x0c
863 #define SPSR_M_EL2H 0x09
864 #define SPSR_M_EL2T 0x08
865 #define SPSR_M_EL1H 0x05
866 #define SPSR_M_EL1T 0x04
867 #define SPSR_M_EL0T 0x00
868 #define SPSR_M_SYS32 0x1f
869 #define SPSR_M_UND32 0x1b
870 #define SPSR_M_ABT32 0x17
871 #define SPSR_M_SVC32 0x13
872 #define SPSR_M_IRQ32 0x12
873 #define SPSR_M_FIQ32 0x11
874 #define SPSR_M_USR32 0x10
875
876 AARCH64REG_READ_INLINE(tcr_el1) // Translation Control Register
877 AARCH64REG_WRITE_INLINE(tcr_el1)
878
879
880 /* TCR_EL1 - Translation Control Register */
881 #define TCR_TBI1 __BIT(38) /* ignore Top Byte TTBR1_EL1 */
882 #define TCR_TBI0 __BIT(37) /* ignore Top Byte TTBR0_EL1 */
883 #define TCR_AS64K __BIT(36) /* Use 64K ASIDs */
884 #define TCR_IPS __BITS(34,32) /* Intermediate PhysAdr Size */
885 #define TCR_IPS_4PB __SHIFTIN(6,TCR_IPS) /* 52 bits ( 4 PB) */
886 #define TCR_IPS_256TB __SHIFTIN(5,TCR_IPS) /* 48 bits (256 TB) */
887 #define TCR_IPS_16TB __SHIFTIN(4,TCR_IPS) /* 44 bits (16 TB) */
888 #define TCR_IPS_4TB __SHIFTIN(3,TCR_IPS) /* 42 bits ( 4 TB) */
889 #define TCR_IPS_1TB __SHIFTIN(2,TCR_IPS) /* 40 bits ( 1 TB) */
890 #define TCR_IPS_64GB __SHIFTIN(1,TCR_IPS) /* 36 bits (64 GB) */
891 #define TCR_IPS_4GB __SHIFTIN(0,TCR_IPS) /* 32 bits (4 GB) */
892 #define TCR_TG1 __BITS(31,30) /* TTBR1 Page Granule Size */
893 #define TCR_TG1_16KB __SHIFTIN(1,TCR_TG1) /* 16KB page size */
894 #define TCR_TG1_4KB __SHIFTIN(2,TCR_TG1) /* 4KB page size */
895 #define TCR_TG1_64KB __SHIFTIN(3,TCR_TG1) /* 64KB page size */
896 #define TCR_SH1 __BITS(29,28)
897 #define TCR_SH1_NONE __SHIFTIN(0,TCR_SH1)
898 #define TCR_SH1_OUTER __SHIFTIN(2,TCR_SH1)
899 #define TCR_SH1_INNER __SHIFTIN(3,TCR_SH1)
900 #define TCR_ORGN1 __BITS(27,26) /* TTBR1 Outer cacheability */
901 #define TCR_ORGN1_NC __SHIFTIN(0,TCR_ORGN1) /* Non Cacheable */
902 #define TCR_ORGN1_WB_WA __SHIFTIN(1,TCR_ORGN1) /* WriteBack WriteAllocate */
903 #define TCR_ORGN1_WT __SHIFTIN(2,TCR_ORGN1) /* WriteThrough */
904 #define TCR_ORGN1_WB __SHIFTIN(3,TCR_ORGN1) /* WriteBack */
905 #define TCR_IRGN1 __BITS(25,24) /* TTBR1 Inner cacheability */
906 #define TCR_IRGN1_NC __SHIFTIN(0,TCR_IRGN1) /* Non Cacheable */
907 #define TCR_IRGN1_WB_WA __SHIFTIN(1,TCR_IRGN1) /* WriteBack WriteAllocate */
908 #define TCR_IRGN1_WT __SHIFTIN(2,TCR_IRGN1) /* WriteThrough */
909 #define TCR_IRGN1_WB __SHIFTIN(3,TCR_IRGN1) /* WriteBack */
910 #define TCR_EPD1 __BIT(23) /* Walk Disable for TTBR1_EL1 */
911 #define TCR_A1 __BIT(22) /* ASID is in TTBR1_EL1 */
912 #define TCR_T1SZ __BITS(21,16) /* Size offset for TTBR1_EL1 */
913 #define TCR_TG0 __BITS(15,14) /* TTBR0 Page Granule Size */
914 #define TCR_TG0_4KB __SHIFTIN(0,TCR_TG0) /* 4KB page size */
915 #define TCR_TG0_64KB __SHIFTIN(1,TCR_TG0) /* 64KB page size */
916 #define TCR_TG0_16KB __SHIFTIN(2,TCR_TG0) /* 16KB page size */
917 #define TCR_SH0 __BITS(13,12)
918 #define TCR_SH0_NONE __SHIFTIN(0,TCR_SH0)
919 #define TCR_SH0_OUTER __SHIFTIN(2,TCR_SH0)
920 #define TCR_SH0_INNER __SHIFTIN(3,TCR_SH0)
921 #define TCR_ORGN0 __BITS(11,10) /* TTBR0 Outer cacheability */
922 #define TCR_ORGN0_NC __SHIFTIN(0,TCR_ORGN0) /* Non Cacheable */
923 #define TCR_ORGN0_WB_WA __SHIFTIN(1,TCR_ORGN0) /* WriteBack WriteAllocate */
924 #define TCR_ORGN0_WT __SHIFTIN(2,TCR_ORGN0) /* WriteThrough */
925 #define TCR_ORGN0_WB __SHIFTIN(3,TCR_ORGN0) /* WriteBack */
926 #define TCR_IRGN0 __BITS(9,8) /* TTBR0 Inner cacheability */
927 #define TCR_IRGN0_NC __SHIFTIN(0,TCR_IRGN0) /* Non Cacheable */
928 #define TCR_IRGN0_WB_WA __SHIFTIN(1,TCR_IRGN0) /* WriteBack WriteAllocate */
929 #define TCR_IRGN0_WT __SHIFTIN(2,TCR_IRGN0) /* WriteThrough */
930 #define TCR_IRGN0_WB __SHIFTIN(3,TCR_IRGN0) /* WriteBack */
931 #define TCR_EPD0 __BIT(7) /* Walk Disable for TTBR0 */
932 #define TCR_T0SZ __BITS(5,0) /* Size offset for TTBR0_EL1 */
933
934 AARCH64REG_READ_INLINE(tpidr_el1) // Thread ID Register (EL1)
935 AARCH64REG_WRITE_INLINE(tpidr_el1)
936
937 AARCH64REG_WRITE_INLINE(tpidrro_el0) // Thread ID Register (RO for EL0)
938
939 AARCH64REG_READ_INLINE(ttbr0_el1) // Translation Table Base Register 0 EL1
940 AARCH64REG_WRITE_INLINE(ttbr0_el1)
941
942 AARCH64REG_READ_INLINE(ttbr1_el1) // Translation Table Base Register 1 EL1
943 AARCH64REG_WRITE_INLINE(ttbr1_el1)
944
945 #define TTBR_ASID __BITS(63,48)
946 #define TTBR_BADDR __BITS(47,0)
947
948 AARCH64REG_READ_INLINE(vbar_el1) // Vector Base Address Register
949 AARCH64REG_WRITE_INLINE(vbar_el1)
950
951 /*
952 * From here on, these are DEBUG registers
953 */
954 AARCH64REG_READ_INLINE(dbgbcr0_el1) // Debug Breakpoint Control Register 0
955 AARCH64REG_WRITE_INLINE(dbgbcr0_el1)
956 AARCH64REG_READ_INLINE(dbgbcr1_el1) // Debug Breakpoint Control Register 1
957 AARCH64REG_WRITE_INLINE(dbgbcr1_el1)
958 AARCH64REG_READ_INLINE(dbgbcr2_el1) // Debug Breakpoint Control Register 2
959 AARCH64REG_WRITE_INLINE(dbgbcr2_el1)
960 AARCH64REG_READ_INLINE(dbgbcr3_el1) // Debug Breakpoint Control Register 3
961 AARCH64REG_WRITE_INLINE(dbgbcr3_el1)
962 AARCH64REG_READ_INLINE(dbgbcr4_el1) // Debug Breakpoint Control Register 4
963 AARCH64REG_WRITE_INLINE(dbgbcr4_el1)
964 AARCH64REG_READ_INLINE(dbgbcr5_el1) // Debug Breakpoint Control Register 5
965 AARCH64REG_WRITE_INLINE(dbgbcr5_el1)
966 AARCH64REG_READ_INLINE(dbgbcr6_el1) // Debug Breakpoint Control Register 6
967 AARCH64REG_WRITE_INLINE(dbgbcr6_el1)
968 AARCH64REG_READ_INLINE(dbgbcr7_el1) // Debug Breakpoint Control Register 7
969 AARCH64REG_WRITE_INLINE(dbgbcr7_el1)
970 AARCH64REG_READ_INLINE(dbgbcr8_el1) // Debug Breakpoint Control Register 8
971 AARCH64REG_WRITE_INLINE(dbgbcr8_el1)
972 AARCH64REG_READ_INLINE(dbgbcr9_el1) // Debug Breakpoint Control Register 9
973 AARCH64REG_WRITE_INLINE(dbgbcr9_el1)
974 AARCH64REG_READ_INLINE(dbgbcr10_el1) // Debug Breakpoint Control Register 10
975 AARCH64REG_WRITE_INLINE(dbgbcr10_el1)
976 AARCH64REG_READ_INLINE(dbgbcr11_el1) // Debug Breakpoint Control Register 11
977 AARCH64REG_WRITE_INLINE(dbgbcr11_el1)
978 AARCH64REG_READ_INLINE(dbgbcr12_el1) // Debug Breakpoint Control Register 12
979 AARCH64REG_WRITE_INLINE(dbgbcr12_el1)
980 AARCH64REG_READ_INLINE(dbgbcr13_el1) // Debug Breakpoint Control Register 13
981 AARCH64REG_WRITE_INLINE(dbgbcr13_el1)
982 AARCH64REG_READ_INLINE(dbgbcr14_el1) // Debug Breakpoint Control Register 14
983 AARCH64REG_WRITE_INLINE(dbgbcr14_el1)
984 AARCH64REG_READ_INLINE(dbgbcr15_el1) // Debug Breakpoint Control Register 15
985 AARCH64REG_WRITE_INLINE(dbgbcr15_el1)
986
987 #define DBGBCR_BT __BITS(23,20)
988 #define DBGBCR_LBN __BITS(19,16)
989 #define DBGBCR_SSC __BITS(15,14)
990 #define DBGBCR_HMC __BIT(13)
991 #define DBGBCR_BAS __BITS(8,5)
992 #define DBGBCR_PMC __BITS(2,1)
993 #define DBGBCR_E __BIT(0)
994
995 AARCH64REG_READ_INLINE(dbgbvr0_el1) // Debug Breakpoint Value Register 0
996 AARCH64REG_WRITE_INLINE(dbgbvr0_el1)
997 AARCH64REG_READ_INLINE(dbgbvr1_el1) // Debug Breakpoint Value Register 1
998 AARCH64REG_WRITE_INLINE(dbgbvr1_el1)
999 AARCH64REG_READ_INLINE(dbgbvr2_el1) // Debug Breakpoint Value Register 2
1000 AARCH64REG_WRITE_INLINE(dbgbvr2_el1)
1001 AARCH64REG_READ_INLINE(dbgbvr3_el1) // Debug Breakpoint Value Register 3
1002 AARCH64REG_WRITE_INLINE(dbgbvr3_el1)
1003 AARCH64REG_READ_INLINE(dbgbvr4_el1) // Debug Breakpoint Value Register 4
1004 AARCH64REG_WRITE_INLINE(dbgbvr4_el1)
1005 AARCH64REG_READ_INLINE(dbgbvr5_el1) // Debug Breakpoint Value Register 5
1006 AARCH64REG_WRITE_INLINE(dbgbvr5_el1)
1007 AARCH64REG_READ_INLINE(dbgbvr6_el1) // Debug Breakpoint Value Register 6
1008 AARCH64REG_WRITE_INLINE(dbgbvr6_el1)
1009 AARCH64REG_READ_INLINE(dbgbvr7_el1) // Debug Breakpoint Value Register 7
1010 AARCH64REG_WRITE_INLINE(dbgbvr7_el1)
1011 AARCH64REG_READ_INLINE(dbgbvr8_el1) // Debug Breakpoint Value Register 8
1012 AARCH64REG_WRITE_INLINE(dbgbvr8_el1)
1013 AARCH64REG_READ_INLINE(dbgbvr9_el1) // Debug Breakpoint Value Register 9
1014 AARCH64REG_WRITE_INLINE(dbgbvr9_el1)
1015 AARCH64REG_READ_INLINE(dbgbvr10_el1) // Debug Breakpoint Value Register 10
1016 AARCH64REG_WRITE_INLINE(dbgbvr10_el1)
1017 AARCH64REG_READ_INLINE(dbgbvr11_el1) // Debug Breakpoint Value Register 11
1018 AARCH64REG_WRITE_INLINE(dbgbvr11_el1)
1019 AARCH64REG_READ_INLINE(dbgbvr12_el1) // Debug Breakpoint Value Register 12
1020 AARCH64REG_WRITE_INLINE(dbgbvr12_el1)
1021 AARCH64REG_READ_INLINE(dbgbvr13_el1) // Debug Breakpoint Value Register 13
1022 AARCH64REG_WRITE_INLINE(dbgbvr13_el1)
1023 AARCH64REG_READ_INLINE(dbgbvr14_el1) // Debug Breakpoint Value Register 14
1024 AARCH64REG_WRITE_INLINE(dbgbvr14_el1)
1025 AARCH64REG_READ_INLINE(dbgbvr15_el1) // Debug Breakpoint Value Register 15
1026 AARCH64REG_WRITE_INLINE(dbgbvr15_el1)
1027
1028 AARCH64REG_READ_INLINE(dbgwcr0_el1) // Debug Watchpoint Control Register 0
1029 AARCH64REG_WRITE_INLINE(dbgwcr0_el1)
1030 AARCH64REG_READ_INLINE(dbgwcr1_el1) // Debug Watchpoint Control Register 1
1031 AARCH64REG_WRITE_INLINE(dbgwcr1_el1)
1032 AARCH64REG_READ_INLINE(dbgwcr2_el1) // Debug Watchpoint Control Register 2
1033 AARCH64REG_WRITE_INLINE(dbgwcr2_el1)
1034 AARCH64REG_READ_INLINE(dbgwcr3_el1) // Debug Watchpoint Control Register 3
1035 AARCH64REG_WRITE_INLINE(dbgwcr3_el1)
1036 AARCH64REG_READ_INLINE(dbgwcr4_el1) // Debug Watchpoint Control Register 4
1037 AARCH64REG_WRITE_INLINE(dbgwcr4_el1)
1038 AARCH64REG_READ_INLINE(dbgwcr5_el1) // Debug Watchpoint Control Register 5
1039 AARCH64REG_WRITE_INLINE(dbgwcr5_el1)
1040 AARCH64REG_READ_INLINE(dbgwcr6_el1) // Debug Watchpoint Control Register 6
1041 AARCH64REG_WRITE_INLINE(dbgwcr6_el1)
1042 AARCH64REG_READ_INLINE(dbgwcr7_el1) // Debug Watchpoint Control Register 7
1043 AARCH64REG_WRITE_INLINE(dbgwcr7_el1)
1044 AARCH64REG_READ_INLINE(dbgwcr8_el1) // Debug Watchpoint Control Register 8
1045 AARCH64REG_WRITE_INLINE(dbgwcr8_el1)
1046 AARCH64REG_READ_INLINE(dbgwcr9_el1) // Debug Watchpoint Control Register 9
1047 AARCH64REG_WRITE_INLINE(dbgwcr9_el1)
1048 AARCH64REG_READ_INLINE(dbgwcr10_el1) // Debug Watchpoint Control Register 10
1049 AARCH64REG_WRITE_INLINE(dbgwcr10_el1)
1050 AARCH64REG_READ_INLINE(dbgwcr11_el1) // Debug Watchpoint Control Register 11
1051 AARCH64REG_WRITE_INLINE(dbgwcr11_el1)
1052 AARCH64REG_READ_INLINE(dbgwcr12_el1) // Debug Watchpoint Control Register 12
1053 AARCH64REG_WRITE_INLINE(dbgwcr12_el1)
1054 AARCH64REG_READ_INLINE(dbgwcr13_el1) // Debug Watchpoint Control Register 13
1055 AARCH64REG_WRITE_INLINE(dbgwcr13_el1)
1056 AARCH64REG_READ_INLINE(dbgwcr14_el1) // Debug Watchpoint Control Register 14
1057 AARCH64REG_WRITE_INLINE(dbgwcr14_el1)
1058 AARCH64REG_READ_INLINE(dbgwcr15_el1) // Debug Watchpoint Control Register 15
1059 AARCH64REG_WRITE_INLINE(dbgwcr15_el1)
1060
1061 #define DBGWCR_MASK __BITS(28,24)
1062 #define DBGWCR_WT __BIT(20)
1063 #define DBGWCR_LBN __BITS(19,16)
1064 #define DBGWCR_SSC __BITS(15,14)
1065 #define DBGWCR_HMC __BIT(13)
1066 #define DBGWCR_BAS __BITS(12,5)
1067 #define DBGWCR_LSC __BITS(4,3)
1068 #define DBGWCR_PAC __BITS(2,1)
1069 #define DBGWCR_E __BIT(0)
1070
1071 AARCH64REG_READ_INLINE(dbgwvr0_el1) // Debug Watchpoint Value Register 0
1072 AARCH64REG_WRITE_INLINE(dbgwvr0_el1)
1073 AARCH64REG_READ_INLINE(dbgwvr1_el1) // Debug Watchpoint Value Register 1
1074 AARCH64REG_WRITE_INLINE(dbgwvr1_el1)
1075 AARCH64REG_READ_INLINE(dbgwvr2_el1) // Debug Watchpoint Value Register 2
1076 AARCH64REG_WRITE_INLINE(dbgwvr2_el1)
1077 AARCH64REG_READ_INLINE(dbgwvr3_el1) // Debug Watchpoint Value Register 3
1078 AARCH64REG_WRITE_INLINE(dbgwvr3_el1)
1079 AARCH64REG_READ_INLINE(dbgwvr4_el1) // Debug Watchpoint Value Register 4
1080 AARCH64REG_WRITE_INLINE(dbgwvr4_el1)
1081 AARCH64REG_READ_INLINE(dbgwvr5_el1) // Debug Watchpoint Value Register 5
1082 AARCH64REG_WRITE_INLINE(dbgwvr5_el1)
1083 AARCH64REG_READ_INLINE(dbgwvr6_el1) // Debug Watchpoint Value Register 6
1084 AARCH64REG_WRITE_INLINE(dbgwvr6_el1)
1085 AARCH64REG_READ_INLINE(dbgwvr7_el1) // Debug Watchpoint Value Register 7
1086 AARCH64REG_WRITE_INLINE(dbgwvr7_el1)
1087 AARCH64REG_READ_INLINE(dbgwvr8_el1) // Debug Watchpoint Value Register 8
1088 AARCH64REG_WRITE_INLINE(dbgwvr8_el1)
1089 AARCH64REG_READ_INLINE(dbgwvr9_el1) // Debug Watchpoint Value Register 9
1090 AARCH64REG_WRITE_INLINE(dbgwvr9_el1)
1091 AARCH64REG_READ_INLINE(dbgwvr10_el1) // Debug Watchpoint Value Register 10
1092 AARCH64REG_WRITE_INLINE(dbgwvr10_el1)
1093 AARCH64REG_READ_INLINE(dbgwvr11_el1) // Debug Watchpoint Value Register 11
1094 AARCH64REG_WRITE_INLINE(dbgwvr11_el1)
1095 AARCH64REG_READ_INLINE(dbgwvr12_el1) // Debug Watchpoint Value Register 12
1096 AARCH64REG_WRITE_INLINE(dbgwvr12_el1)
1097 AARCH64REG_READ_INLINE(dbgwvr13_el1) // Debug Watchpoint Value Register 13
1098 AARCH64REG_WRITE_INLINE(dbgwvr13_el1)
1099 AARCH64REG_READ_INLINE(dbgwvr14_el1) // Debug Watchpoint Value Register 14
1100 AARCH64REG_WRITE_INLINE(dbgwvr14_el1)
1101 AARCH64REG_READ_INLINE(dbgwvr15_el1) // Debug Watchpoint Value Register 15
1102 AARCH64REG_WRITE_INLINE(dbgwvr15_el1)
1103
1104 #define DBGWVR_MASK __BITS(64,3)
1105
1106
1107 AARCH64REG_READ_INLINE(mdscr_el1) // Monitor Debug System Control Register
1108 AARCH64REG_WRITE_INLINE(mdscr_el1)
1109
1110 #define MDSCR_RXFULL __BIT(30) // for EDSCR.RXfull
1111 #define MDSCR_TXFULL __BIT(29) // for EDSCR.TXfull
1112 #define MDSCR_RXO __BIT(27) // for EDSCR.RXO
1113 #define MDSCR_TXU __BIT(26) // for EDSCR.TXU
1114 #define MDSCR_INTDIS __BITS(32,22) // for EDSCR.INTdis
1115 #define MDSCR_TDA __BIT(21) // for EDSCR.TDA
1116 #define MDSCR_MDE __BIT(15) // Monitor debug events
1117 #define MDSCR_HDE __BIT(14) // for EDSCR.HDE
1118 #define MDSCR_KDE __BIT(13) // Local debug enable
1119 #define MDSCR_TDCC __BIT(12) // Trap Debug CommCh access
1120 #define MDSCR_ERR __BIT(6) // for EDSCR.ERR
1121 #define MDSCR_SS __BIT(0) // Software step
1122
1123 AARCH64REG_WRITE_INLINE(oslar_el1) // OS Lock Access Register
1124
1125 AARCH64REG_READ_INLINE(oslsr_el1) // OS Lock Status Register
1126
1127 /*
1128 * From here on, these are PMC registers
1129 */
1130
1131 AARCH64REG_READ_INLINE(pmccfiltr_el0)
1132 AARCH64REG_WRITE_INLINE(pmccfiltr_el0)
1133
1134 #define PMCCFILTR_P __BIT(31) // Don't count cycles in EL1
1135 #define PMCCFILTR_U __BIT(30) // Don't count cycles in EL0
1136 #define PMCCFILTR_NSK __BIT(29) // Don't count cycles in NS EL1
1137 #define PMCCFILTR_NSU __BIT(28) // Don't count cycles in NS EL0
1138 #define PMCCFILTR_NSH __BIT(27) // Don't count cycles in NS EL2
1139 #define PMCCFILTR_M __BIT(26) // Don't count cycles in EL3
1140
1141 AARCH64REG_READ_INLINE(pmccntr_el0)
1142
1143 AARCH64REG_READ_INLINE(pmceid0_el0)
1144 AARCH64REG_READ_INLINE(pmceid1_el0)
1145
1146 AARCH64REG_WRITE_INLINE(pmcntenclr_el0)
1147 AARCH64REG_WRITE_INLINE(pmcntenset_el0)
1148
1149 #define PMCNTEN_C __BIT(31) // Enable the cycle counter
1150 #define PMCNTEN_P __BITS(30,0) // Enable event counter bits
1151
1152 AARCH64REG_READ_INLINE(pmcr_el0)
1153 AARCH64REG_WRITE_INLINE(pmcr_el0)
1154
1155 #define PMCR_IMP __BITS(31,24) // Implementor code
1156 #define PMCR_IDCODE __BITS(23,16) // Identification code
1157 #define PMCR_N __BITS(15,11) // Number of event counters
1158 #define PMCR_LC __BIT(6) // Long cycle counter enable
1159 #define PMCR_DP __BIT(5) // Disable cycle counter when event
1160 // counting is prohibited
1161 #define PMCR_X __BIT(4) // Enable export of events
1162 #define PMCR_D __BIT(3) // Clock divider
1163 #define PMCR_C __BIT(2) // Cycle counter reset
1164 #define PMCR_P __BIT(1) // Event counter reset
1165 #define PMCR_E __BIT(0) // Enable
1166
1167
1168 AARCH64REG_READ_INLINE(pmevcntr1_el0)
1169 AARCH64REG_WRITE_INLINE(pmevcntr1_el0)
1170
1171 AARCH64REG_READ_INLINE(pmevtyper1_el0)
1172 AARCH64REG_WRITE_INLINE(pmevtyper1_el0)
1173
1174 #define PMEVTYPER_P __BIT(31) // Don't count events in EL1
1175 #define PMEVTYPER_U __BIT(30) // Don't count events in EL0
1176 #define PMEVTYPER_NSK __BIT(29) // Don't count events in NS EL1
1177 #define PMEVTYPER_NSU __BIT(28) // Don't count events in NS EL0
1178 #define PMEVTYPER_NSH __BIT(27) // Count events in NS EL2
1179 #define PMEVTYPER_M __BIT(26) // Don't count events in EL3
1180 #define PMEVTYPER_MT __BIT(25) // Count events on all CPUs with same
1181 // aff1 level
1182 #define PMEVTYPER_EVTCOUNT __BITS(15,0) // Event to count
1183
1184 AARCH64REG_WRITE_INLINE(pmintenclr_el1)
1185 AARCH64REG_WRITE_INLINE(pmintenset_el1)
1186
1187 AARCH64REG_WRITE_INLINE(pmovsclr_el0)
1188 AARCH64REG_READ_INLINE(pmovsset_el0)
1189 AARCH64REG_WRITE_INLINE(pmovsset_el0)
1190
1191 AARCH64REG_WRITE_INLINE(pmselr_el0)
1192
1193 AARCH64REG_WRITE_INLINE(pmswinc_el0)
1194
1195 AARCH64REG_READ_INLINE(pmuserenr_el0)
1196 AARCH64REG_WRITE_INLINE(pmuserenr_el0)
1197
1198 AARCH64REG_READ_INLINE(pmxevcntr_el0)
1199 AARCH64REG_WRITE_INLINE(pmxevcntr_el0)
1200
1201 AARCH64REG_READ_INLINE(pmxevtyper_el0)
1202 AARCH64REG_WRITE_INLINE(pmxevtyper_el0)
1203
1204 /*
1205 * Generic timer registers
1206 */
1207
1208 AARCH64REG_READ_INLINE(cntfrq_el0)
1209
1210 AARCH64REG_READ_INLINE(cnthctl_el2)
1211 AARCH64REG_WRITE_INLINE(cnthctl_el2)
1212
1213 #define CNTHCTL_EVNTDIR __BIT(3)
1214 #define CNTHCTL_EVNTEN __BIT(2)
1215 #define CNTHCTL_EL1PCEN __BIT(1)
1216 #define CNTHCTL_EL1PCTEN __BIT(0)
1217
1218 AARCH64REG_READ_INLINE(cntkctl_el1)
1219 AARCH64REG_WRITE_INLINE(cntkctl_el1)
1220
1221 #define CNTKCTL_EL0PTEN __BIT(9) // EL0 access for CNTP CVAL/TVAL/CTL
1222 #define CNTKCTL_PL0PTEN CNTKCTL_EL0PTEN
1223 #define CNTKCTL_EL0VTEN __BIT(8) // EL0 access for CNTV CVAL/TVAL/CTL
1224 #define CNTKCTL_PL0VTEN CNTKCTL_EL0VTEN
1225 #define CNTKCTL_ELNTI __BITS(7,4)
1226 #define CNTKCTL_EVNTDIR __BIT(3)
1227 #define CNTKCTL_EVNTEN __BIT(2)
1228 #define CNTKCTL_EL0VCTEN __BIT(1) // EL0 access for CNTVCT and CNTFRQ
1229 #define CNTKCTL_PL0VCTEN CNTKCTL_EL0VCTEN
1230 #define CNTKCTL_EL0PCTEN __BIT(0) // EL0 access for CNTPCT and CNTFRQ
1231 #define CNTKCTL_PL0PCTEN CNTKCTL_EL0PCTEN
1232
1233 AARCH64REG_READ_INLINE(cntp_ctl_el0)
1234 AARCH64REG_WRITE_INLINE(cntp_ctl_el0)
1235 AARCH64REG_READ_INLINE(cntp_cval_el0)
1236 AARCH64REG_WRITE_INLINE(cntp_cval_el0)
1237 AARCH64REG_READ_INLINE(cntp_tval_el0)
1238 AARCH64REG_WRITE_INLINE(cntp_tval_el0)
1239 AARCH64REG_READ_INLINE(cntpct_el0)
1240 AARCH64REG_WRITE_INLINE(cntpct_el0)
1241
1242 AARCH64REG_READ_INLINE(cntps_ctl_el1)
1243 AARCH64REG_WRITE_INLINE(cntps_ctl_el1)
1244 AARCH64REG_READ_INLINE(cntps_cval_el1)
1245 AARCH64REG_WRITE_INLINE(cntps_cval_el1)
1246 AARCH64REG_READ_INLINE(cntps_tval_el1)
1247 AARCH64REG_WRITE_INLINE(cntps_tval_el1)
1248
1249 AARCH64REG_READ_INLINE(cntv_ctl_el0)
1250 AARCH64REG_WRITE_INLINE(cntv_ctl_el0)
1251 AARCH64REG_READ_INLINE(cntv_cval_el0)
1252 AARCH64REG_WRITE_INLINE(cntv_cval_el0)
1253 AARCH64REG_READ_INLINE(cntv_tval_el0)
1254 AARCH64REG_WRITE_INLINE(cntv_tval_el0)
1255 AARCH64REG_READ_INLINE(cntvct_el0)
1256 AARCH64REG_WRITE_INLINE(cntvct_el0)
1257
1258 #define CNTCTL_ISTATUS __BIT(2) // Interrupt Asserted
1259 #define CNTCTL_IMASK __BIT(1) // Timer Interrupt is Masked
1260 #define CNTCTL_ENABLE __BIT(0) // Timer Enabled
1261
1262 // ID_AA64PFR0_EL1: AArch64 Processor Feature Register 0
1263 #define ID_AA64PFR0_EL1_SVE __BITS(35,32) // Scalable Vector
1264 #define ID_AA64PFR0_EL1_SVE_NONE 0
1265 #define ID_AA64PFR0_EL1_SVE_IMPL 1
1266 #define ID_AA64PFR0_EL1_RAS __BITS(31,28) // RAS Extension
1267 #define ID_AA64PFR0_EL1_RAS_NONE 0
1268 #define ID_AA64PFR0_EL1_RAS_IMPL 1
1269 #define ID_AA64PFR0_EL1_RAS_ERX 2
1270 #define ID_AA64PFR0_EL1_GIC __BITS(24,27) // GIC CPU IF
1271 #define ID_AA64PFR0_EL1_GIC_SHIFT 24
1272 #define ID_AA64PFR0_EL1_GIC_CPUIF_EN 1
1273 #define ID_AA64PFR0_EL1_GIC_CPUIF_NONE 0
1274 #define ID_AA64PFR0_EL1_ADVSIMD __BITS(23,20) // SIMD
1275 #define ID_AA64PFR0_EL1_ADV_SIMD_IMPL 0x0
1276 #define ID_AA64PFR0_EL1_ADV_SIMD_HP 0x1
1277 #define ID_AA64PFR0_EL1_ADV_SIMD_NONE 0xf
1278 #define ID_AA64PFR0_EL1_FP __BITS(19,16) // FP
1279 #define ID_AA64PFR0_EL1_FP_IMPL 0x0
1280 #define ID_AA64PFR0_EL1_FP_HP 0x1
1281 #define ID_AA64PFR0_EL1_FP_NONE 0xf
1282 #define ID_AA64PFR0_EL1_EL3 __BITS(15,12) // EL3 handling
1283 #define ID_AA64PFR0_EL1_EL3_NONE 0
1284 #define ID_AA64PFR0_EL1_EL3_64 1
1285 #define ID_AA64PFR0_EL1_EL3_64_32 2
1286 #define ID_AA64PFR0_EL1_EL2 __BITS(11,8) // EL2 handling
1287 #define ID_AA64PFR0_EL1_EL2_NONE 0
1288 #define ID_AA64PFR0_EL1_EL2_64 1
1289 #define ID_AA64PFR0_EL1_EL2_64_32 2
1290 #define ID_AA64PFR0_EL1_EL1 __BITS(7,4) // EL1 handling
1291 #define ID_AA64PFR0_EL1_EL1_64 1
1292 #define ID_AA64PFR0_EL1_EL1_64_32 2
1293 #define ID_AA64PFR0_EL1_EL0 __BITS(3,0) // EL0 handling
1294 #define ID_AA64PFR0_EL1_EL0_64 1
1295 #define ID_AA64PFR0_EL1_EL0_64_32 2
1296
1297 /*
1298 * GICv3 system registers
1299 */
1300 AARCH64REG_READWRITE_INLINE2(icc_sre_el1, s3_0_c12_c12_5)
1301 AARCH64REG_READWRITE_INLINE2(icc_ctlr_el1, s3_0_c12_c12_4)
1302 AARCH64REG_READWRITE_INLINE2(icc_pmr_el1, s3_0_c4_c6_0)
1303 AARCH64REG_READWRITE_INLINE2(icc_bpr0_el1, s3_0_c12_c8_3)
1304 AARCH64REG_READWRITE_INLINE2(icc_bpr1_el1, s3_0_c12_c12_3)
1305 AARCH64REG_READWRITE_INLINE2(icc_igrpen0_el1, s3_0_c12_c12_6)
1306 AARCH64REG_READWRITE_INLINE2(icc_igrpen1_el1, s3_0_c12_c12_7)
1307 AARCH64REG_READWRITE_INLINE2(icc_eoir0_el1, s3_0_c12_c8_1)
1308 AARCH64REG_READWRITE_INLINE2(icc_eoir1_el1, s3_0_c12_c12_1)
1309 AARCH64REG_READWRITE_INLINE2(icc_sgi1r_el1, s3_0_c12_c11_5)
1310 AARCH64REG_READ_INLINE2(icc_iar1_el1, s3_0_c12_c12_0)
1311
1312 // ICC_SRE_EL1: Interrupt Controller System Register Enable register
1313 #define ICC_SRE_EL1_DIB __BIT(2)
1314 #define ICC_SRE_EL1_DFB __BIT(1)
1315 #define ICC_SRE_EL1_SRE __BIT(0)
1316
1317 // ICC_SRE_EL2: Interrupt Controller System Register Enable register
1318 #define ICC_SRE_EL2_EN __BIT(3)
1319 #define ICC_SRE_EL2_DIB __BIT(2)
1320 #define ICC_SRE_EL2_DFB __BIT(1)
1321 #define ICC_SRE_EL2_SRE __BIT(0)
1322
1323 // ICC_BPR[01]_EL1: Interrupt Controller Binary Point Register 0/1
1324 #define ICC_BPR_EL1_BinaryPoint __BITS(2,0)
1325
1326 // ICC_CTLR_EL1: Interrupt Controller Control Register
1327 #define ICC_CTLR_EL1_A3V __BIT(15)
1328 #define ICC_CTLR_EL1_SEIS __BIT(14)
1329 #define ICC_CTLR_EL1_IDbits __BITS(13,11)
1330 #define ICC_CTLR_EL1_PRIbits __BITS(10,8)
1331 #define ICC_CTLR_EL1_PMHE __BIT(6)
1332 #define ICC_CTLR_EL1_EOImode __BIT(1)
1333 #define ICC_CTLR_EL1_CBPR __BIT(0)
1334
1335 // ICC_IGRPEN[01]_EL1: Interrupt Controller Interrupt Group 0/1 Enable register
1336 #define ICC_IGRPEN_EL1_Enable __BIT(0)
1337
1338 // ICC_SGI[01]R_EL1: Interrupt Controller Software Generated Interrupt Group 0/1 Register
1339 #define ICC_SGIR_EL1_Aff3 __BITS(55,48)
1340 #define ICC_SGIR_EL1_IRM __BIT(40)
1341 #define ICC_SGIR_EL1_Aff2 __BITS(39,32)
1342 #define ICC_SGIR_EL1_INTID __BITS(27,24)
1343 #define ICC_SGIR_EL1_Aff1 __BITS(23,16)
1344 #define ICC_SGIR_EL1_TargetList __BITS(15,0)
1345 #define ICC_SGIR_EL1_Aff (ICC_SGIR_EL1_Aff3|ICC_SGIR_EL1_Aff2|ICC_SGIR_EL1_Aff1)
1346
1347 // ICC_IAR[01]_EL1: Interrupt Controller Interrupt Acknowledge Register 0/1
1348 #define ICC_IAR_INTID __BITS(23,0)
1349 #define ICC_IAR_INTID_SPURIOUS 1023
1350
1351 /*
1352 * GICv3 REGISTER ACCESS
1353 */
1354
1355 #define icc_sre_read reg_icc_sre_el1_read
1356 #define icc_sre_write reg_icc_sre_el1_write
1357 #define icc_pmr_read reg_icc_pmr_el1_read
1358 #define icc_pmr_write reg_icc_pmr_el1_write
1359 #define icc_bpr0_write reg_icc_bpr0_el1_write
1360 #define icc_bpr1_write reg_icc_bpr1_el1_write
1361 #define icc_ctlr_read reg_icc_ctlr_el1_read
1362 #define icc_ctlr_write reg_icc_ctlr_el1_write
1363 #define icc_igrpen1_write reg_icc_igrpen1_el1_write
1364 #define icc_sgi1r_write reg_icc_sgi1r_el1_write
1365 #define icc_iar1_read reg_icc_iar1_el1_read
1366 #define icc_eoi1r_write reg_icc_eoir1_el1_write
1367
1368 #if defined(_KERNEL)
1369
1370 /*
1371 * CPU REGISTER ACCESS
1372 */
1373 static __inline register_t
1374 cpu_mpidr_aff_read(void)
1375 {
1376
1377 return reg_mpidr_el1_read() &
1378 (MPIDR_AFF3|MPIDR_AFF2|MPIDR_AFF1|MPIDR_AFF0);
1379 }
1380
1381 /*
1382 * GENERIC TIMER REGISTER ACCESS
1383 */
1384 static __inline uint32_t
1385 gtmr_cntfrq_read(void)
1386 {
1387
1388 return reg_cntfrq_el0_read();
1389 }
1390
1391 static __inline uint32_t
1392 gtmr_cntk_ctl_read(void)
1393 {
1394
1395 return reg_cntkctl_el1_read();
1396 }
1397
1398 static __inline void
1399 gtmr_cntk_ctl_write(uint32_t val)
1400 {
1401
1402 reg_cntkctl_el1_write(val);
1403 }
1404
1405 /*
1406 * Counter-timer Virtual Count timer
1407 */
1408 static __inline uint64_t
1409 gtmr_cntpct_read(void)
1410 {
1411
1412 return reg_cntpct_el0_read();
1413 }
1414
1415 static __inline uint64_t
1416 gtmr_cntvct_read(void)
1417 {
1418
1419 return reg_cntvct_el0_read();
1420 }
1421
1422 /*
1423 * Counter-timer Virtual Timer Control register
1424 */
1425 static __inline uint32_t
1426 gtmr_cntv_ctl_read(void)
1427 {
1428
1429 return reg_cntv_ctl_el0_read();
1430 }
1431
1432 static __inline void
1433 gtmr_cntv_ctl_write(uint32_t val)
1434 {
1435
1436 reg_cntv_ctl_el0_write(val);
1437 }
1438
1439 /*
1440 * Counter-timer Physical Timer Control register
1441 */
1442 static __inline uint32_t
1443 gtmr_cntp_ctl_read(void)
1444 {
1445
1446 return reg_cntp_ctl_el0_read();
1447 }
1448
1449 static __inline void
1450 gtmr_cntp_ctl_write(uint32_t val)
1451 {
1452
1453 reg_cntp_ctl_el0_write(val);
1454 }
1455
1456 /*
1457 * Counter-timer Physical Timer TimerValue register
1458 */
1459 static __inline uint32_t
1460 gtmr_cntp_tval_read(void)
1461 {
1462
1463 return reg_cntp_tval_el0_read();
1464 }
1465
1466 static __inline void
1467 gtmr_cntp_tval_write(uint32_t val)
1468 {
1469
1470 reg_cntp_tval_el0_write(val);
1471 }
1472
1473 /*
1474 * Counter-timer Virtual Timer TimerValue register
1475 */
1476 static __inline uint32_t
1477 gtmr_cntv_tval_read(void)
1478 {
1479
1480 return reg_cntv_tval_el0_read();
1481 }
1482
1483 static __inline void
1484 gtmr_cntv_tval_write(uint32_t val)
1485 {
1486
1487 reg_cntv_tval_el0_write(val);
1488 }
1489
1490 /*
1491 * Counter-timer Physical Timer CompareValue register
1492 */
1493 static __inline uint64_t
1494 gtmr_cntp_cval_read(void)
1495 {
1496
1497 return reg_cntp_cval_el0_read();
1498 }
1499
1500 static __inline void
1501 gtmr_cntp_cval_write(uint64_t val)
1502 {
1503
1504 reg_cntp_cval_el0_write(val);
1505 }
1506
1507 /*
1508 * Counter-timer Virtual Timer CompareValue register
1509 */
1510 static __inline uint64_t
1511 gtmr_cntv_cval_read(void)
1512 {
1513
1514 return reg_cntv_cval_el0_read();
1515 }
1516
1517 static __inline void
1518 gtmr_cntv_cval_write(uint64_t val)
1519 {
1520
1521 reg_cntv_cval_el0_write(val);
1522 }
1523 #endif /* _KERNEL */
1524
1525 /*
1526 * Structure attached to machdep.cpuN.cpu_id sysctl node.
1527 * Always add new members to the end, and avoid arrays.
1528 */
1529 struct aarch64_sysctl_cpu_id {
1530 uint64_t ac_midr; /* Main ID Register */
1531 uint64_t ac_revidr; /* Revision ID Register */
1532 uint64_t ac_mpidr; /* Multiprocessor Affinity Register */
1533
1534 uint64_t ac_aa64dfr0; /* A64 Debug Feature Register 0 */
1535 uint64_t ac_aa64dfr1; /* A64 Debug Feature Register 1 */
1536
1537 uint64_t ac_aa64isar0; /* A64 Instruction Set Attribute Register 0 */
1538 uint64_t ac_aa64isar1; /* A64 Instruction Set Attribute Register 1 */
1539
1540 uint64_t ac_aa64mmfr0; /* A64 Memory Model Feature Register 0 */
1541 uint64_t ac_aa64mmfr1; /* A64 Memory Model Feature Register 1 */
1542 uint64_t ac_aa64mmfr2; /* A64 Memory Model Feature Register 2 */
1543
1544 uint64_t ac_aa64pfr0; /* A64 Processor Feature Register 0 */
1545 uint64_t ac_aa64pfr1; /* A64 Processor Feature Register 1 */
1546
1547 uint64_t ac_aa64zfr0; /* A64 SVE Feature ID Register 0 */
1548
1549 uint32_t ac_mvfr0; /* Media and VFP Feature Register 0 */
1550 uint32_t ac_mvfr1; /* Media and VFP Feature Register 1 */
1551 uint32_t ac_mvfr2; /* Media and VFP Feature Register 2 */
1552 };
1553
1554 #endif /* _AARCH64_ARMREG_H_ */
1555