armreg.h revision 1.48 1 /* $NetBSD: armreg.h,v 1.48 2020/05/28 12:41:15 skrll Exp $ */
2
3 /*-
4 * Copyright (c) 2014 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Matt Thomas of 3am Software Foundry.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 #ifndef _AARCH64_ARMREG_H_
33 #define _AARCH64_ARMREG_H_
34
35 #include <arm/cputypes.h>
36 #include <sys/types.h>
37
38 #ifdef __clang__
39 #define ATTR_ARCH(arch) ".arch " arch ";"
40 #define ATTR_TARGET_ARCH(x)
41 #define ASM_ARCH(x) x
42 #else
43 #define ATTR_ARCH(arch) __attribute__((target("arch=" arch)))
44 #define ATTR_TARGET_ARCH(x) x
45 #define ASM_ARCH(x)
46 #endif
47
48 #define AARCH64REG_READ_INLINE3(regname, regdesc, arch) \
49 static __inline uint64_t ATTR_TARGET_ARCH(arch) \
50 reg_##regname##_read(void) \
51 { \
52 uint64_t __rv; \
53 __asm __volatile( \
54 ASM_ARCH(arch) \
55 "mrs %0, " #regdesc : "=r"(__rv) \
56 ); \
57 return __rv; \
58 }
59
60 #define AARCH64REG_READ_INLINE2(regname, regdesc) \
61 AARCH64REG_READ_INLINE3(regname, regdesc, )
62
63 #define AARCH64REG_WRITE_INLINE3(regname, regdesc, arch) \
64 static __inline void ATTR_TARGET_ARCH(arch) \
65 reg_##regname##_write(uint64_t __val) \
66 { \
67 __asm __volatile( \
68 ASM_ARCH(arch) \
69 "msr " #regdesc ", %0" :: "r"(__val) \
70 ); \
71 }
72
73 #define AARCH64REG_WRITE_INLINE2(regname, regdesc) \
74 AARCH64REG_WRITE_INLINE3(regname, regdesc, )
75
76 #define AARCH64REG_WRITEIMM_INLINE2(regname, regdesc) \
77 static __inline void \
78 reg_##regname##_write(uint64_t __val) \
79 { \
80 __asm __volatile("msr " #regdesc ", %0" :: "n"(__val)); \
81 }
82
83 #define AARCH64REG_READ_INLINE(regname) \
84 AARCH64REG_READ_INLINE2(regname, regname)
85
86 #define AARCH64REG_WRITE_INLINE(regname) \
87 AARCH64REG_WRITE_INLINE2(regname, regname)
88
89 #define AARCH64REG_WRITEIMM_INLINE(regname) \
90 AARCH64REG_WRITEIMM_INLINE2(regname, regname)
91
92 #define AARCH64REG_READWRITE_INLINE2(regname, regdesc) \
93 AARCH64REG_READ_INLINE2(regname, regdesc) \
94 AARCH64REG_WRITE_INLINE2(regname, regdesc)
95
96 #define AARCH64REG_ATWRITE_INLINE2(regname, regdesc) \
97 static __inline void \
98 reg_##regname##_write(uint64_t __val) \
99 { \
100 __asm __volatile("at " #regdesc ", %0" :: "r"(__val)); \
101 }
102
103 #define AARCH64REG_ATWRITE_INLINE(regname) \
104 AARCH64REG_ATWRITE_INLINE2(regname, regname)
105
106 /*
107 * System registers available at EL0 (user)
108 */
109 AARCH64REG_READ_INLINE(ctr_el0) // Cache Type Register
110
111 #define CTR_EL0_TMIN_LINE __BITS(37,32) // Tag MIN LINE size
112 #define CTR_EL0_DIC __BIT(29) // Instruction cache requirement
113 #define CTR_EL0_IDC __BIT(28) // Data Cache clean requirement
114 #define CTR_EL0_CWG_LINE __BITS(27,24) // Cacheback Writeback Granule
115 #define CTR_EL0_ERG_LINE __BITS(23,20) // Exclusives Reservation Granule
116 #define CTR_EL0_DMIN_LINE __BITS(19,16) // Dcache MIN LINE size (log2 - 2)
117 #define CTR_EL0_L1IP_MASK __BITS(15,14)
118 #define CTR_EL0_L1IP_VPIPT 0 // VMID-aware Physical Index, Physical Tag
119 #define CTR_EL0_L1IP_AIVIVT 1 // ASID-tagged Virtual Index, Virtual Tag
120 #define CTR_EL0_L1IP_VIPT 2 // Virtual Index, Physical Tag
121 #define CTR_EL0_L1IP_PIPT 3 // Physical Index, Physical Tag
122 #define CTR_EL0_IMIN_LINE __BITS(3,0) // Icache MIN LINE size (log2 - 2)
123
124 AARCH64REG_READ_INLINE(dczid_el0) // Data Cache Zero ID Register
125
126 #define DCZID_DZP __BIT(4) // Data Zero Prohibited
127 #define DCZID_BS __BITS(3,0) // Block Size (log2 - 2)
128
129 AARCH64REG_READ_INLINE(fpcr) // Floating Point Control Register
130 AARCH64REG_WRITE_INLINE(fpcr)
131
132 #define FPCR_AHP __BIT(26) // Alternative Half Precision
133 #define FPCR_DN __BIT(25) // Default Nan Control
134 #define FPCR_FZ __BIT(24) // Flush-To-Zero
135 #define FPCR_RMODE __BITS(23,22) // Rounding Mode
136 #define FPCR_RN 0 // Round Nearest
137 #define FPCR_RP 1 // Round towards Plus infinity
138 #define FPCR_RM 2 // Round towards Minus infinity
139 #define FPCR_RZ 3 // Round towards Zero
140 #define FPCR_STRIDE __BITS(21,20)
141 #define FPCR_FZ16 __BIT(19) // Flush-To-Zero for FP16
142 #define FPCR_LEN __BITS(18,16)
143 #define FPCR_IDE __BIT(15) // Input Denormal Exception enable
144 #define FPCR_IXE __BIT(12) // IneXact Exception enable
145 #define FPCR_UFE __BIT(11) // UnderFlow Exception enable
146 #define FPCR_OFE __BIT(10) // OverFlow Exception enable
147 #define FPCR_DZE __BIT(9) // Divide by Zero Exception enable
148 #define FPCR_IOE __BIT(8) // Invalid Operation Exception enable
149 #define FPCR_ESUM 0x1F00
150
151 AARCH64REG_READ_INLINE(fpsr) // Floating Point Status Register
152 AARCH64REG_WRITE_INLINE(fpsr)
153
154 #define FPSR_N32 __BIT(31) // AARCH32 Negative
155 #define FPSR_Z32 __BIT(30) // AARCH32 Zero
156 #define FPSR_C32 __BIT(29) // AARCH32 Carry
157 #define FPSR_V32 __BIT(28) // AARCH32 Overflow
158 #define FPSR_QC __BIT(27) // SIMD Saturation
159 #define FPSR_IDC __BIT(7) // Input Denormal Cumulative status
160 #define FPSR_IXC __BIT(4) // IneXact Cumulative status
161 #define FPSR_UFC __BIT(3) // UnderFlow Cumulative status
162 #define FPSR_OFC __BIT(2) // OverFlow Cumulative status
163 #define FPSR_DZC __BIT(1) // Divide by Zero Cumulative status
164 #define FPSR_IOC __BIT(0) // Invalid Operation Cumulative status
165 #define FPSR_CSUM 0x1F
166
167 AARCH64REG_READ_INLINE(nzcv) // condition codes
168 AARCH64REG_WRITE_INLINE(nzcv)
169
170 #define NZCV_N __BIT(31) // Negative
171 #define NZCV_Z __BIT(30) // Zero
172 #define NZCV_C __BIT(29) // Carry
173 #define NZCV_V __BIT(28) // Overflow
174
175 AARCH64REG_READ_INLINE(tpidr_el0) // Thread Pointer ID Register (RW)
176 AARCH64REG_WRITE_INLINE(tpidr_el0)
177
178 AARCH64REG_READ_INLINE(tpidrro_el0) // Thread Pointer ID Register (RO)
179
180 /*
181 * From here on, these can only be accessed at EL1 (kernel)
182 */
183
184 /*
185 * These are readonly registers
186 */
187 AARCH64REG_READ_INLINE(aidr_el1)
188
189 AARCH64REG_READ_INLINE2(cbar_el1, s3_1_c15_c3_0) // Cortex-A57
190
191 #define CBAR_PA __BITS(47,18)
192
193 AARCH64REG_READ_INLINE(ccsidr_el1)
194
195 /* 32bit format CCSIDR_EL1 */
196 #define CCSIDR_WT __BIT(31) // OBSOLETE: Write-through supported
197 #define CCSIDR_WB __BIT(30) // OBSOLETE: Write-back supported
198 #define CCSIDR_RA __BIT(29) // OBSOLETE: Read-allocation supported
199 #define CCSIDR_WA __BIT(28) // OBSOLETE: Write-allocation supported
200 #define CCSIDR_NUMSET __BITS(27,13) // (Number of sets in cache) - 1
201 #define CCSIDR_ASSOC __BITS(12,3) // (Associativity of cache) - 1
202 #define CCSIDR_LINESIZE __BITS(2,0) // Number of bytes in cache line
203
204 /* 64bit format CCSIDR_EL1 (ARMv8.3-CCIDX is implemented) */
205 #define CCSIDR64_NUMSET __BITS(55,32) // (Number of sets in cache) - 1
206 #define CCSIDR64_ASSOC __BITS(23,3) // (Associativity of cache) - 1
207 #define CCSIDR64_LINESIZE __BITS(2,0) // Number of bytes in cache line
208
209 AARCH64REG_READ_INLINE(clidr_el1)
210
211 #define CLIDR_ICB __BITS(32,30) // Inner cache boundary
212 #define CLIDR_LOUU __BITS(29,27) // Level of Unification Uniprocessor
213 #define CLIDR_LOC __BITS(26,24) // Level of Coherency
214 #define CLIDR_LOUIS __BITS(23,21) // Level of Unification InnerShareable*/
215 #define CLIDR_CTYPE7 __BITS(20,18) // Cache Type field for level7
216 #define CLIDR_CTYPE6 __BITS(17,15) // Cache Type field for level6
217 #define CLIDR_CTYPE5 __BITS(14,12) // Cache Type field for level5
218 #define CLIDR_CTYPE4 __BITS(11,9) // Cache Type field for level4
219 #define CLIDR_CTYPE3 __BITS(8,6) // Cache Type field for level3
220 #define CLIDR_CTYPE2 __BITS(5,3) // Cache Type field for level2
221 #define CLIDR_CTYPE1 __BITS(2,0) // Cache Type field for level1
222 #define CLIDR_TYPE_NOCACHE 0 // No cache
223 #define CLIDR_TYPE_ICACHE 1 // Instruction cache only
224 #define CLIDR_TYPE_DCACHE 2 // Data cache only
225 #define CLIDR_TYPE_IDCACHE 3 // Separate inst and data caches
226 #define CLIDR_TYPE_UNIFIEDCACHE 4 // Unified cache
227
228 AARCH64REG_READ_INLINE(currentel)
229 AARCH64REG_READ_INLINE(id_aa64afr0_el1)
230 AARCH64REG_READ_INLINE(id_aa64afr1_el1)
231 AARCH64REG_READ_INLINE(id_aa64dfr0_el1)
232
233 #define ID_AA64DFR0_EL1_TRACEFILT __BITS(43,40)
234 #define ID_AA64DFR0_EL1_TRACEFILT_NONE 0
235 #define ID_AA64DFR0_EL1_TRACEFILT_IMPL 1
236 #define ID_AA64DFR0_EL1_DBLLOCK __BITS(39,36)
237 #define ID_AA64DFR0_EL1_DBLLOCK_IMPL 0
238 #define ID_AA64DFR0_EL1_DBLLOCK_NONE 15
239 #define ID_AA64DFR0_EL1_PMSVER __BITS(35,32)
240 #define ID_AA64DFR0_EL1_CTX_CMPS __BITS(31,28)
241 #define ID_AA64DFR0_EL1_WRPS __BITS(20,23)
242 #define ID_AA64DFR0_EL1_BRPS __BITS(12,15)
243 #define ID_AA64DFR0_EL1_PMUVER __BITS(8,11)
244 #define ID_AA64DFR0_EL1_PMUVER_NONE 0
245 #define ID_AA64DFR0_EL1_PMUVER_V3 1
246 #define ID_AA64DFR0_EL1_PMUVER_NOV3 2
247 #define ID_AA64DFR0_EL1_TRACEVER __BITS(4,7)
248 #define ID_AA64DFR0_EL1_TRACEVER_NONE 0
249 #define ID_AA64DFR0_EL1_TRACEVER_IMPL 1
250 #define ID_AA64DFR0_EL1_DEBUGVER __BITS(0,3)
251 #define ID_AA64DFR0_EL1_DEBUGVER_V8A 6
252
253 AARCH64REG_READ_INLINE(id_aa64dfr1_el1)
254
255 AARCH64REG_READ_INLINE(id_aa64isar0_el1)
256
257 #define ID_AA64ISAR0_EL1_RNDR __BITS(63,60)
258 #define ID_AA64ISAR0_EL1_RNDR_NONE 0
259 #define ID_AA64ISAR0_EL1_RNDR_RNDRRS 1
260 #define ID_AA64ISAR0_EL1_TLB __BITS(59,56)
261 #define ID_AA64ISAR0_EL1_TLB_NONE 0
262 #define ID_AA64ISAR0_EL1_TLB_OS 1
263 #define ID_AA64ISAR0_EL1_TLB_OS_TLB 2
264 #define ID_AA64ISAR0_EL1_TS __BITS(55,52)
265 #define ID_AA64ISAR0_EL1_TS_NONE 0
266 #define ID_AA64ISAR0_EL1_TS_CFINV 1
267 #define ID_AA64ISAR0_EL1_TS_AXFLAG 2
268 #define ID_AA64ISAR0_EL1_FHM __BITS(51,48)
269 #define ID_AA64ISAR0_EL1_FHM_NONE 0
270 #define ID_AA64ISAR0_EL1_FHM_FMLAL 1
271 #define ID_AA64ISAR0_EL1_DP __BITS(47,44)
272 #define ID_AA64ISAR0_EL1_DP_NONE 0
273 #define ID_AA64ISAR0_EL1_DP_UDOT 1
274 #define ID_AA64ISAR0_EL1_SM4 __BITS(43,40)
275 #define ID_AA64ISAR0_EL1_SM4_NONE 0
276 #define ID_AA64ISAR0_EL1_SM4_SM4 1
277 #define ID_AA64ISAR0_EL1_SM3 __BITS(39,36)
278 #define ID_AA64ISAR0_EL1_SM3_NONE 0
279 #define ID_AA64ISAR0_EL1_SM3_SM3 1
280 #define ID_AA64ISAR0_EL1_SHA3 __BITS(35,32)
281 #define ID_AA64ISAR0_EL1_SHA3_NONE 0
282 #define ID_AA64ISAR0_EL1_SHA3_EOR3 1
283 #define ID_AA64ISAR0_EL1_RDM __BITS(31,28)
284 #define ID_AA64ISAR0_EL1_RDM_NONE 0
285 #define ID_AA64ISAR0_EL1_RDM_SQRDML 1
286 #define ID_AA64ISAR0_EL1_ATOMIC __BITS(23,20)
287 #define ID_AA64ISAR0_EL1_ATOMIC_NONE 0
288 #define ID_AA64ISAR0_EL1_ATOMIC_SWP 1
289 #define ID_AA64ISAR0_EL1_CRC32 __BITS(19,16)
290 #define ID_AA64ISAR0_EL1_CRC32_NONE 0
291 #define ID_AA64ISAR0_EL1_CRC32_CRC32X 1
292 #define ID_AA64ISAR0_EL1_SHA2 __BITS(15,12)
293 #define ID_AA64ISAR0_EL1_SHA2_NONE 0
294 #define ID_AA64ISAR0_EL1_SHA2_SHA256HSU 1
295 #define ID_AA64ISAR0_EL1_SHA2_SHA512HSU 2
296 #define ID_AA64ISAR0_EL1_SHA1 __BITS(11,8)
297 #define ID_AA64ISAR0_EL1_SHA1_NONE 0
298 #define ID_AA64ISAR0_EL1_SHA1_SHA1CPMHSU 1
299 #define ID_AA64ISAR0_EL1_AES __BITS(7,4)
300 #define ID_AA64ISAR0_EL1_AES_NONE 0
301 #define ID_AA64ISAR0_EL1_AES_AES 1
302 #define ID_AA64ISAR0_EL1_AES_PMUL 2
303
304 AARCH64REG_READ_INLINE(id_aa64isar1_el1)
305
306 #define ID_AA64ISAR1_EL1_SPECRES __BITS(43,40)
307 #define ID_AA64ISAR1_EL1_SPECRES_NONE 0
308 #define ID_AA64ISAR1_EL1_SPECRES_SUPPORTED 1
309 #define ID_AA64ISAR1_EL1_SB __BITS(39,36)
310 #define ID_AA64ISAR1_EL1_SB_NONE 0
311 #define ID_AA64ISAR1_EL1_SB_SUPPORTED 1
312 #define ID_AA64ISAR1_EL1_FRINTTS __BITS(35,32)
313 #define ID_AA64ISAR1_EL1_FRINTTS_NONE 0
314 #define ID_AA64ISAR1_EL1_FRINTTS_SUPPORTED 1
315 #define ID_AA64ISAR1_EL1_GPI __BITS(31,28)
316 #define ID_AA64ISAR1_EL1_GPI_NONE 0
317 #define ID_AA64ISAR1_EL1_GPI_SUPPORTED 1
318 #define ID_AA64ISAR1_EL1_GPA __BITS(27,24)
319 #define ID_AA64ISAR1_EL1_GPA_NONE 0
320 #define ID_AA64ISAR1_EL1_GPA_QARMA 1
321 #define ID_AA64ISAR1_EL1_LRCPC __BITS(23,20)
322 #define ID_AA64ISAR1_EL1_LRCPC_NONE 0
323 #define ID_AA64ISAR1_EL1_LRCPC_PR 1
324 #define ID_AA64ISAR1_EL1_LRCPC_PR_UR 2
325 #define ID_AA64ISAR1_EL1_FCMA __BITS(19,16)
326 #define ID_AA64ISAR1_EL1_FCMA_NONE 0
327 #define ID_AA64ISAR1_EL1_FCMA_SUPPORTED 1
328 #define ID_AA64ISAR1_EL1_JSCVT __BITS(15,12)
329 #define ID_AA64ISAR1_EL1_JSCVT_NONE 0
330 #define ID_AA64ISAR1_EL1_JSCVT_SUPPORTED 1
331 #define ID_AA64ISAR1_EL1_API __BITS(11,8)
332 #define ID_AA64ISAR1_EL1_API_NONE 0
333 #define ID_AA64ISAR1_EL1_API_SUPPORTED 1
334 #define ID_AA64ISAR1_EL1_API_ENHANCED 2
335 #define ID_AA64ISAR1_EL1_APA __BITS(7,4)
336 #define ID_AA64ISAR1_EL1_APA_NONE 0
337 #define ID_AA64ISAR1_EL1_APA_QARMA 1
338 #define ID_AA64ISAR1_EL1_APA_QARMA_ENH 2
339 #define ID_AA64ISAR1_EL1_DPB __BITS(3,0)
340 #define ID_AA64ISAR1_EL1_DPB_NONE 0
341 #define ID_AA64ISAR1_EL1_DPB_CVAP 1
342 #define ID_AA64ISAR1_EL1_DPB_CVAP_CVADP 2
343
344 AARCH64REG_READ_INLINE(id_aa64mmfr0_el1)
345
346 #define ID_AA64MMFR0_EL1_EXS __BITS(43,40)
347 #define ID_AA64MMFR0_EL1_TGRAN4 __BITS(31,28)
348 #define ID_AA64MMFR0_EL1_TGRAN4_4KB 0
349 #define ID_AA64MMFR0_EL1_TGRAN4_NONE 15
350 #define ID_AA64MMFR0_EL1_TGRAN64 __BITS(24,27)
351 #define ID_AA64MMFR0_EL1_TGRAN64_64KB 0
352 #define ID_AA64MMFR0_EL1_TGRAN64_NONE 15
353 #define ID_AA64MMFR0_EL1_TGRAN16 __BITS(20,23)
354 #define ID_AA64MMFR0_EL1_TGRAN16_NONE 0
355 #define ID_AA64MMFR0_EL1_TGRAN16_16KB 1
356 #define ID_AA64MMFR0_EL1_BIGENDEL0 __BITS(16,19)
357 #define ID_AA64MMFR0_EL1_BIGENDEL0_NONE 0
358 #define ID_AA64MMFR0_EL1_BIGENDEL0_MIX 1
359 #define ID_AA64MMFR0_EL1_SNSMEM __BITS(12,15)
360 #define ID_AA64MMFR0_EL1_SNSMEM_NONE 0
361 #define ID_AA64MMFR0_EL1_SNSMEM_SNSMEM 1
362 #define ID_AA64MMFR0_EL1_BIGEND __BITS(8,11)
363 #define ID_AA64MMFR0_EL1_BIGEND_NONE 0
364 #define ID_AA64MMFR0_EL1_BIGEND_MIX 1
365 #define ID_AA64MMFR0_EL1_ASIDBITS __BITS(4,7)
366 #define ID_AA64MMFR0_EL1_ASIDBITS_8BIT 0
367 #define ID_AA64MMFR0_EL1_ASIDBITS_16BIT 2
368 #define ID_AA64MMFR0_EL1_PARANGE __BITS(0,3)
369 #define ID_AA64MMFR0_EL1_PARANGE_4G 0
370 #define ID_AA64MMFR0_EL1_PARANGE_64G 1
371 #define ID_AA64MMFR0_EL1_PARANGE_1T 2
372 #define ID_AA64MMFR0_EL1_PARANGE_4T 3
373 #define ID_AA64MMFR0_EL1_PARANGE_16T 4
374 #define ID_AA64MMFR0_EL1_PARANGE_256T 5
375 #define ID_AA64MMFR0_EL1_PARANGE_4P 6
376
377 AARCH64REG_READ_INLINE(id_aa64mmfr1_el1)
378
379 #define ID_AA64MMFR1_EL1_XNX __BITS(31,28)
380 #define ID_AA64MMFR1_EL1_XNX_NONE 0
381 #define ID_AA64MMFR1_EL1_XNX_SUPPORTED 1
382 #define ID_AA64MMFR1_EL1_SPECSEI __BITS(27,24)
383 #define ID_AA64MMFR1_EL1_SPECSEI_NONE 0
384 #define ID_AA64MMFR1_EL1_SPECSEI_EXTINT 1
385 #define ID_AA64MMFR1_EL1_PAN __BITS(23,20)
386 #define ID_AA64MMFR1_EL1_PAN_NONE 0
387 #define ID_AA64MMFR1_EL1_PAN_SUPPORTED 1
388 #define ID_AA64MMFR1_EL1_PAN_S1E1 2
389 #define ID_AA64MMFR1_EL1_LO __BITS(19,16)
390 #define ID_AA64MMFR1_EL1_LO_NONE 0
391 #define ID_AA64MMFR1_EL1_LO_SUPPORTED 1
392 #define ID_AA64MMFR1_EL1_HPDS __BITS(15,12)
393 #define ID_AA64MMFR1_EL1_HPDS_NONE 0
394 #define ID_AA64MMFR1_EL1_HPDS_SUPPORTED 1
395 #define ID_AA64MMFR1_EL1_HPDS_EXTRA_PTD 2
396 #define ID_AA64MMFR1_EL1_VH __BITS(11,8)
397 #define ID_AA64MMFR1_EL1_VH_NONE 0
398 #define ID_AA64MMFR1_EL1_VH_SUPPORTED 1
399 #define ID_AA64MMFR1_EL1_VMIDBITS __BITS(7,4)
400 #define ID_AA64MMFR1_EL1_VMIDBITS_8BIT 0
401 #define ID_AA64MMFR1_EL1_VMIDBITS_16BIT 2
402 #define ID_AA64MMFR1_EL1_HAFDBS __BITS(3,0)
403 #define ID_AA64MMFR1_EL1_HAFDBS_NONE 0
404 #define ID_AA64MMFR1_EL1_HAFDBS_A 1
405 #define ID_AA64MMFR1_EL1_HAFDBS_AD 2
406
407 AARCH64REG_READ_INLINE3(id_aa64mmfr2_el1, id_aa64mmfr2_el1,
408 ATTR_ARCH("armv8.2-a"))
409
410 #define ID_AA64MMFR2_EL1_E0PD __BITS(63,60)
411 #define ID_AA64MMFR2_EL1_E0PD_NONE 0
412 #define ID_AA64MMFR2_EL1_E0PD_SUPPORTED 1
413 #define ID_AA64MMFR2_EL1_EVT __BITS(59,56)
414 #define ID_AA64MMFR2_EL1_EVT_NONE 0
415 #define ID_AA64MMFR2_EL1_EVT_TO_TI 1
416 #define ID_AA64MMFR2_EL1_EVT_TO_TI_TTL 2
417 #define ID_AA64MMFR2_EL1_BBM __BITS(55,52)
418 #define ID_AA64MMFR2_EL1_BBM_L0 0
419 #define ID_AA64MMFR2_EL1_BBM_L1 1
420 #define ID_AA64MMFR2_EL1_BBM_L2 2
421 #define ID_AA64MMFR2_EL1_TTL __BITS(51,48)
422 #define ID_AA64MMFR2_EL1_TTL_NONE 0
423 #define ID_AA64MMFR2_EL1_TTL_SUPPORTED 1
424 #define ID_AA64MMFR2_EL1_FWB __BITS(43,40)
425 #define ID_AA64MMFR2_EL1_FWB_NONE 0
426 #define ID_AA64MMFR2_EL1_FWB_SUPPORTED 1
427 #define ID_AA64MMFR2_EL1_IDS __BITS(39,36)
428 #define ID_AA64MMFR2_EL1_IDS_0X0 0
429 #define ID_AA64MMFR2_EL1_IDS_0X18 1
430 #define ID_AA64MMFR2_EL1_AT __BITS(35,32)
431 #define ID_AA64MMFR2_EL1_AT_NONE 0
432 #define ID_AA64MMFR2_EL1_AT_16BIT 1
433 #define ID_AA64MMFR2_EL1_ST __BITS(31,28)
434 #define ID_AA64MMFR2_EL1_ST_39 0
435 #define ID_AA64MMFR2_EL1_ST_48 1
436 #define ID_AA64MMFR2_EL1_NV __BITS(27,24)
437 #define ID_AA64MMFR2_EL1_NV_NONE 0
438 #define ID_AA64MMFR2_EL1_NV_HCR 1
439 #define ID_AA64MMFR2_EL1_NV_HCR_VNCR 2
440 #define ID_AA64MMFR2_EL1_CCIDX __BITS(23,20)
441 #define ID_AA64MMFR2_EL1_CCIDX_32BIT 0
442 #define ID_AA64MMFR2_EL1_CCIDX_64BIT 1
443 #define ID_AA64MMFR2_EL1_VARANGE __BITS(19,16)
444 #define ID_AA64MMFR2_EL1_VARANGE_48BIT 0
445 #define ID_AA64MMFR2_EL1_VARANGE_52BIT 1
446 #define ID_AA64MMFR2_EL1_IESB __BITS(15,12)
447 #define ID_AA64MMFR2_EL1_IESB_NONE 0
448 #define ID_AA64MMFR2_EL1_IESB_SUPPORTED 1
449 #define ID_AA64MMFR2_EL1_LSM __BITS(11,8)
450 #define ID_AA64MMFR2_EL1_LSM_NONE 0
451 #define ID_AA64MMFR2_EL1_LSM_SUPPORTED 1
452 #define ID_AA64MMFR2_EL1_UAO __BITS(7,4)
453 #define ID_AA64MMFR2_EL1_UAO_NONE 0
454 #define ID_AA64MMFR2_EL1_UAO_SUPPORTED 1
455 #define ID_AA64MMFR2_EL1_CNP __BITS(3,0)
456 #define ID_AA64MMFR2_EL1_CNP_NONE 0
457 #define ID_AA64MMFR2_EL1_CNP_SUPPORTED 1
458
459 AARCH64REG_READ_INLINE2(a72_cpuactlr_el1, s3_1_c15_c2_0)
460 AARCH64REG_READ_INLINE(id_aa64pfr0_el1)
461 AARCH64REG_READ_INLINE(id_aa64pfr1_el1)
462
463 #define ID_AA64PFR1_EL1_RASFRAC __BITS(15,12)
464 #define ID_AA64PFR1_EL1_RASFRAC_NORMAL 0
465 #define ID_AA64PFR1_EL1_RASFRAC_EXTRA 1
466 #define ID_AA64PFR1_EL1_MTE __BITS(11,8)
467 #define ID_AA64PFR1_EL1_MTE_NONE 0
468 #define ID_AA64PFR1_EL1_MTE_PARTIAL 1
469 #define ID_AA64PFR1_EL1_MTE_SUPPORTED 2
470 #define ID_AA64PFR1_EL1_SSBS __BITS(7,4)
471 #define ID_AA64PFR1_EL1_SSBS_NONE 0
472 #define ID_AA64PFR1_EL1_SSBS_SUPPORTED 1
473 #define ID_AA64PFR1_EL1_SSBS_MSR_MRS 2
474 #define ID_AA64PFR1_EL1_BT __BITS(3,0)
475 #define ID_AA64PFR1_EL1_BT_NONE 0
476 #define ID_AA64PFR1_EL1_BT_SUPPORTED 1
477
478 AARCH64REG_READ_INLINE(id_aa64zfr0_el1)
479 AARCH64REG_READ_INLINE(id_pfr1_el1)
480 AARCH64REG_READ_INLINE(isr_el1)
481 AARCH64REG_READ_INLINE(midr_el1)
482 AARCH64REG_READ_INLINE(mpidr_el1)
483
484 #define MIDR_EL1_IMPL __BITS(31,24) // Implementor
485 #define MIDR_EL1_VARIANT __BITS(23,20) // CPU Variant
486 #define MIDR_EL1_ARCH __BITS(19,16) // Architecture
487 #define MIDR_EL1_PARTNUM __BITS(15,4) // PartNum
488 #define MIDR_EL1_REVISION __BITS(3,0) // Revision
489
490 #define MPIDR_AFF3 __BITS(32,39)
491 #define MPIDR_U __BIT(30) // 1 = Uni-Processor System
492 #define MPIDR_MT __BIT(24) // 1 = SMT(AFF0 is logical)
493 #define MPIDR_AFF2 __BITS(16,23)
494 #define MPIDR_AFF1 __BITS(8,15)
495 #define MPIDR_AFF0 __BITS(0,7)
496
497 AARCH64REG_READ_INLINE(mvfr0_el1)
498
499 #define MVFR0_FPROUND __BITS(31,28)
500 #define MVFR0_FPROUND_NEAREST 0
501 #define MVFR0_FPROUND_ALL 1
502 #define MVFR0_FPSHVEC __BITS(27,24)
503 #define MVFR0_FPSHVEC_NONE 0
504 #define MVFR0_FPSHVEC_SHVEC 1
505 #define MVFR0_FPSQRT __BITS(23,20)
506 #define MVFR0_FPSQRT_NONE 0
507 #define MVFR0_FPSQRT_VSQRT 1
508 #define MVFR0_FPDIVIDE __BITS(19,16)
509 #define MVFR0_FPDIVIDE_NONE 0
510 #define MVFR0_FPDIVIDE_VDIV 1
511 #define MVFR0_FPTRAP __BITS(15,12)
512 #define MVFR0_FPTRAP_NONE 0
513 #define MVFR0_FPTRAP_TRAP 1
514 #define MVFR0_FPDP __BITS(11,8)
515 #define MVFR0_FPDP_NONE 0
516 #define MVFR0_FPDP_VFPV2 1
517 #define MVFR0_FPDP_VFPV3 2
518 #define MVFR0_FPSP __BITS(7,4)
519 #define MVFR0_FPSP_NONE 0
520 #define MVFR0_FPSP_VFPV2 1
521 #define MVFR0_FPSP_VFPV3 2
522 #define MVFR0_SIMDREG __BITS(3,0)
523 #define MVFR0_SIMDREG_NONE 0
524 #define MVFR0_SIMDREG_16x64 1
525 #define MVFR0_SIMDREG_32x64 2
526
527 AARCH64REG_READ_INLINE(mvfr1_el1)
528
529 #define MVFR1_SIMDFMAC __BITS(31,28)
530 #define MVFR1_SIMDFMAC_NONE 0
531 #define MVFR1_SIMDFMAC_FMAC 1
532 #define MVFR1_FPHP __BITS(27,24)
533 #define MVFR1_FPHP_NONE 0
534 #define MVFR1_FPHP_HALF_SINGLE 1
535 #define MVFR1_FPHP_HALF_DOUBLE 2
536 #define MVFR1_FPHP_HALF_ARITH 3
537 #define MVFR1_SIMDHP __BITS(23,20)
538 #define MVFR1_SIMDHP_NONE 0
539 #define MVFR1_SIMDHP_HALF 1
540 #define MVFR1_SIMDHP_HALF_ARITH 3
541 #define MVFR1_SIMDSP __BITS(19,16)
542 #define MVFR1_SIMDSP_NONE 0
543 #define MVFR1_SIMDSP_SINGLE 1
544 #define MVFR1_SIMDINT __BITS(15,12)
545 #define MVFR1_SIMDINT_NONE 0
546 #define MVFR1_SIMDINT_INTEGER 1
547 #define MVFR1_SIMDLS __BITS(11,8)
548 #define MVFR1_SIMDLS_NONE 0
549 #define MVFR1_SIMDLS_LOADSTORE 1
550 #define MVFR1_FPDNAN __BITS(7,4)
551 #define MVFR1_FPDNAN_NONE 0
552 #define MVFR1_FPDNAN_NAN 1
553 #define MVFR1_FPFTZ __BITS(3,0)
554 #define MVFR1_FPFTZ_NONE 0
555 #define MVFR1_FPFTZ_DENORMAL 1
556
557 AARCH64REG_READ_INLINE(mvfr2_el1)
558
559 #define MVFR2_FPMISC __BITS(7,4)
560 #define MVFR2_FPMISC_NONE 0
561 #define MVFR2_FPMISC_SEL 1
562 #define MVFR2_FPMISC_DROUND 2
563 #define MVFR2_FPMISC_ROUNDINT 3
564 #define MVFR2_FPMISC_MAXMIN 4
565 #define MVFR2_SIMDMISC __BITS(3,0)
566 #define MVFR2_SIMDMISC_NONE 0
567 #define MVFR2_SIMDMISC_DROUND 1
568 #define MVFR2_SIMDMISC_ROUNDINT 2
569 #define MVFR2_SIMDMISC_MAXMIN 3
570
571 AARCH64REG_READ_INLINE(revidr_el1)
572
573 /*
574 * These are read/write registers
575 */
576 AARCH64REG_READ_INLINE3(APIAKeyLo_EL1, apiakeylo_el1, ATTR_ARCH("armv8.3-a"))
577 AARCH64REG_WRITE_INLINE3(APIAKeyLo_EL1, apiakeylo_el1, ATTR_ARCH("armv8.3-a"))
578 AARCH64REG_READ_INLINE3(APIAKeyHi_EL1, apiakeyhi_el1, ATTR_ARCH("armv8.3-a"))
579 AARCH64REG_WRITE_INLINE3(APIAKeyHi_EL1, apiakeyhi_el1, ATTR_ARCH("armv8.3-a"))
580
581 AARCH64REG_READ_INLINE3(APIBKeyLo_EL1, apibkeylo_el1, ATTR_ARCH("armv8.3-a"))
582 AARCH64REG_WRITE_INLINE3(APIBKeyLo_EL1, apibkeylo_el1, ATTR_ARCH("armv8.3-a"))
583 AARCH64REG_READ_INLINE3(APIBKeyHi_EL1, apibkeyhi_el1, ATTR_ARCH("armv8.3-a"))
584 AARCH64REG_WRITE_INLINE3(APIBKeyHi_EL1, apibkeyhi_el1, ATTR_ARCH("armv8.3-a"))
585
586 AARCH64REG_READ_INLINE3(APDAKeyLo_EL1, apdakeylo_el1, ATTR_ARCH("armv8.3-a"))
587 AARCH64REG_WRITE_INLINE3(APDAKeyLo_EL1, apdakeylo_el1, ATTR_ARCH("armv8.3-a"))
588 AARCH64REG_READ_INLINE3(APDAKeyHi_EL1, apdakeyhi_el1, ATTR_ARCH("armv8.3-a"))
589 AARCH64REG_WRITE_INLINE3(APDAKeyHi_EL1, apdakeyhi_el1, ATTR_ARCH("armv8.3-a"))
590
591 AARCH64REG_READ_INLINE3(APDBKeyLo_EL1, apdbkeylo_el1, ATTR_ARCH("armv8.3-a"))
592 AARCH64REG_WRITE_INLINE3(APDBKeyLo_EL1, apdbkeylo_el1, ATTR_ARCH("armv8.3-a"))
593 AARCH64REG_READ_INLINE3(APDBKeyHi_EL1, apdbkeyhi_el1, ATTR_ARCH("armv8.3-a"))
594 AARCH64REG_WRITE_INLINE3(APDBKeyHi_EL1, apdbkeyhi_el1, ATTR_ARCH("armv8.3-a"))
595
596 AARCH64REG_READ_INLINE3(APGAKeyLo_EL1, apgakeylo_el1, ATTR_ARCH("armv8.3-a"))
597 AARCH64REG_WRITE_INLINE3(APGAKeyLo_EL1, apgakeylo_el1, ATTR_ARCH("armv8.3-a"))
598 AARCH64REG_READ_INLINE3(APGAKeyHi_EL1, apgakeyhi_el1, ATTR_ARCH("armv8.3-a"))
599 AARCH64REG_WRITE_INLINE3(APGAKeyHi_EL1, apgakeyhi_el1, ATTR_ARCH("armv8.3-a"))
600
601 AARCH64REG_READ_INLINE(cpacr_el1) // Coprocessor Access Control Regiser
602 AARCH64REG_WRITE_INLINE(cpacr_el1)
603
604 #define CPACR_TTA __BIT(28) // System Register Access Traps
605 #define CPACR_FPEN __BITS(21,20)
606 #define CPACR_FPEN_NONE __SHIFTIN(0, CPACR_FPEN)
607 #define CPACR_FPEN_EL1 __SHIFTIN(1, CPACR_FPEN)
608 #define CPACR_FPEN_NONE_2 __SHIFTIN(2, CPACR_FPEN)
609 #define CPACR_FPEN_ALL __SHIFTIN(3, CPACR_FPEN)
610
611 AARCH64REG_READ_INLINE(csselr_el1) // Cache Size Selection Register
612 AARCH64REG_WRITE_INLINE(csselr_el1)
613
614 #define CSSELR_LEVEL __BITS(3,1) // Cache level of required cache
615 #define CSSELR_IND __BIT(0) // Instruction not Data bit
616
617 AARCH64REG_READ_INLINE(daif) // Debug Async Irq Fiq mask register
618 AARCH64REG_WRITE_INLINE(daif)
619 AARCH64REG_WRITEIMM_INLINE(daifclr)
620 AARCH64REG_WRITEIMM_INLINE(daifset)
621
622 #define DAIF_D __BIT(9) // Debug Exception Mask
623 #define DAIF_A __BIT(8) // SError Abort Mask
624 #define DAIF_I __BIT(7) // IRQ Mask
625 #define DAIF_F __BIT(6) // FIQ Mask
626 #define DAIF_SETCLR_SHIFT 6 // for daifset/daifclr #imm shift
627
628 AARCH64REG_READ_INLINE(elr_el1) // Exception Link Register
629 AARCH64REG_WRITE_INLINE(elr_el1)
630
631 AARCH64REG_READ_INLINE(esr_el1) // Exception Symdrone Register
632 AARCH64REG_WRITE_INLINE(esr_el1)
633
634 #define ESR_EC __BITS(31,26) // Exception Cause
635 #define ESR_EC_UNKNOWN 0x00 // AXX: Unknown Reason
636 #define ESR_EC_WFX 0x01 // AXX: WFI or WFE instruction execution
637 #define ESR_EC_CP15_RT 0x03 // A32: MCR/MRC access to CP15 !EC=0
638 #define ESR_EC_CP15_RRT 0x04 // A32: MCRR/MRRC access to CP15 !EC=0
639 #define ESR_EC_CP14_RT 0x05 // A32: MCR/MRC access to CP14
640 #define ESR_EC_CP14_DT 0x06 // A32: LDC/STC access to CP14
641 #define ESR_EC_FP_ACCESS 0x07 // AXX: Access to SIMD/FP Registers
642 #define ESR_EC_FPID 0x08 // A32: MCR/MRC access to CP10 !EC=7
643 #define ESR_EC_CP14_RRT 0x0c // A32: MRRC access to CP14
644 #define ESR_EC_BTE_A64 0x0d // A64: Branch Target Exception (V8.5)
645 #define ESR_EC_ILL_STATE 0x0e // AXX: Illegal Execution State
646 #define ESR_EC_SVC_A32 0x11 // A32: SVC Instruction Execution
647 #define ESR_EC_HVC_A32 0x12 // A32: HVC Instruction Execution
648 #define ESR_EC_SMC_A32 0x13 // A32: SMC Instruction Execution
649 #define ESR_EC_SVC_A64 0x15 // A64: SVC Instruction Execution
650 #define ESR_EC_HVC_A64 0x16 // A64: HVC Instruction Execution
651 #define ESR_EC_SMC_A64 0x17 // A64: SMC Instruction Execution
652 #define ESR_EC_SYS_REG 0x18 // A64: MSR/MRS/SYS instruction (!EC0/1/7)
653 #define ESR_EC_INSN_ABT_EL0 0x20 // AXX: Instruction Abort (EL0)
654 #define ESR_EC_INSN_ABT_EL1 0x21 // AXX: Instruction Abort (EL1)
655 #define ESR_EC_PC_ALIGNMENT 0x22 // AXX: Misaligned PC
656 #define ESR_EC_DATA_ABT_EL0 0x24 // AXX: Data Abort (EL0)
657 #define ESR_EC_DATA_ABT_EL1 0x25 // AXX: Data Abort (EL1)
658 #define ESR_EC_SP_ALIGNMENT 0x26 // AXX: Misaligned SP
659 #define ESR_EC_FP_TRAP_A32 0x28 // A32: FP Exception
660 #define ESR_EC_FP_TRAP_A64 0x2c // A64: FP Exception
661 #define ESR_EC_SERROR 0x2f // AXX: SError Interrupt
662 #define ESR_EC_BRKPNT_EL0 0x30 // AXX: Breakpoint Exception (EL0)
663 #define ESR_EC_BRKPNT_EL1 0x31 // AXX: Breakpoint Exception (EL1)
664 #define ESR_EC_SW_STEP_EL0 0x32 // AXX: Software Step (EL0)
665 #define ESR_EC_SW_STEP_EL1 0x33 // AXX: Software Step (EL1)
666 #define ESR_EC_WTCHPNT_EL0 0x34 // AXX: Watchpoint (EL0)
667 #define ESR_EC_WTCHPNT_EL1 0x35 // AXX: Watchpoint (EL1)
668 #define ESR_EC_BKPT_INSN_A32 0x38 // A32: BKPT Instruction Execution
669 #define ESR_EC_VECTOR_CATCH 0x3a // A32: Vector Catch Exception
670 #define ESR_EC_BKPT_INSN_A64 0x3c // A64: BKPT Instruction Execution
671 #define ESR_IL __BIT(25) // Instruction Length (1=32-bit)
672 #define ESR_ISS __BITS(24,0) // Instruction Specific Syndrome
673 #define ESR_ISS_CV __BIT(24) // common
674 #define ESR_ISS_COND __BITS(23,20) // common
675 #define ESR_ISS_WFX_TRAP_INSN __BIT(0) // for ESR_EC_WFX
676 #define ESR_ISS_MRC_OPC2 __BITS(19,17) // for ESR_EC_CP15_RT
677 #define ESR_ISS_MRC_OPC1 __BITS(16,14) // for ESR_EC_CP15_RT
678 #define ESR_ISS_MRC_CRN __BITS(13,10) // for ESR_EC_CP15_RT
679 #define ESR_ISS_MRC_RT __BITS(9,5) // for ESR_EC_CP15_RT
680 #define ESR_ISS_MRC_CRM __BITS(4,1) // for ESR_EC_CP15_RT
681 #define ESR_ISS_MRC_DIRECTION __BIT(0) // for ESR_EC_CP15_RT
682 #define ESR_ISS_MCRR_OPC1 __BITS(19,16) // for ESR_EC_CP15_RRT
683 #define ESR_ISS_MCRR_RT2 __BITS(14,10) // for ESR_EC_CP15_RRT
684 #define ESR_ISS_MCRR_RT __BITS(9,5) // for ESR_EC_CP15_RRT
685 #define ESR_ISS_MCRR_CRM __BITS(4,1) // for ESR_EC_CP15_RRT
686 #define ESR_ISS_MCRR_DIRECTION __BIT(0) // for ESR_EC_CP15_RRT
687 #define ESR_ISS_HVC_IMM16 __BITS(15,0) // for ESR_EC_{SVC,HVC}
688 // ...
689 #define ESR_ISS_INSNABORT_EA __BIT(9) // for ESC_RC_INSN_ABT_EL[01]
690 #define ESR_ISS_INSNABORT_S1PTW __BIT(7) // for ESC_RC_INSN_ABT_EL[01]
691 #define ESR_ISS_INSNABORT_IFSC __BITS(0,5) // for ESC_RC_INSN_ABT_EL[01]
692 #define ESR_ISS_DATAABORT_ISV __BIT(24) // for ESC_RC_DATA_ABT_EL[01]
693 #define ESR_ISS_DATAABORT_SAS __BITS(23,22) // for ESC_RC_DATA_ABT_EL[01]
694 #define ESR_ISS_DATAABORT_SSE __BIT(21) // for ESC_RC_DATA_ABT_EL[01]
695 #define ESR_ISS_DATAABORT_SRT __BITS(19,16) // for ESC_RC_DATA_ABT_EL[01]
696 #define ESR_ISS_DATAABORT_SF __BIT(15) // for ESC_RC_DATA_ABT_EL[01]
697 #define ESR_ISS_DATAABORT_AR __BIT(14) // for ESC_RC_DATA_ABT_EL[01]
698 #define ESR_ISS_DATAABORT_EA __BIT(9) // for ESC_RC_DATA_ABT_EL[01]
699 #define ESR_ISS_DATAABORT_CM __BIT(8) // for ESC_RC_DATA_ABT_EL[01]
700 #define ESR_ISS_DATAABORT_S1PTW __BIT(7) // for ESC_RC_DATA_ABT_EL[01]
701 #define ESR_ISS_DATAABORT_WnR __BIT(6) // for ESC_RC_DATA_ABT_EL[01]
702 #define ESR_ISS_DATAABORT_DFSC __BITS(0,5) // for ESC_RC_DATA_ABT_EL[01]
703
704 #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_0 0x00
705 #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_1 0x01
706 #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_2 0x02
707 #define ESR_ISS_FSC_ADDRESS_SIZE_FAULT_3 0x03
708 #define ESR_ISS_FSC_TRANSLATION_FAULT_0 0x04
709 #define ESR_ISS_FSC_TRANSLATION_FAULT_1 0x05
710 #define ESR_ISS_FSC_TRANSLATION_FAULT_2 0x06
711 #define ESR_ISS_FSC_TRANSLATION_FAULT_3 0x07
712 #define ESR_ISS_FSC_ACCESS_FAULT_0 0x08
713 #define ESR_ISS_FSC_ACCESS_FAULT_1 0x09
714 #define ESR_ISS_FSC_ACCESS_FAULT_2 0x0a
715 #define ESR_ISS_FSC_ACCESS_FAULT_3 0x0b
716 #define ESR_ISS_FSC_PERM_FAULT_0 0x0c
717 #define ESR_ISS_FSC_PERM_FAULT_1 0x0d
718 #define ESR_ISS_FSC_PERM_FAULT_2 0x0e
719 #define ESR_ISS_FSC_PERM_FAULT_3 0x0f
720 #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT 0x10
721 #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_0 0x14
722 #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_1 0x15
723 #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_2 0x16
724 #define ESR_ISS_FSC_SYNC_EXTERNAL_ABORT_TTWALK_3 0x17
725 #define ESR_ISS_FSC_SYNC_PARITY_ERROR 0x18
726 #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_0 0x1c
727 #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_1 0x1d
728 #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_2 0x1e
729 #define ESR_ISS_FSC_SYNC_PARITY_ERROR_ON_TTWALK_3 0x1f
730 #define ESR_ISS_FSC_ALIGNMENT_FAULT 0x21
731 #define ESR_ISS_FSC_TLB_CONFLICT_FAULT 0x30
732 #define ESR_ISS_FSC_LOCKDOWN_ABORT 0x34
733 #define ESR_ISS_FSC_UNSUPPORTED_EXCLUSIVE 0x35
734 #define ESR_ISS_FSC_FIRST_LEVEL_DOMAIN_FAULT 0x3d
735 #define ESR_ISS_FSC_SECOND_LEVEL_DOMAIN_FAULT 0x3e
736
737
738 AARCH64REG_READ_INLINE(far_el1) // Fault Address Register
739 AARCH64REG_WRITE_INLINE(far_el1)
740
741 AARCH64REG_READ_INLINE2(l2ctlr_el1, s3_1_c11_c0_2) // Cortex-A53,57,72,73
742 AARCH64REG_WRITE_INLINE2(l2ctlr_el1, s3_1_c11_c0_2) // Cortex-A53,57,72,73
743
744 #define L2CTLR_NUMOFCORE __BITS(25,24) // Number of cores
745 #define L2CTLR_CPUCACHEPROT __BIT(22) // CPU Cache Protection
746 #define L2CTLR_SCUL2CACHEPROT __BIT(21) // SCU-L2 Cache Protection
747 #define L2CTLR_L2_INPUT_LATENCY __BIT(5) // L2 Data RAM input latency
748 #define L2CTLR_L2_OUTPUT_LATENCY __BIT(0) // L2 Data RAM output latency
749
750 AARCH64REG_READ_INLINE(mair_el1) // Memory Attribute Indirection Register
751 AARCH64REG_WRITE_INLINE(mair_el1)
752
753 #define MAIR_ATTR0 __BITS(7,0)
754 #define MAIR_ATTR1 __BITS(15,8)
755 #define MAIR_ATTR2 __BITS(23,16)
756 #define MAIR_ATTR3 __BITS(31,24)
757 #define MAIR_ATTR4 __BITS(39,32)
758 #define MAIR_ATTR5 __BITS(47,40)
759 #define MAIR_ATTR6 __BITS(55,48)
760 #define MAIR_ATTR7 __BITS(63,56)
761 #define MAIR_DEVICE_nGnRnE 0x00 // NoGathering,NoReordering,NoEarlyWriteAck.
762 #define MAIR_DEVICE_nGnRE 0x04 // NoGathering,NoReordering,EarlyWriteAck.
763 #define MAIR_NORMAL_NC 0x44
764 #define MAIR_NORMAL_WT 0xbb
765 #define MAIR_NORMAL_WB 0xff
766
767 AARCH64REG_READ_INLINE(par_el1) // Physical Address Register
768 AARCH64REG_WRITE_INLINE(par_el1)
769
770 #define PAR_ATTR __BITS(63,56) // F=0 memory attributes
771 #define PAR_PA __BITS(51,12) // F=0 physical address
772 #define PAR_PA_SHIFT 12
773 #define PAR_NS __BIT(9) // F=0 non-secure
774 #define PAR_S __BIT(9) // F=1 failure stage
775 #define PAR_SHA __BITS(8,7) // F=0 shareability attribute
776 #define PAR_SHA_NONE 0
777 #define PAR_SHA_OUTER 2
778 #define PAR_SHA_INNER 3
779 #define PAR_PTW __BIT(8) // F=1 partial table walk
780 #define PAR_FST __BITS(6,1) // F=1 fault status code
781 #define PAR_F __BIT(0) // translation failed
782
783 AARCH64REG_READ_INLINE(rmr_el1) // Reset Management Register
784 AARCH64REG_WRITE_INLINE(rmr_el1)
785
786 AARCH64REG_READ_INLINE(rvbar_el1) // Reset Vector Base Address Register
787 AARCH64REG_WRITE_INLINE(rvbar_el1)
788
789 AARCH64REG_ATWRITE_INLINE(s1e0r); // Address Translate Stages 1
790 AARCH64REG_ATWRITE_INLINE(s1e0w);
791 AARCH64REG_ATWRITE_INLINE(s1e1r);
792 AARCH64REG_ATWRITE_INLINE(s1e1w);
793
794 AARCH64REG_READ_INLINE(sctlr_el1) // System Control Register
795 AARCH64REG_WRITE_INLINE(sctlr_el1)
796
797 #define SCTLR_RES0 0xc8222400 // Reserved ARMv8.0, write 0
798 #define SCTLR_RES1 0x30d00800 // Reserved ARMv8.0, write 1
799 #define SCTLR_M __BIT(0)
800 #define SCTLR_A __BIT(1)
801 #define SCTLR_C __BIT(2)
802 #define SCTLR_SA __BIT(3)
803 #define SCTLR_SA0 __BIT(4)
804 #define SCTLR_CP15BEN __BIT(5)
805 #define SCTLR_nAA __BIT(6)
806 #define SCTLR_ITD __BIT(7)
807 #define SCTLR_SED __BIT(8)
808 #define SCTLR_UMA __BIT(9)
809 #define SCTLR_EnRCTX __BIT(10)
810 #define SCTLR_EOS __BIT(11)
811 #define SCTLR_I __BIT(12)
812 #define SCTLR_EnDB __BIT(13)
813 #define SCTLR_DZE __BIT(14)
814 #define SCTLR_UCT __BIT(15)
815 #define SCTLR_nTWI __BIT(16)
816 #define SCTLR_nTWE __BIT(18)
817 #define SCTLR_WXN __BIT(19)
818 #define SCTLR_TSCXT __BIT(20)
819 #define SCTLR_IESB __BIT(21)
820 #define SCTLR_EIS __BIT(22)
821 #define SCTLR_SPAN __BIT(23)
822 #define SCTLR_EOE __BIT(24)
823 #define SCTLR_EE __BIT(25)
824 #define SCTLR_UCI __BIT(26)
825 #define SCTLR_EnDA __BIT(27)
826 #define SCTLR_nTLSMD __BIT(28)
827 #define SCTLR_LSMAOE __BIT(29)
828 #define SCTLR_EnIB __BIT(30)
829 #define SCTLR_EnIA __BIT(31)
830 #define SCTLR_BT0 __BIT(35)
831 #define SCTLR_BT1 __BIT(36)
832 #define SCTLR_ITFSB __BIT(37)
833 #define SCTLR_TCF0 __BITS(39,38)
834 #define SCTLR_TCF __BITS(41,40)
835 #define SCTLR_ATA0 __BIT(42)
836 #define SCTLR_ATA __BIT(43)
837 #define SCTLR_DSSBS __BIT(44)
838
839 // current EL stack pointer
840 static __inline uint64_t
841 reg_sp_read(void)
842 {
843 uint64_t __rv;
844 __asm __volatile ("mov %0, sp" : "=r"(__rv));
845 return __rv;
846 }
847
848 AARCH64REG_READ_INLINE(sp_el0) // EL0 Stack Pointer
849 AARCH64REG_WRITE_INLINE(sp_el0)
850
851 AARCH64REG_READ_INLINE(spsel) // Stack Pointer Select
852 AARCH64REG_WRITE_INLINE(spsel)
853
854 #define SPSEL_SP __BIT(0); // use SP_EL0 at all exception levels
855
856 AARCH64REG_READ_INLINE(spsr_el1) // Saved Program Status Register
857 AARCH64REG_WRITE_INLINE(spsr_el1)
858
859 #define SPSR_NZCV __BITS(31,28) // mask of N Z C V
860 #define SPSR_N __BIT(31) // Negative
861 #define SPSR_Z __BIT(30) // Zero
862 #define SPSR_C __BIT(29) // Carry
863 #define SPSR_V __BIT(28) // oVerflow
864 #define SPSR_A32_Q __BIT(27) // A32: Overflow
865 #define SPSR_A32_IT1 __BIT(26) // A32: IT[1]
866 #define SPSR_A32_IT0 __BIT(25) // A32: IT[0]
867 #define SPSR_SS __BIT(21) // Software Step
868 #define SPSR_SS_SHIFT 21
869 #define SPSR_IL __BIT(20) // Instruction Length
870 #define SPSR_GE __BITS(19,16) // A32: SIMD GE
871 #define SPSR_IT7 __BIT(15) // A32: IT[7]
872 #define SPSR_IT6 __BIT(14) // A32: IT[6]
873 #define SPSR_IT5 __BIT(13) // A32: IT[5]
874 #define SPSR_IT4 __BIT(12) // A32: IT[4]
875 #define SPSR_IT3 __BIT(11) // A32: IT[3]
876 #define SPSR_IT2 __BIT(10) // A32: IT[2]
877 #define SPSR_A64_BTYPE __BITS(11,10) // A64: BTYPE
878 #define SPSR_A64_D __BIT(9) // A64: Debug Exception Mask
879 #define SPSR_A32_E __BIT(9) // A32: BE Endian Mode
880 #define SPSR_A __BIT(8) // Async abort (SError) Mask
881 #define SPSR_I __BIT(7) // IRQ Mask
882 #define SPSR_F __BIT(6) // FIQ Mask
883 #define SPSR_A32_T __BIT(5) // A32 Thumb Mode
884 #define SPSR_A32 __BIT(4) // A32 Mode (a part of SPSR_M)
885 #define SPSR_M __BITS(4,0) // Execution State
886 #define SPSR_M_EL3H 0x0d
887 #define SPSR_M_EL3T 0x0c
888 #define SPSR_M_EL2H 0x09
889 #define SPSR_M_EL2T 0x08
890 #define SPSR_M_EL1H 0x05
891 #define SPSR_M_EL1T 0x04
892 #define SPSR_M_EL0T 0x00
893 #define SPSR_M_SYS32 0x1f
894 #define SPSR_M_UND32 0x1b
895 #define SPSR_M_ABT32 0x17
896 #define SPSR_M_SVC32 0x13
897 #define SPSR_M_IRQ32 0x12
898 #define SPSR_M_FIQ32 0x11
899 #define SPSR_M_USR32 0x10
900
901 AARCH64REG_READ_INLINE(tcr_el1) // Translation Control Register
902 AARCH64REG_WRITE_INLINE(tcr_el1)
903
904
905 /* TCR_EL1 - Translation Control Register */
906 #define TCR_TCMA1 __BIT(58) /* ARMv8.5-MemTag control when ADDR[59:55] = 0b11111 */
907 #define TCR_TCMA0 __BIT(57) /* ARMv8.5-MemTag control when ADDR[59:55] = 0b00000 */
908 #define TCR_E0PD1 __BIT(56) /* ARMv8.5-E0PD Faulting control for EL0 by TTBR1 */
909 #define TCR_E0PD0 __BIT(55) /* ARMv8.5-E0PD Faulting control for EL0 by TTBR0 */
910 #define TCR_NFD1 __BIT(54) /* SVE Non-fault translation table walk disable (TTBR1) */
911 #define TCR_NFD0 __BIT(53) /* SVE Non-fault translation table walk disable (TTBR0) */
912 #define TCR_TBID1 __BIT(52) /* ARMv8.3-PAuth TBI for instruction addr (TTBR1) */
913 #define TCR_TBID0 __BIT(51) /* ARMv8.3-PAuth TBI for instruction addr (TTBR0) */
914 #define TCR_HWU162 __BIT(50) /* ARMv8.1-TTPBHA bit[62] of PTE (TTBR1) */
915 #define TCR_HWU161 __BIT(49) /* ARMv8.1-TTPBHA bit[61] of PTE (TTBR1) */
916 #define TCR_HWU160 __BIT(48) /* ARMv8.1-TTPBHA bit[60] of PTE (TTBR1) */
917 #define TCR_HWU159 __BIT(47) /* ARMv8.1-TTPBHA bit[59] of PTE (TTBR1) */
918 #define TCR_HWU062 __BIT(46) /* ARMv8.1-TTPBHA bit[62] of PTE (TTBR0) */
919 #define TCR_HWU061 __BIT(45) /* ARMv8.1-TTPBHA bit[61] of PTE (TTBR0) */
920 #define TCR_HWU060 __BIT(44) /* ARMv8.1-TTPBHA bit[60] of PTE (TTBR0) */
921 #define TCR_HWU059 __BIT(43) /* ARMv8.1-TTPBHA bit[59] of PTE (TTBR0) */
922 #define TCR_HPD1 __BIT(42) /* ARMv8.1-HPD Hierarchical Permission (TTBR1) */
923 #define TCR_HPD0 __BIT(41) /* ARMv8.1-HPD Hierarchical Permission (TTBR0) */
924 #define TCR_HD __BIT(40) /* ARMv8.1-TTHM Hardware Dirty flag */
925 #define TCR_HA __BIT(39) /* ARMv8.1-TTHM Hardware Access flag */
926 #define TCR_TBI1 __BIT(38) /* ignore Top Byte TTBR1_EL1 */
927 #define TCR_TBI0 __BIT(37) /* ignore Top Byte TTBR0_EL1 */
928 #define TCR_AS64K __BIT(36) /* Use 64K ASIDs */
929 #define TCR_IPS __BITS(34,32) /* Intermediate PhysAdr Size */
930 #define TCR_IPS_4PB __SHIFTIN(6,TCR_IPS) /* 52 bits ( 4 PB) */
931 #define TCR_IPS_256TB __SHIFTIN(5,TCR_IPS) /* 48 bits (256 TB) */
932 #define TCR_IPS_16TB __SHIFTIN(4,TCR_IPS) /* 44 bits (16 TB) */
933 #define TCR_IPS_4TB __SHIFTIN(3,TCR_IPS) /* 42 bits ( 4 TB) */
934 #define TCR_IPS_1TB __SHIFTIN(2,TCR_IPS) /* 40 bits ( 1 TB) */
935 #define TCR_IPS_64GB __SHIFTIN(1,TCR_IPS) /* 36 bits (64 GB) */
936 #define TCR_IPS_4GB __SHIFTIN(0,TCR_IPS) /* 32 bits (4 GB) */
937 #define TCR_TG1 __BITS(31,30) /* TTBR1 Page Granule Size */
938 #define TCR_TG1_16KB __SHIFTIN(1,TCR_TG1) /* 16KB page size */
939 #define TCR_TG1_4KB __SHIFTIN(2,TCR_TG1) /* 4KB page size */
940 #define TCR_TG1_64KB __SHIFTIN(3,TCR_TG1) /* 64KB page size */
941 #define TCR_SH1 __BITS(29,28)
942 #define TCR_SH1_NONE __SHIFTIN(0,TCR_SH1)
943 #define TCR_SH1_OUTER __SHIFTIN(2,TCR_SH1)
944 #define TCR_SH1_INNER __SHIFTIN(3,TCR_SH1)
945 #define TCR_ORGN1 __BITS(27,26) /* TTBR1 Outer cacheability */
946 #define TCR_ORGN1_NC __SHIFTIN(0,TCR_ORGN1) /* Non Cacheable */
947 #define TCR_ORGN1_WB_WA __SHIFTIN(1,TCR_ORGN1) /* WriteBack WriteAllocate */
948 #define TCR_ORGN1_WT __SHIFTIN(2,TCR_ORGN1) /* WriteThrough */
949 #define TCR_ORGN1_WB __SHIFTIN(3,TCR_ORGN1) /* WriteBack */
950 #define TCR_IRGN1 __BITS(25,24) /* TTBR1 Inner cacheability */
951 #define TCR_IRGN1_NC __SHIFTIN(0,TCR_IRGN1) /* Non Cacheable */
952 #define TCR_IRGN1_WB_WA __SHIFTIN(1,TCR_IRGN1) /* WriteBack WriteAllocate */
953 #define TCR_IRGN1_WT __SHIFTIN(2,TCR_IRGN1) /* WriteThrough */
954 #define TCR_IRGN1_WB __SHIFTIN(3,TCR_IRGN1) /* WriteBack */
955 #define TCR_EPD1 __BIT(23) /* Walk Disable for TTBR1_EL1 */
956 #define TCR_A1 __BIT(22) /* ASID is in TTBR1_EL1 */
957 #define TCR_T1SZ __BITS(21,16) /* Size offset for TTBR1_EL1 */
958 #define TCR_TG0 __BITS(15,14) /* TTBR0 Page Granule Size */
959 #define TCR_TG0_4KB __SHIFTIN(0,TCR_TG0) /* 4KB page size */
960 #define TCR_TG0_64KB __SHIFTIN(1,TCR_TG0) /* 64KB page size */
961 #define TCR_TG0_16KB __SHIFTIN(2,TCR_TG0) /* 16KB page size */
962 #define TCR_SH0 __BITS(13,12)
963 #define TCR_SH0_NONE __SHIFTIN(0,TCR_SH0)
964 #define TCR_SH0_OUTER __SHIFTIN(2,TCR_SH0)
965 #define TCR_SH0_INNER __SHIFTIN(3,TCR_SH0)
966 #define TCR_ORGN0 __BITS(11,10) /* TTBR0 Outer cacheability */
967 #define TCR_ORGN0_NC __SHIFTIN(0,TCR_ORGN0) /* Non Cacheable */
968 #define TCR_ORGN0_WB_WA __SHIFTIN(1,TCR_ORGN0) /* WriteBack WriteAllocate */
969 #define TCR_ORGN0_WT __SHIFTIN(2,TCR_ORGN0) /* WriteThrough */
970 #define TCR_ORGN0_WB __SHIFTIN(3,TCR_ORGN0) /* WriteBack */
971 #define TCR_IRGN0 __BITS(9,8) /* TTBR0 Inner cacheability */
972 #define TCR_IRGN0_NC __SHIFTIN(0,TCR_IRGN0) /* Non Cacheable */
973 #define TCR_IRGN0_WB_WA __SHIFTIN(1,TCR_IRGN0) /* WriteBack WriteAllocate */
974 #define TCR_IRGN0_WT __SHIFTIN(2,TCR_IRGN0) /* WriteThrough */
975 #define TCR_IRGN0_WB __SHIFTIN(3,TCR_IRGN0) /* WriteBack */
976 #define TCR_EPD0 __BIT(7) /* Walk Disable for TTBR0 */
977 #define TCR_T0SZ __BITS(5,0) /* Size offset for TTBR0_EL1 */
978
979 AARCH64REG_READ_INLINE(tpidr_el1) // Thread ID Register (EL1)
980 AARCH64REG_WRITE_INLINE(tpidr_el1)
981
982 AARCH64REG_WRITE_INLINE(tpidrro_el0) // Thread ID Register (RO for EL0)
983
984 AARCH64REG_READ_INLINE(ttbr0_el1) // Translation Table Base Register 0 EL1
985 AARCH64REG_WRITE_INLINE(ttbr0_el1)
986
987 AARCH64REG_READ_INLINE(ttbr1_el1) // Translation Table Base Register 1 EL1
988 AARCH64REG_WRITE_INLINE(ttbr1_el1)
989
990 #define TTBR_ASID __BITS(63,48)
991 #define TTBR_BADDR __BITS(47,0)
992
993 AARCH64REG_READ_INLINE(vbar_el1) // Vector Base Address Register
994 AARCH64REG_WRITE_INLINE(vbar_el1)
995
996 /*
997 * From here on, these are DEBUG registers
998 */
999 AARCH64REG_READ_INLINE(dbgbcr0_el1) // Debug Breakpoint Control Register 0
1000 AARCH64REG_WRITE_INLINE(dbgbcr0_el1)
1001 AARCH64REG_READ_INLINE(dbgbcr1_el1) // Debug Breakpoint Control Register 1
1002 AARCH64REG_WRITE_INLINE(dbgbcr1_el1)
1003 AARCH64REG_READ_INLINE(dbgbcr2_el1) // Debug Breakpoint Control Register 2
1004 AARCH64REG_WRITE_INLINE(dbgbcr2_el1)
1005 AARCH64REG_READ_INLINE(dbgbcr3_el1) // Debug Breakpoint Control Register 3
1006 AARCH64REG_WRITE_INLINE(dbgbcr3_el1)
1007 AARCH64REG_READ_INLINE(dbgbcr4_el1) // Debug Breakpoint Control Register 4
1008 AARCH64REG_WRITE_INLINE(dbgbcr4_el1)
1009 AARCH64REG_READ_INLINE(dbgbcr5_el1) // Debug Breakpoint Control Register 5
1010 AARCH64REG_WRITE_INLINE(dbgbcr5_el1)
1011 AARCH64REG_READ_INLINE(dbgbcr6_el1) // Debug Breakpoint Control Register 6
1012 AARCH64REG_WRITE_INLINE(dbgbcr6_el1)
1013 AARCH64REG_READ_INLINE(dbgbcr7_el1) // Debug Breakpoint Control Register 7
1014 AARCH64REG_WRITE_INLINE(dbgbcr7_el1)
1015 AARCH64REG_READ_INLINE(dbgbcr8_el1) // Debug Breakpoint Control Register 8
1016 AARCH64REG_WRITE_INLINE(dbgbcr8_el1)
1017 AARCH64REG_READ_INLINE(dbgbcr9_el1) // Debug Breakpoint Control Register 9
1018 AARCH64REG_WRITE_INLINE(dbgbcr9_el1)
1019 AARCH64REG_READ_INLINE(dbgbcr10_el1) // Debug Breakpoint Control Register 10
1020 AARCH64REG_WRITE_INLINE(dbgbcr10_el1)
1021 AARCH64REG_READ_INLINE(dbgbcr11_el1) // Debug Breakpoint Control Register 11
1022 AARCH64REG_WRITE_INLINE(dbgbcr11_el1)
1023 AARCH64REG_READ_INLINE(dbgbcr12_el1) // Debug Breakpoint Control Register 12
1024 AARCH64REG_WRITE_INLINE(dbgbcr12_el1)
1025 AARCH64REG_READ_INLINE(dbgbcr13_el1) // Debug Breakpoint Control Register 13
1026 AARCH64REG_WRITE_INLINE(dbgbcr13_el1)
1027 AARCH64REG_READ_INLINE(dbgbcr14_el1) // Debug Breakpoint Control Register 14
1028 AARCH64REG_WRITE_INLINE(dbgbcr14_el1)
1029 AARCH64REG_READ_INLINE(dbgbcr15_el1) // Debug Breakpoint Control Register 15
1030 AARCH64REG_WRITE_INLINE(dbgbcr15_el1)
1031
1032 #define DBGBCR_BT __BITS(23,20)
1033 #define DBGBCR_LBN __BITS(19,16)
1034 #define DBGBCR_SSC __BITS(15,14)
1035 #define DBGBCR_HMC __BIT(13)
1036 #define DBGBCR_BAS __BITS(8,5)
1037 #define DBGBCR_PMC __BITS(2,1)
1038 #define DBGBCR_E __BIT(0)
1039
1040 AARCH64REG_READ_INLINE(dbgbvr0_el1) // Debug Breakpoint Value Register 0
1041 AARCH64REG_WRITE_INLINE(dbgbvr0_el1)
1042 AARCH64REG_READ_INLINE(dbgbvr1_el1) // Debug Breakpoint Value Register 1
1043 AARCH64REG_WRITE_INLINE(dbgbvr1_el1)
1044 AARCH64REG_READ_INLINE(dbgbvr2_el1) // Debug Breakpoint Value Register 2
1045 AARCH64REG_WRITE_INLINE(dbgbvr2_el1)
1046 AARCH64REG_READ_INLINE(dbgbvr3_el1) // Debug Breakpoint Value Register 3
1047 AARCH64REG_WRITE_INLINE(dbgbvr3_el1)
1048 AARCH64REG_READ_INLINE(dbgbvr4_el1) // Debug Breakpoint Value Register 4
1049 AARCH64REG_WRITE_INLINE(dbgbvr4_el1)
1050 AARCH64REG_READ_INLINE(dbgbvr5_el1) // Debug Breakpoint Value Register 5
1051 AARCH64REG_WRITE_INLINE(dbgbvr5_el1)
1052 AARCH64REG_READ_INLINE(dbgbvr6_el1) // Debug Breakpoint Value Register 6
1053 AARCH64REG_WRITE_INLINE(dbgbvr6_el1)
1054 AARCH64REG_READ_INLINE(dbgbvr7_el1) // Debug Breakpoint Value Register 7
1055 AARCH64REG_WRITE_INLINE(dbgbvr7_el1)
1056 AARCH64REG_READ_INLINE(dbgbvr8_el1) // Debug Breakpoint Value Register 8
1057 AARCH64REG_WRITE_INLINE(dbgbvr8_el1)
1058 AARCH64REG_READ_INLINE(dbgbvr9_el1) // Debug Breakpoint Value Register 9
1059 AARCH64REG_WRITE_INLINE(dbgbvr9_el1)
1060 AARCH64REG_READ_INLINE(dbgbvr10_el1) // Debug Breakpoint Value Register 10
1061 AARCH64REG_WRITE_INLINE(dbgbvr10_el1)
1062 AARCH64REG_READ_INLINE(dbgbvr11_el1) // Debug Breakpoint Value Register 11
1063 AARCH64REG_WRITE_INLINE(dbgbvr11_el1)
1064 AARCH64REG_READ_INLINE(dbgbvr12_el1) // Debug Breakpoint Value Register 12
1065 AARCH64REG_WRITE_INLINE(dbgbvr12_el1)
1066 AARCH64REG_READ_INLINE(dbgbvr13_el1) // Debug Breakpoint Value Register 13
1067 AARCH64REG_WRITE_INLINE(dbgbvr13_el1)
1068 AARCH64REG_READ_INLINE(dbgbvr14_el1) // Debug Breakpoint Value Register 14
1069 AARCH64REG_WRITE_INLINE(dbgbvr14_el1)
1070 AARCH64REG_READ_INLINE(dbgbvr15_el1) // Debug Breakpoint Value Register 15
1071 AARCH64REG_WRITE_INLINE(dbgbvr15_el1)
1072
1073 AARCH64REG_READ_INLINE(dbgwcr0_el1) // Debug Watchpoint Control Register 0
1074 AARCH64REG_WRITE_INLINE(dbgwcr0_el1)
1075 AARCH64REG_READ_INLINE(dbgwcr1_el1) // Debug Watchpoint Control Register 1
1076 AARCH64REG_WRITE_INLINE(dbgwcr1_el1)
1077 AARCH64REG_READ_INLINE(dbgwcr2_el1) // Debug Watchpoint Control Register 2
1078 AARCH64REG_WRITE_INLINE(dbgwcr2_el1)
1079 AARCH64REG_READ_INLINE(dbgwcr3_el1) // Debug Watchpoint Control Register 3
1080 AARCH64REG_WRITE_INLINE(dbgwcr3_el1)
1081 AARCH64REG_READ_INLINE(dbgwcr4_el1) // Debug Watchpoint Control Register 4
1082 AARCH64REG_WRITE_INLINE(dbgwcr4_el1)
1083 AARCH64REG_READ_INLINE(dbgwcr5_el1) // Debug Watchpoint Control Register 5
1084 AARCH64REG_WRITE_INLINE(dbgwcr5_el1)
1085 AARCH64REG_READ_INLINE(dbgwcr6_el1) // Debug Watchpoint Control Register 6
1086 AARCH64REG_WRITE_INLINE(dbgwcr6_el1)
1087 AARCH64REG_READ_INLINE(dbgwcr7_el1) // Debug Watchpoint Control Register 7
1088 AARCH64REG_WRITE_INLINE(dbgwcr7_el1)
1089 AARCH64REG_READ_INLINE(dbgwcr8_el1) // Debug Watchpoint Control Register 8
1090 AARCH64REG_WRITE_INLINE(dbgwcr8_el1)
1091 AARCH64REG_READ_INLINE(dbgwcr9_el1) // Debug Watchpoint Control Register 9
1092 AARCH64REG_WRITE_INLINE(dbgwcr9_el1)
1093 AARCH64REG_READ_INLINE(dbgwcr10_el1) // Debug Watchpoint Control Register 10
1094 AARCH64REG_WRITE_INLINE(dbgwcr10_el1)
1095 AARCH64REG_READ_INLINE(dbgwcr11_el1) // Debug Watchpoint Control Register 11
1096 AARCH64REG_WRITE_INLINE(dbgwcr11_el1)
1097 AARCH64REG_READ_INLINE(dbgwcr12_el1) // Debug Watchpoint Control Register 12
1098 AARCH64REG_WRITE_INLINE(dbgwcr12_el1)
1099 AARCH64REG_READ_INLINE(dbgwcr13_el1) // Debug Watchpoint Control Register 13
1100 AARCH64REG_WRITE_INLINE(dbgwcr13_el1)
1101 AARCH64REG_READ_INLINE(dbgwcr14_el1) // Debug Watchpoint Control Register 14
1102 AARCH64REG_WRITE_INLINE(dbgwcr14_el1)
1103 AARCH64REG_READ_INLINE(dbgwcr15_el1) // Debug Watchpoint Control Register 15
1104 AARCH64REG_WRITE_INLINE(dbgwcr15_el1)
1105
1106 #define DBGWCR_MASK __BITS(28,24)
1107 #define DBGWCR_WT __BIT(20)
1108 #define DBGWCR_LBN __BITS(19,16)
1109 #define DBGWCR_SSC __BITS(15,14)
1110 #define DBGWCR_HMC __BIT(13)
1111 #define DBGWCR_BAS __BITS(12,5)
1112 #define DBGWCR_LSC __BITS(4,3)
1113 #define DBGWCR_PAC __BITS(2,1)
1114 #define DBGWCR_E __BIT(0)
1115
1116 AARCH64REG_READ_INLINE(dbgwvr0_el1) // Debug Watchpoint Value Register 0
1117 AARCH64REG_WRITE_INLINE(dbgwvr0_el1)
1118 AARCH64REG_READ_INLINE(dbgwvr1_el1) // Debug Watchpoint Value Register 1
1119 AARCH64REG_WRITE_INLINE(dbgwvr1_el1)
1120 AARCH64REG_READ_INLINE(dbgwvr2_el1) // Debug Watchpoint Value Register 2
1121 AARCH64REG_WRITE_INLINE(dbgwvr2_el1)
1122 AARCH64REG_READ_INLINE(dbgwvr3_el1) // Debug Watchpoint Value Register 3
1123 AARCH64REG_WRITE_INLINE(dbgwvr3_el1)
1124 AARCH64REG_READ_INLINE(dbgwvr4_el1) // Debug Watchpoint Value Register 4
1125 AARCH64REG_WRITE_INLINE(dbgwvr4_el1)
1126 AARCH64REG_READ_INLINE(dbgwvr5_el1) // Debug Watchpoint Value Register 5
1127 AARCH64REG_WRITE_INLINE(dbgwvr5_el1)
1128 AARCH64REG_READ_INLINE(dbgwvr6_el1) // Debug Watchpoint Value Register 6
1129 AARCH64REG_WRITE_INLINE(dbgwvr6_el1)
1130 AARCH64REG_READ_INLINE(dbgwvr7_el1) // Debug Watchpoint Value Register 7
1131 AARCH64REG_WRITE_INLINE(dbgwvr7_el1)
1132 AARCH64REG_READ_INLINE(dbgwvr8_el1) // Debug Watchpoint Value Register 8
1133 AARCH64REG_WRITE_INLINE(dbgwvr8_el1)
1134 AARCH64REG_READ_INLINE(dbgwvr9_el1) // Debug Watchpoint Value Register 9
1135 AARCH64REG_WRITE_INLINE(dbgwvr9_el1)
1136 AARCH64REG_READ_INLINE(dbgwvr10_el1) // Debug Watchpoint Value Register 10
1137 AARCH64REG_WRITE_INLINE(dbgwvr10_el1)
1138 AARCH64REG_READ_INLINE(dbgwvr11_el1) // Debug Watchpoint Value Register 11
1139 AARCH64REG_WRITE_INLINE(dbgwvr11_el1)
1140 AARCH64REG_READ_INLINE(dbgwvr12_el1) // Debug Watchpoint Value Register 12
1141 AARCH64REG_WRITE_INLINE(dbgwvr12_el1)
1142 AARCH64REG_READ_INLINE(dbgwvr13_el1) // Debug Watchpoint Value Register 13
1143 AARCH64REG_WRITE_INLINE(dbgwvr13_el1)
1144 AARCH64REG_READ_INLINE(dbgwvr14_el1) // Debug Watchpoint Value Register 14
1145 AARCH64REG_WRITE_INLINE(dbgwvr14_el1)
1146 AARCH64REG_READ_INLINE(dbgwvr15_el1) // Debug Watchpoint Value Register 15
1147 AARCH64REG_WRITE_INLINE(dbgwvr15_el1)
1148
1149 #define DBGWVR_MASK __BITS(64,3)
1150
1151
1152 AARCH64REG_READ_INLINE(mdscr_el1) // Monitor Debug System Control Register
1153 AARCH64REG_WRITE_INLINE(mdscr_el1)
1154
1155 #define MDSCR_RXFULL __BIT(30) // for EDSCR.RXfull
1156 #define MDSCR_TXFULL __BIT(29) // for EDSCR.TXfull
1157 #define MDSCR_RXO __BIT(27) // for EDSCR.RXO
1158 #define MDSCR_TXU __BIT(26) // for EDSCR.TXU
1159 #define MDSCR_INTDIS __BITS(32,22) // for EDSCR.INTdis
1160 #define MDSCR_TDA __BIT(21) // for EDSCR.TDA
1161 #define MDSCR_MDE __BIT(15) // Monitor debug events
1162 #define MDSCR_HDE __BIT(14) // for EDSCR.HDE
1163 #define MDSCR_KDE __BIT(13) // Local debug enable
1164 #define MDSCR_TDCC __BIT(12) // Trap Debug CommCh access
1165 #define MDSCR_ERR __BIT(6) // for EDSCR.ERR
1166 #define MDSCR_SS __BIT(0) // Software step
1167
1168 AARCH64REG_WRITE_INLINE(oslar_el1) // OS Lock Access Register
1169
1170 AARCH64REG_READ_INLINE(oslsr_el1) // OS Lock Status Register
1171
1172 /*
1173 * From here on, these are PMC registers
1174 */
1175
1176 AARCH64REG_READ_INLINE(pmccfiltr_el0)
1177 AARCH64REG_WRITE_INLINE(pmccfiltr_el0)
1178
1179 #define PMCCFILTR_P __BIT(31) // Don't count cycles in EL1
1180 #define PMCCFILTR_U __BIT(30) // Don't count cycles in EL0
1181 #define PMCCFILTR_NSK __BIT(29) // Don't count cycles in NS EL1
1182 #define PMCCFILTR_NSU __BIT(28) // Don't count cycles in NS EL0
1183 #define PMCCFILTR_NSH __BIT(27) // Don't count cycles in NS EL2
1184 #define PMCCFILTR_M __BIT(26) // Don't count cycles in EL3
1185
1186 AARCH64REG_READ_INLINE(pmccntr_el0)
1187
1188 AARCH64REG_READ_INLINE(pmceid0_el0)
1189 AARCH64REG_READ_INLINE(pmceid1_el0)
1190
1191 AARCH64REG_WRITE_INLINE(pmcntenclr_el0)
1192 AARCH64REG_WRITE_INLINE(pmcntenset_el0)
1193
1194 #define PMCNTEN_C __BIT(31) // Enable the cycle counter
1195 #define PMCNTEN_P __BITS(30,0) // Enable event counter bits
1196
1197 AARCH64REG_READ_INLINE(pmcr_el0)
1198 AARCH64REG_WRITE_INLINE(pmcr_el0)
1199
1200 #define PMCR_IMP __BITS(31,24) // Implementor code
1201 #define PMCR_IDCODE __BITS(23,16) // Identification code
1202 #define PMCR_N __BITS(15,11) // Number of event counters
1203 #define PMCR_LC __BIT(6) // Long cycle counter enable
1204 #define PMCR_DP __BIT(5) // Disable cycle counter when event
1205 // counting is prohibited
1206 #define PMCR_X __BIT(4) // Enable export of events
1207 #define PMCR_D __BIT(3) // Clock divider
1208 #define PMCR_C __BIT(2) // Cycle counter reset
1209 #define PMCR_P __BIT(1) // Event counter reset
1210 #define PMCR_E __BIT(0) // Enable
1211
1212
1213 AARCH64REG_READ_INLINE(pmevcntr1_el0)
1214 AARCH64REG_WRITE_INLINE(pmevcntr1_el0)
1215
1216 AARCH64REG_READ_INLINE(pmevtyper1_el0)
1217 AARCH64REG_WRITE_INLINE(pmevtyper1_el0)
1218
1219 #define PMEVTYPER_P __BIT(31) // Don't count events in EL1
1220 #define PMEVTYPER_U __BIT(30) // Don't count events in EL0
1221 #define PMEVTYPER_NSK __BIT(29) // Don't count events in NS EL1
1222 #define PMEVTYPER_NSU __BIT(28) // Don't count events in NS EL0
1223 #define PMEVTYPER_NSH __BIT(27) // Count events in NS EL2
1224 #define PMEVTYPER_M __BIT(26) // Don't count events in EL3
1225 #define PMEVTYPER_MT __BIT(25) // Count events on all CPUs with same
1226 // aff1 level
1227 #define PMEVTYPER_EVTCOUNT __BITS(15,0) // Event to count
1228
1229 AARCH64REG_WRITE_INLINE(pmintenclr_el1)
1230 AARCH64REG_WRITE_INLINE(pmintenset_el1)
1231
1232 AARCH64REG_WRITE_INLINE(pmovsclr_el0)
1233 AARCH64REG_READ_INLINE(pmovsset_el0)
1234 AARCH64REG_WRITE_INLINE(pmovsset_el0)
1235
1236 AARCH64REG_WRITE_INLINE(pmselr_el0)
1237
1238 AARCH64REG_WRITE_INLINE(pmswinc_el0)
1239
1240 AARCH64REG_READ_INLINE(pmuserenr_el0)
1241 AARCH64REG_WRITE_INLINE(pmuserenr_el0)
1242
1243 AARCH64REG_READ_INLINE(pmxevcntr_el0)
1244 AARCH64REG_WRITE_INLINE(pmxevcntr_el0)
1245
1246 AARCH64REG_READ_INLINE(pmxevtyper_el0)
1247 AARCH64REG_WRITE_INLINE(pmxevtyper_el0)
1248
1249 /*
1250 * Generic timer registers
1251 */
1252
1253 AARCH64REG_READ_INLINE(cntfrq_el0)
1254
1255 AARCH64REG_READ_INLINE(cnthctl_el2)
1256 AARCH64REG_WRITE_INLINE(cnthctl_el2)
1257
1258 #define CNTHCTL_EVNTDIR __BIT(3)
1259 #define CNTHCTL_EVNTEN __BIT(2)
1260 #define CNTHCTL_EL1PCEN __BIT(1)
1261 #define CNTHCTL_EL1PCTEN __BIT(0)
1262
1263 AARCH64REG_READ_INLINE(cntkctl_el1)
1264 AARCH64REG_WRITE_INLINE(cntkctl_el1)
1265
1266 #define CNTKCTL_EL0PTEN __BIT(9) // EL0 access for CNTP CVAL/TVAL/CTL
1267 #define CNTKCTL_PL0PTEN CNTKCTL_EL0PTEN
1268 #define CNTKCTL_EL0VTEN __BIT(8) // EL0 access for CNTV CVAL/TVAL/CTL
1269 #define CNTKCTL_PL0VTEN CNTKCTL_EL0VTEN
1270 #define CNTKCTL_ELNTI __BITS(7,4)
1271 #define CNTKCTL_EVNTDIR __BIT(3)
1272 #define CNTKCTL_EVNTEN __BIT(2)
1273 #define CNTKCTL_EL0VCTEN __BIT(1) // EL0 access for CNTVCT and CNTFRQ
1274 #define CNTKCTL_PL0VCTEN CNTKCTL_EL0VCTEN
1275 #define CNTKCTL_EL0PCTEN __BIT(0) // EL0 access for CNTPCT and CNTFRQ
1276 #define CNTKCTL_PL0PCTEN CNTKCTL_EL0PCTEN
1277
1278 AARCH64REG_READ_INLINE(cntp_ctl_el0)
1279 AARCH64REG_WRITE_INLINE(cntp_ctl_el0)
1280 AARCH64REG_READ_INLINE(cntp_cval_el0)
1281 AARCH64REG_WRITE_INLINE(cntp_cval_el0)
1282 AARCH64REG_READ_INLINE(cntp_tval_el0)
1283 AARCH64REG_WRITE_INLINE(cntp_tval_el0)
1284 AARCH64REG_READ_INLINE(cntpct_el0)
1285 AARCH64REG_WRITE_INLINE(cntpct_el0)
1286
1287 AARCH64REG_READ_INLINE(cntps_ctl_el1)
1288 AARCH64REG_WRITE_INLINE(cntps_ctl_el1)
1289 AARCH64REG_READ_INLINE(cntps_cval_el1)
1290 AARCH64REG_WRITE_INLINE(cntps_cval_el1)
1291 AARCH64REG_READ_INLINE(cntps_tval_el1)
1292 AARCH64REG_WRITE_INLINE(cntps_tval_el1)
1293
1294 AARCH64REG_READ_INLINE(cntv_ctl_el0)
1295 AARCH64REG_WRITE_INLINE(cntv_ctl_el0)
1296 AARCH64REG_READ_INLINE(cntv_cval_el0)
1297 AARCH64REG_WRITE_INLINE(cntv_cval_el0)
1298 AARCH64REG_READ_INLINE(cntv_tval_el0)
1299 AARCH64REG_WRITE_INLINE(cntv_tval_el0)
1300 AARCH64REG_READ_INLINE(cntvct_el0)
1301 AARCH64REG_WRITE_INLINE(cntvct_el0)
1302
1303 #define CNTCTL_ISTATUS __BIT(2) // Interrupt Asserted
1304 #define CNTCTL_IMASK __BIT(1) // Timer Interrupt is Masked
1305 #define CNTCTL_ENABLE __BIT(0) // Timer Enabled
1306
1307 // ID_AA64PFR0_EL1: AArch64 Processor Feature Register 0
1308 #define ID_AA64PFR0_EL1_SVE __BITS(35,32) // Scalable Vector
1309 #define ID_AA64PFR0_EL1_SVE_NONE 0
1310 #define ID_AA64PFR0_EL1_SVE_IMPL 1
1311 #define ID_AA64PFR0_EL1_RAS __BITS(31,28) // RAS Extension
1312 #define ID_AA64PFR0_EL1_RAS_NONE 0
1313 #define ID_AA64PFR0_EL1_RAS_IMPL 1
1314 #define ID_AA64PFR0_EL1_RAS_ERX 2
1315 #define ID_AA64PFR0_EL1_GIC __BITS(24,27) // GIC CPU IF
1316 #define ID_AA64PFR0_EL1_GIC_SHIFT 24
1317 #define ID_AA64PFR0_EL1_GIC_CPUIF_EN 1
1318 #define ID_AA64PFR0_EL1_GIC_CPUIF_NONE 0
1319 #define ID_AA64PFR0_EL1_ADVSIMD __BITS(23,20) // SIMD
1320 #define ID_AA64PFR0_EL1_ADV_SIMD_IMPL 0x0
1321 #define ID_AA64PFR0_EL1_ADV_SIMD_HP 0x1
1322 #define ID_AA64PFR0_EL1_ADV_SIMD_NONE 0xf
1323 #define ID_AA64PFR0_EL1_FP __BITS(19,16) // FP
1324 #define ID_AA64PFR0_EL1_FP_IMPL 0x0
1325 #define ID_AA64PFR0_EL1_FP_HP 0x1
1326 #define ID_AA64PFR0_EL1_FP_NONE 0xf
1327 #define ID_AA64PFR0_EL1_EL3 __BITS(15,12) // EL3 handling
1328 #define ID_AA64PFR0_EL1_EL3_NONE 0
1329 #define ID_AA64PFR0_EL1_EL3_64 1
1330 #define ID_AA64PFR0_EL1_EL3_64_32 2
1331 #define ID_AA64PFR0_EL1_EL2 __BITS(11,8) // EL2 handling
1332 #define ID_AA64PFR0_EL1_EL2_NONE 0
1333 #define ID_AA64PFR0_EL1_EL2_64 1
1334 #define ID_AA64PFR0_EL1_EL2_64_32 2
1335 #define ID_AA64PFR0_EL1_EL1 __BITS(7,4) // EL1 handling
1336 #define ID_AA64PFR0_EL1_EL1_64 1
1337 #define ID_AA64PFR0_EL1_EL1_64_32 2
1338 #define ID_AA64PFR0_EL1_EL0 __BITS(3,0) // EL0 handling
1339 #define ID_AA64PFR0_EL1_EL0_64 1
1340 #define ID_AA64PFR0_EL1_EL0_64_32 2
1341
1342 /*
1343 * GICv3 system registers
1344 */
1345 AARCH64REG_READWRITE_INLINE2(icc_sre_el1, s3_0_c12_c12_5)
1346 AARCH64REG_READWRITE_INLINE2(icc_ctlr_el1, s3_0_c12_c12_4)
1347 AARCH64REG_READWRITE_INLINE2(icc_pmr_el1, s3_0_c4_c6_0)
1348 AARCH64REG_READWRITE_INLINE2(icc_bpr0_el1, s3_0_c12_c8_3)
1349 AARCH64REG_READWRITE_INLINE2(icc_bpr1_el1, s3_0_c12_c12_3)
1350 AARCH64REG_READWRITE_INLINE2(icc_igrpen0_el1, s3_0_c12_c12_6)
1351 AARCH64REG_READWRITE_INLINE2(icc_igrpen1_el1, s3_0_c12_c12_7)
1352 AARCH64REG_READWRITE_INLINE2(icc_eoir0_el1, s3_0_c12_c8_1)
1353 AARCH64REG_READWRITE_INLINE2(icc_eoir1_el1, s3_0_c12_c12_1)
1354 AARCH64REG_READWRITE_INLINE2(icc_sgi1r_el1, s3_0_c12_c11_5)
1355 AARCH64REG_READ_INLINE2(icc_iar1_el1, s3_0_c12_c12_0)
1356
1357 // ICC_SRE_EL1: Interrupt Controller System Register Enable register
1358 #define ICC_SRE_EL1_DIB __BIT(2)
1359 #define ICC_SRE_EL1_DFB __BIT(1)
1360 #define ICC_SRE_EL1_SRE __BIT(0)
1361
1362 // ICC_SRE_EL2: Interrupt Controller System Register Enable register
1363 #define ICC_SRE_EL2_EN __BIT(3)
1364 #define ICC_SRE_EL2_DIB __BIT(2)
1365 #define ICC_SRE_EL2_DFB __BIT(1)
1366 #define ICC_SRE_EL2_SRE __BIT(0)
1367
1368 // ICC_BPR[01]_EL1: Interrupt Controller Binary Point Register 0/1
1369 #define ICC_BPR_EL1_BinaryPoint __BITS(2,0)
1370
1371 // ICC_CTLR_EL1: Interrupt Controller Control Register
1372 #define ICC_CTLR_EL1_A3V __BIT(15)
1373 #define ICC_CTLR_EL1_SEIS __BIT(14)
1374 #define ICC_CTLR_EL1_IDbits __BITS(13,11)
1375 #define ICC_CTLR_EL1_PRIbits __BITS(10,8)
1376 #define ICC_CTLR_EL1_PMHE __BIT(6)
1377 #define ICC_CTLR_EL1_EOImode __BIT(1)
1378 #define ICC_CTLR_EL1_CBPR __BIT(0)
1379
1380 // ICC_IGRPEN[01]_EL1: Interrupt Controller Interrupt Group 0/1 Enable register
1381 #define ICC_IGRPEN_EL1_Enable __BIT(0)
1382
1383 // ICC_SGI[01]R_EL1: Interrupt Controller Software Generated Interrupt Group 0/1 Register
1384 #define ICC_SGIR_EL1_Aff3 __BITS(55,48)
1385 #define ICC_SGIR_EL1_IRM __BIT(40)
1386 #define ICC_SGIR_EL1_Aff2 __BITS(39,32)
1387 #define ICC_SGIR_EL1_INTID __BITS(27,24)
1388 #define ICC_SGIR_EL1_Aff1 __BITS(23,16)
1389 #define ICC_SGIR_EL1_TargetList __BITS(15,0)
1390 #define ICC_SGIR_EL1_Aff (ICC_SGIR_EL1_Aff3|ICC_SGIR_EL1_Aff2|ICC_SGIR_EL1_Aff1)
1391
1392 // ICC_IAR[01]_EL1: Interrupt Controller Interrupt Acknowledge Register 0/1
1393 #define ICC_IAR_INTID __BITS(23,0)
1394 #define ICC_IAR_INTID_SPURIOUS 1023
1395
1396 /*
1397 * GICv3 REGISTER ACCESS
1398 */
1399
1400 #define icc_sre_read reg_icc_sre_el1_read
1401 #define icc_sre_write reg_icc_sre_el1_write
1402 #define icc_pmr_read reg_icc_pmr_el1_read
1403 #define icc_pmr_write reg_icc_pmr_el1_write
1404 #define icc_bpr0_write reg_icc_bpr0_el1_write
1405 #define icc_bpr1_write reg_icc_bpr1_el1_write
1406 #define icc_ctlr_read reg_icc_ctlr_el1_read
1407 #define icc_ctlr_write reg_icc_ctlr_el1_write
1408 #define icc_igrpen1_write reg_icc_igrpen1_el1_write
1409 #define icc_sgi1r_write reg_icc_sgi1r_el1_write
1410 #define icc_iar1_read reg_icc_iar1_el1_read
1411 #define icc_eoi1r_write reg_icc_eoir1_el1_write
1412
1413 #if defined(_KERNEL)
1414
1415 /*
1416 * CPU REGISTER ACCESS
1417 */
1418 static __inline register_t
1419 cpu_mpidr_aff_read(void)
1420 {
1421
1422 return reg_mpidr_el1_read() &
1423 (MPIDR_AFF3|MPIDR_AFF2|MPIDR_AFF1|MPIDR_AFF0);
1424 }
1425
1426 /*
1427 * GENERIC TIMER REGISTER ACCESS
1428 */
1429 static __inline uint32_t
1430 gtmr_cntfrq_read(void)
1431 {
1432
1433 return reg_cntfrq_el0_read();
1434 }
1435
1436 static __inline uint32_t
1437 gtmr_cntk_ctl_read(void)
1438 {
1439
1440 return reg_cntkctl_el1_read();
1441 }
1442
1443 static __inline void
1444 gtmr_cntk_ctl_write(uint32_t val)
1445 {
1446
1447 reg_cntkctl_el1_write(val);
1448 }
1449
1450 /*
1451 * Counter-timer Virtual Count timer
1452 */
1453 static __inline uint64_t
1454 gtmr_cntpct_read(void)
1455 {
1456
1457 return reg_cntpct_el0_read();
1458 }
1459
1460 static __inline uint64_t
1461 gtmr_cntvct_read(void)
1462 {
1463
1464 return reg_cntvct_el0_read();
1465 }
1466
1467 /*
1468 * Counter-timer Virtual Timer Control register
1469 */
1470 static __inline uint32_t
1471 gtmr_cntv_ctl_read(void)
1472 {
1473
1474 return reg_cntv_ctl_el0_read();
1475 }
1476
1477 static __inline void
1478 gtmr_cntv_ctl_write(uint32_t val)
1479 {
1480
1481 reg_cntv_ctl_el0_write(val);
1482 }
1483
1484 /*
1485 * Counter-timer Physical Timer Control register
1486 */
1487 static __inline uint32_t
1488 gtmr_cntp_ctl_read(void)
1489 {
1490
1491 return reg_cntp_ctl_el0_read();
1492 }
1493
1494 static __inline void
1495 gtmr_cntp_ctl_write(uint32_t val)
1496 {
1497
1498 reg_cntp_ctl_el0_write(val);
1499 }
1500
1501 /*
1502 * Counter-timer Physical Timer TimerValue register
1503 */
1504 static __inline uint32_t
1505 gtmr_cntp_tval_read(void)
1506 {
1507
1508 return reg_cntp_tval_el0_read();
1509 }
1510
1511 static __inline void
1512 gtmr_cntp_tval_write(uint32_t val)
1513 {
1514
1515 reg_cntp_tval_el0_write(val);
1516 }
1517
1518 /*
1519 * Counter-timer Virtual Timer TimerValue register
1520 */
1521 static __inline uint32_t
1522 gtmr_cntv_tval_read(void)
1523 {
1524
1525 return reg_cntv_tval_el0_read();
1526 }
1527
1528 static __inline void
1529 gtmr_cntv_tval_write(uint32_t val)
1530 {
1531
1532 reg_cntv_tval_el0_write(val);
1533 }
1534
1535 /*
1536 * Counter-timer Physical Timer CompareValue register
1537 */
1538 static __inline uint64_t
1539 gtmr_cntp_cval_read(void)
1540 {
1541
1542 return reg_cntp_cval_el0_read();
1543 }
1544
1545 static __inline void
1546 gtmr_cntp_cval_write(uint64_t val)
1547 {
1548
1549 reg_cntp_cval_el0_write(val);
1550 }
1551
1552 /*
1553 * Counter-timer Virtual Timer CompareValue register
1554 */
1555 static __inline uint64_t
1556 gtmr_cntv_cval_read(void)
1557 {
1558
1559 return reg_cntv_cval_el0_read();
1560 }
1561
1562 static __inline void
1563 gtmr_cntv_cval_write(uint64_t val)
1564 {
1565
1566 reg_cntv_cval_el0_write(val);
1567 }
1568 #endif /* _KERNEL */
1569
1570 /*
1571 * Structure attached to machdep.cpuN.cpu_id sysctl node.
1572 * Always add new members to the end, and avoid arrays.
1573 */
1574 struct aarch64_sysctl_cpu_id {
1575 uint64_t ac_midr; /* Main ID Register */
1576 uint64_t ac_revidr; /* Revision ID Register */
1577 uint64_t ac_mpidr; /* Multiprocessor Affinity Register */
1578
1579 uint64_t ac_aa64dfr0; /* A64 Debug Feature Register 0 */
1580 uint64_t ac_aa64dfr1; /* A64 Debug Feature Register 1 */
1581
1582 uint64_t ac_aa64isar0; /* A64 Instruction Set Attribute Register 0 */
1583 uint64_t ac_aa64isar1; /* A64 Instruction Set Attribute Register 1 */
1584
1585 uint64_t ac_aa64mmfr0; /* A64 Memory Model Feature Register 0 */
1586 uint64_t ac_aa64mmfr1; /* A64 Memory Model Feature Register 1 */
1587 uint64_t ac_aa64mmfr2; /* A64 Memory Model Feature Register 2 */
1588
1589 uint64_t ac_aa64pfr0; /* A64 Processor Feature Register 0 */
1590 uint64_t ac_aa64pfr1; /* A64 Processor Feature Register 1 */
1591
1592 uint64_t ac_aa64zfr0; /* A64 SVE Feature ID Register 0 */
1593
1594 uint32_t ac_mvfr0; /* Media and VFP Feature Register 0 */
1595 uint32_t ac_mvfr1; /* Media and VFP Feature Register 1 */
1596 uint32_t ac_mvfr2; /* Media and VFP Feature Register 2 */
1597 };
1598
1599 #endif /* _AARCH64_ARMREG_H_ */
1600