pmap.h revision 1.2 1 1.2 ryo /* $NetBSD: pmap.h,v 1.2 2018/04/01 04:35:03 ryo Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2014 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Matt Thomas of 3am Software Foundry.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt *
19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
30 1.1 matt */
31 1.1 matt
32 1.1 matt #ifndef _AARCH64_PMAP_H_
33 1.1 matt #define _AARCH64_PMAP_H_
34 1.1 matt
35 1.1 matt #ifdef __aarch64__
36 1.1 matt
37 1.1 matt #include <sys/types.h>
38 1.1 matt #include <sys/pool.h>
39 1.2 ryo #include <sys/queue.h>
40 1.2 ryo #include <uvm/uvm_pglist.h>
41 1.1 matt
42 1.2 ryo #include <aarch64/pte.h>
43 1.1 matt
44 1.1 matt #define PMAP_GROWKERNEL
45 1.1 matt #define PMAP_STEAL_MEMORY
46 1.1 matt
47 1.2 ryo #define __HAVE_VM_PAGE_MD
48 1.2 ryo
49 1.1 matt struct pmap {
50 1.2 ryo kmutex_t pm_lock;
51 1.1 matt struct pool *pm_pvpool;
52 1.2 ryo pd_entry_t *pm_l0table; /* L0 table: 512G*512 */
53 1.2 ryo paddr_t pm_l0table_pa;
54 1.2 ryo
55 1.2 ryo SLIST_HEAD(, vm_page) pm_vmlist; /* for L[0123] tables */
56 1.2 ryo
57 1.1 matt struct pmap_statistics pm_stats;
58 1.2 ryo unsigned int pm_refcnt;
59 1.2 ryo int pm_asid;
60 1.2 ryo bool pm_activated;
61 1.1 matt };
62 1.1 matt
63 1.2 ryo struct pv_entry;
64 1.2 ryo struct vm_page_md {
65 1.2 ryo kmutex_t mdpg_pvlock;
66 1.2 ryo SLIST_ENTRY(vm_page) mdpg_vmlist; /* L[0-3] table vm_page list */
67 1.2 ryo TAILQ_HEAD(, pv_entry) mdpg_pvhead;
68 1.2 ryo
69 1.2 ryo /* VM_PROT_READ means referenced, VM_PROT_WRITE means modified */
70 1.2 ryo uint32_t mdpg_flags;
71 1.1 matt
72 1.2 ryo u_int mdpg_kenter; /* num of pmap_kenter_pa()'ed */
73 1.2 ryo u_int mdpg_wiredcount; /* num of pmap_enter with PMAP_WIRED */
74 1.1 matt };
75 1.1 matt
76 1.2 ryo /* each mdpg_pvlock will be initialized in pmap_init() */
77 1.2 ryo #define VM_MDPAGE_INIT(pg) \
78 1.2 ryo do { \
79 1.2 ryo TAILQ_INIT(&(pg)->mdpage.mdpg_pvhead); \
80 1.2 ryo (pg)->mdpage.mdpg_flags = 0; \
81 1.2 ryo (pg)->mdpage.mdpg_kenter = 0; \
82 1.2 ryo (pg)->mdpage.mdpg_wiredcount = 0; \
83 1.1 matt } while (/*CONSTCOND*/ 0)
84 1.1 matt
85 1.2 ryo #define l0pde_pa(pde) ((paddr_t)((pde) & LX_TBL_PA))
86 1.2 ryo #define l0pde_index(v) (((vaddr_t)(v) & L0_ADDR_BITS) >> L0_SHIFT)
87 1.2 ryo #define l0pde_valid(pde) (((pde) & LX_VALID) == LX_VALID)
88 1.2 ryo /* l0pte always contains table entries */
89 1.2 ryo
90 1.2 ryo #define l1pde_pa(pde) ((paddr_t)((pde) & LX_TBL_PA))
91 1.2 ryo #define l1pde_index(v) (((vaddr_t)(v) & L1_ADDR_BITS) >> L1_SHIFT)
92 1.2 ryo #define l1pde_valid(pde) (((pde) & LX_VALID) == LX_VALID)
93 1.2 ryo #define l1pde_is_block(pde) (((pde) & LX_TYPE) == LX_TYPE_BLK)
94 1.2 ryo #define l1pde_is_table(pde) (((pde) & LX_TYPE) == LX_TYPE_TBL)
95 1.2 ryo
96 1.2 ryo #define l2pde_pa(pde) ((paddr_t)((pde) & LX_TBL_PA))
97 1.2 ryo #define l2pde_index(v) (((vaddr_t)(v) & L2_ADDR_BITS) >> L2_SHIFT)
98 1.2 ryo #define l2pde_valid(pde) (((pde) & LX_VALID) == LX_VALID)
99 1.2 ryo #define l2pde_is_block(pde) (((pde) & LX_TYPE) == LX_TYPE_BLK)
100 1.2 ryo #define l2pde_is_table(pde) (((pde) & LX_TYPE) == LX_TYPE_TBL)
101 1.2 ryo
102 1.2 ryo #define l3pte_pa(pde) ((paddr_t)((pde) & LX_TBL_PA))
103 1.2 ryo #define l3pte_executable(pde) \
104 1.2 ryo (((pde) & (LX_BLKPAG_UXN|LX_BLKPAG_PXN)) != (LX_BLKPAG_UXN|LX_BLKPAG_PXN))
105 1.2 ryo #define l3pte_index(v) (((vaddr_t)(v) & L3_ADDR_BITS) >> L3_SHIFT)
106 1.2 ryo #define l3pte_valid(pde) (((pde) & LX_VALID) == LX_VALID)
107 1.2 ryo #define l3pte_is_page(pde) (((pde) & LX_TYPE) == L3_TYPE_PAG)
108 1.2 ryo /* l3pte contains always page entries */
109 1.2 ryo
110 1.2 ryo void pmap_bootstrap(vaddr_t, vaddr_t);
111 1.2 ryo bool pmap_fault_fixup(struct pmap *, vaddr_t, vm_prot_t, bool user);
112 1.2 ryo void pmap_db_pteinfo(vaddr_t, void (*)(const char *, ...));
113 1.2 ryo
114 1.2 ryo /* Hooks for the pool allocator */
115 1.2 ryo paddr_t vtophys(vaddr_t);
116 1.2 ryo #define VTOPHYS_FAILED ((paddr_t)-1L) /* POOL_PADDR_INVALID */
117 1.2 ryo #define POOL_VTOPHYS(va) vtophys((vaddr_t) (va))
118 1.2 ryo
119 1.2 ryo
120 1.2 ryo /* devmap */
121 1.2 ryo struct pmap_devmap {
122 1.2 ryo vaddr_t pd_va; /* virtual address */
123 1.2 ryo paddr_t pd_pa; /* physical address */
124 1.2 ryo psize_t pd_size; /* size of region */
125 1.2 ryo vm_prot_t pd_prot; /* protection code */
126 1.2 ryo u_int pd_flags; /* flags for pmap_kenter_pa() */
127 1.2 ryo };
128 1.2 ryo
129 1.2 ryo void pmap_devmap_register(const struct pmap_devmap *);
130 1.2 ryo void pmap_devmap_bootstrap(const struct pmap_devmap *);
131 1.2 ryo const struct pmap_devmap *pmap_devmap_find_pa(paddr_t, psize_t);
132 1.2 ryo const struct pmap_devmap *pmap_devmap_find_va(vaddr_t, vsize_t);
133 1.2 ryo vaddr_t pmap_devmap_phystov(paddr_t);
134 1.2 ryo paddr_t pmap_devmap_vtophys(paddr_t);
135 1.2 ryo
136 1.2 ryo /* devmap use L2 blocks. (2Mbyte) */
137 1.2 ryo #define DEVMAP_TRUNC_ADDR(x) ((x) & ~L2_OFFSET)
138 1.2 ryo #define DEVMAP_ROUND_SIZE(x) (((x) + L2_SIZE - 1) & ~(L2_SIZE - 1))
139 1.2 ryo
140 1.2 ryo #define DEVMAP_ENTRY(va, pa, sz) \
141 1.2 ryo { \
142 1.2 ryo .pd_va = DEVMAP_TRUNC_ADDR(va), \
143 1.2 ryo .pd_pa = DEVMAP_TRUNC_ADDR(pa), \
144 1.2 ryo .pd_size = DEVMAP_ROUND_SIZE(sz), \
145 1.2 ryo .pd_prot = VM_PROT_READ|VM_PROT_WRITE, \
146 1.2 ryo .pd_flags = PMAP_NOCACHE \
147 1.2 ryo }
148 1.2 ryo #define DEVMAP_ENTRY_END { 0 }
149 1.2 ryo
150 1.2 ryo /* mmap cookie and flags */
151 1.2 ryo #define AARCH64_MMAP_FLAG_SHIFT (64 - PGSHIFT)
152 1.2 ryo #define AARCH64_MMAP_FLAG_MASK 0xf
153 1.2 ryo #define AARCH64_MMAP_WRITEBACK 0
154 1.2 ryo #define AARCH64_MMAP_NOCACHE 1
155 1.2 ryo #define AARCH64_MMAP_WRITECOMBINE 2
156 1.2 ryo #define AARCH64_MMAP_DEVICE 3
157 1.2 ryo
158 1.2 ryo #define ARM_MMAP_WRITECOMBINE AARCH64_MMAP_WRITECOMBINE
159 1.2 ryo #define ARM_MMAP_WRITEBACK AARCH64_MMAP_WRITEBACK
160 1.2 ryo #define ARM_MMAP_NOCACHE AARCH64_MMAP_NOCACHE
161 1.2 ryo #define ARM_MMAP_DEVICE AARCH64_MMAP_DEVICE
162 1.2 ryo
163 1.2 ryo #define PMAP_PTE 0x10000000 /* kenter_pa */
164 1.2 ryo #define PMAP_DEV 0x20000000 /* kenter_pa */
165 1.2 ryo
166 1.2 ryo static inline u_int
167 1.2 ryo aarch64_mmap_flags(paddr_t mdpgno)
168 1.2 ryo {
169 1.2 ryo u_int nflag, pflag;
170 1.2 ryo
171 1.2 ryo /*
172 1.2 ryo * aarch64 arch has 4 memory attribute:
173 1.2 ryo *
174 1.2 ryo * WriteBack - write back cache
175 1.2 ryo * WriteThru - wite through cache
176 1.2 ryo * NoCache - no cache
177 1.2 ryo * Device(nGnRnE) - no Gathering, no Reordering, no Early write ack
178 1.2 ryo *
179 1.2 ryo * but pmap has PMAP_{NOCACHE,WRITE_COMBINE,WRITE_BACK} flags.
180 1.2 ryo */
181 1.2 ryo
182 1.2 ryo nflag = (mdpgno >> AARCH64_MMAP_FLAG_SHIFT) & AARCH64_MMAP_FLAG_MASK;
183 1.2 ryo switch (nflag) {
184 1.2 ryo case AARCH64_MMAP_DEVICE:
185 1.2 ryo pflag = PMAP_DEV;
186 1.2 ryo break;
187 1.2 ryo case AARCH64_MMAP_WRITECOMBINE:
188 1.2 ryo pflag = PMAP_WRITE_COMBINE;
189 1.2 ryo break;
190 1.2 ryo case AARCH64_MMAP_WRITEBACK:
191 1.2 ryo pflag = PMAP_WRITE_BACK;
192 1.2 ryo break;
193 1.2 ryo case AARCH64_MMAP_NOCACHE:
194 1.2 ryo default:
195 1.2 ryo pflag = PMAP_NOCACHE;
196 1.2 ryo break;
197 1.2 ryo }
198 1.2 ryo return pflag;
199 1.2 ryo }
200 1.2 ryo
201 1.2 ryo
202 1.2 ryo #define pmap_phys_address(pa) aarch64_ptob((pa))
203 1.2 ryo #define pmap_mmap_flags(ppn) aarch64_mmap_flags((ppn))
204 1.2 ryo
205 1.2 ryo #define pmap_update(pmap) ((void)0)
206 1.2 ryo #define pmap_copy(dp,sp,d,l,s) ((void)0)
207 1.2 ryo #define pmap_wired_count(pmap) ((pmap)->pm_stats.wired_count)
208 1.2 ryo #define pmap_resident_count(pmap) ((pmap)->pm_stats.resident_count)
209 1.2 ryo
210 1.2 ryo bool pmap_extract_coherency(pmap_t, vaddr_t, paddr_t *, bool *);
211 1.2 ryo
212 1.2 ryo #define PMAP_MAPSIZE1 L2_SIZE
213 1.2 ryo
214 1.1 matt #elif defined(__arm__)
215 1.1 matt
216 1.1 matt #include <arm/pmap.h>
217 1.1 matt
218 1.2 ryo #endif /* __arm__/__aarch64__ */
219 1.1 matt
220 1.2 ryo #endif /* !_AARCH64_PMAP_ */
221