pmap.h revision 1.24 1 1.24 ryo /* $NetBSD: pmap.h,v 1.24 2019/04/08 21:18:22 ryo Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2014 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Matt Thomas of 3am Software Foundry.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt *
19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
30 1.1 matt */
31 1.1 matt
32 1.1 matt #ifndef _AARCH64_PMAP_H_
33 1.1 matt #define _AARCH64_PMAP_H_
34 1.1 matt
35 1.1 matt #ifdef __aarch64__
36 1.1 matt
37 1.10 jakllsch #ifdef _KERNEL
38 1.17 maxv #ifdef _KERNEL_OPT
39 1.17 maxv #include "opt_kasan.h"
40 1.17 maxv #endif
41 1.17 maxv
42 1.1 matt #include <sys/types.h>
43 1.1 matt #include <sys/pool.h>
44 1.2 ryo #include <sys/queue.h>
45 1.2 ryo #include <uvm/uvm_pglist.h>
46 1.1 matt
47 1.2 ryo #include <aarch64/pte.h>
48 1.1 matt
49 1.1 matt #define PMAP_GROWKERNEL
50 1.1 matt #define PMAP_STEAL_MEMORY
51 1.1 matt
52 1.2 ryo #define __HAVE_VM_PAGE_MD
53 1.2 ryo
54 1.17 maxv #ifndef KASAN
55 1.15 ryo #define PMAP_MAP_POOLPAGE(pa) AARCH64_PA_TO_KVA(pa)
56 1.15 ryo #define PMAP_UNMAP_POOLPAGE(va) AARCH64_KVA_TO_PA(va)
57 1.20 jdolecek
58 1.20 jdolecek #define PMAP_DIRECT
59 1.20 jdolecek static __inline int
60 1.20 jdolecek pmap_direct_process(paddr_t pa, voff_t pgoff, size_t len,
61 1.20 jdolecek int (*process)(void *, size_t, void *), void *arg)
62 1.20 jdolecek {
63 1.20 jdolecek vaddr_t va = AARCH64_PA_TO_KVA(pa);
64 1.20 jdolecek
65 1.20 jdolecek return process((void *)(va + pgoff), len, arg);
66 1.20 jdolecek }
67 1.17 maxv #endif
68 1.15 ryo
69 1.1 matt struct pmap {
70 1.2 ryo kmutex_t pm_lock;
71 1.1 matt struct pool *pm_pvpool;
72 1.2 ryo pd_entry_t *pm_l0table; /* L0 table: 512G*512 */
73 1.2 ryo paddr_t pm_l0table_pa;
74 1.2 ryo
75 1.22 ryo TAILQ_HEAD(, vm_page) pm_vmlist; /* for L[0123] tables */
76 1.2 ryo
77 1.1 matt struct pmap_statistics pm_stats;
78 1.2 ryo unsigned int pm_refcnt;
79 1.24 ryo unsigned int pm_idlepdp;
80 1.2 ryo int pm_asid;
81 1.2 ryo bool pm_activated;
82 1.1 matt };
83 1.1 matt
84 1.2 ryo struct pv_entry;
85 1.2 ryo struct vm_page_md {
86 1.2 ryo kmutex_t mdpg_pvlock;
87 1.22 ryo TAILQ_ENTRY(vm_page) mdpg_vmlist; /* L[0123] table vm_page list */
88 1.2 ryo TAILQ_HEAD(, pv_entry) mdpg_pvhead;
89 1.2 ryo
90 1.22 ryo pd_entry_t *mdpg_ptep_parent; /* for page descriptor page only */
91 1.22 ryo
92 1.2 ryo /* VM_PROT_READ means referenced, VM_PROT_WRITE means modified */
93 1.2 ryo uint32_t mdpg_flags;
94 1.1 matt };
95 1.1 matt
96 1.2 ryo /* each mdpg_pvlock will be initialized in pmap_init() */
97 1.2 ryo #define VM_MDPAGE_INIT(pg) \
98 1.2 ryo do { \
99 1.2 ryo TAILQ_INIT(&(pg)->mdpage.mdpg_pvhead); \
100 1.2 ryo (pg)->mdpage.mdpg_flags = 0; \
101 1.1 matt } while (/*CONSTCOND*/ 0)
102 1.1 matt
103 1.11 ryo
104 1.11 ryo /* saved permission bit for referenced/modified emulation */
105 1.11 ryo #define LX_BLKPAG_OS_READ LX_BLKPAG_OS_0
106 1.11 ryo #define LX_BLKPAG_OS_WRITE LX_BLKPAG_OS_1
107 1.11 ryo #define LX_BLKPAG_OS_WIRED LX_BLKPAG_OS_2
108 1.11 ryo #define LX_BLKPAG_OS_BOOT LX_BLKPAG_OS_3
109 1.11 ryo #define LX_BLKPAG_OS_RWMASK (LX_BLKPAG_OS_WRITE|LX_BLKPAG_OS_READ)
110 1.11 ryo
111 1.11 ryo /* memory attributes are configured MAIR_EL1 in locore */
112 1.11 ryo #define LX_BLKPAG_ATTR_NORMAL_WB __SHIFTIN(0, LX_BLKPAG_ATTR_INDX)
113 1.11 ryo #define LX_BLKPAG_ATTR_NORMAL_NC __SHIFTIN(1, LX_BLKPAG_ATTR_INDX)
114 1.11 ryo #define LX_BLKPAG_ATTR_NORMAL_WT __SHIFTIN(2, LX_BLKPAG_ATTR_INDX)
115 1.11 ryo #define LX_BLKPAG_ATTR_DEVICE_MEM __SHIFTIN(3, LX_BLKPAG_ATTR_INDX)
116 1.11 ryo #define LX_BLKPAG_ATTR_MASK LX_BLKPAG_ATTR_INDX
117 1.11 ryo
118 1.13 ryo #define lxpde_pa(pde) ((paddr_t)((pde) & LX_TBL_PA))
119 1.21 ryo #define lxpde_valid(pde) (((pde) & LX_VALID) == LX_VALID)
120 1.13 ryo #define l0pde_pa(pde) lxpde_pa(pde)
121 1.2 ryo #define l0pde_index(v) (((vaddr_t)(v) & L0_ADDR_BITS) >> L0_SHIFT)
122 1.21 ryo #define l0pde_valid(pde) lxpde_valid(pde)
123 1.2 ryo /* l0pte always contains table entries */
124 1.2 ryo
125 1.13 ryo #define l1pde_pa(pde) lxpde_pa(pde)
126 1.2 ryo #define l1pde_index(v) (((vaddr_t)(v) & L1_ADDR_BITS) >> L1_SHIFT)
127 1.21 ryo #define l1pde_valid(pde) lxpde_valid(pde)
128 1.2 ryo #define l1pde_is_block(pde) (((pde) & LX_TYPE) == LX_TYPE_BLK)
129 1.2 ryo #define l1pde_is_table(pde) (((pde) & LX_TYPE) == LX_TYPE_TBL)
130 1.2 ryo
131 1.13 ryo #define l2pde_pa(pde) lxpde_pa(pde)
132 1.2 ryo #define l2pde_index(v) (((vaddr_t)(v) & L2_ADDR_BITS) >> L2_SHIFT)
133 1.21 ryo #define l2pde_valid(pde) lxpde_valid(pde)
134 1.2 ryo #define l2pde_is_block(pde) (((pde) & LX_TYPE) == LX_TYPE_BLK)
135 1.2 ryo #define l2pde_is_table(pde) (((pde) & LX_TYPE) == LX_TYPE_TBL)
136 1.2 ryo
137 1.13 ryo #define l3pte_pa(pde) lxpde_pa(pde)
138 1.8 ryo #define l3pte_executable(pde,user) \
139 1.8 ryo (((pde) & ((user) ? LX_BLKPAG_UXN : LX_BLKPAG_PXN)) == 0)
140 1.6 ryo #define l3pte_readable(pde) ((pde) & LX_BLKPAG_AF)
141 1.6 ryo #define l3pte_writable(pde) \
142 1.6 ryo (((pde) & (LX_BLKPAG_AF|LX_BLKPAG_AP)) == (LX_BLKPAG_AF|LX_BLKPAG_AP_RW))
143 1.2 ryo #define l3pte_index(v) (((vaddr_t)(v) & L3_ADDR_BITS) >> L3_SHIFT)
144 1.21 ryo #define l3pte_valid(pde) lxpde_valid(pde)
145 1.2 ryo #define l3pte_is_page(pde) (((pde) & LX_TYPE) == L3_TYPE_PAG)
146 1.2 ryo /* l3pte contains always page entries */
147 1.2 ryo
148 1.2 ryo void pmap_bootstrap(vaddr_t, vaddr_t);
149 1.2 ryo bool pmap_fault_fixup(struct pmap *, vaddr_t, vm_prot_t, bool user);
150 1.7 ryo
151 1.7 ryo /* for ddb */
152 1.12 ryo void pmap_db_pteinfo(vaddr_t, void (*)(const char *, ...) __printflike(1, 2));
153 1.23 ryo void pmap_db_ttbrdump(bool, vaddr_t, void (*)(const char *, ...)
154 1.23 ryo __printflike(1, 2));
155 1.7 ryo pt_entry_t *kvtopte(vaddr_t);
156 1.7 ryo pt_entry_t pmap_kvattr(vaddr_t, vm_prot_t);
157 1.2 ryo
158 1.12 ryo /* locore.S */
159 1.12 ryo pd_entry_t *bootpage_alloc(void);
160 1.12 ryo
161 1.12 ryo /* pmap_locore.c */
162 1.12 ryo int pmapboot_enter(vaddr_t, paddr_t, psize_t, psize_t,
163 1.12 ryo pt_entry_t, uint64_t, pd_entry_t *(*)(void),
164 1.12 ryo void (*pr)(const char *, ...) __printflike(1, 2));
165 1.12 ryo #define PMAPBOOT_ENTER_NOBLOCK 0x00000001
166 1.12 ryo #define PMAPBOOT_ENTER_NOOVERWRITE 0x00000002
167 1.12 ryo int pmapboot_protect(vaddr_t, vaddr_t, vm_prot_t);
168 1.12 ryo void pmap_db_pte_print(pt_entry_t, int,
169 1.12 ryo void (*pr)(const char *, ...) __printflike(1, 2));
170 1.12 ryo
171 1.2 ryo /* Hooks for the pool allocator */
172 1.2 ryo paddr_t vtophys(vaddr_t);
173 1.2 ryo #define VTOPHYS_FAILED ((paddr_t)-1L) /* POOL_PADDR_INVALID */
174 1.2 ryo #define POOL_VTOPHYS(va) vtophys((vaddr_t) (va))
175 1.2 ryo
176 1.2 ryo
177 1.2 ryo /* devmap */
178 1.2 ryo struct pmap_devmap {
179 1.2 ryo vaddr_t pd_va; /* virtual address */
180 1.2 ryo paddr_t pd_pa; /* physical address */
181 1.2 ryo psize_t pd_size; /* size of region */
182 1.2 ryo vm_prot_t pd_prot; /* protection code */
183 1.2 ryo u_int pd_flags; /* flags for pmap_kenter_pa() */
184 1.2 ryo };
185 1.2 ryo
186 1.2 ryo void pmap_devmap_register(const struct pmap_devmap *);
187 1.16 skrll void pmap_devmap_bootstrap(vaddr_t, const struct pmap_devmap *);
188 1.2 ryo const struct pmap_devmap *pmap_devmap_find_pa(paddr_t, psize_t);
189 1.2 ryo const struct pmap_devmap *pmap_devmap_find_va(vaddr_t, vsize_t);
190 1.2 ryo vaddr_t pmap_devmap_phystov(paddr_t);
191 1.2 ryo paddr_t pmap_devmap_vtophys(paddr_t);
192 1.2 ryo
193 1.24 ryo paddr_t pmap_alloc_pdp(struct pmap *, struct vm_page **, int, bool);
194 1.9 maxv
195 1.11 ryo #define L1_TRUNC_BLOCK(x) ((x) & L1_FRAME)
196 1.11 ryo #define L1_ROUND_BLOCK(x) L1_TRUNC_BLOCK((x) + L1_SIZE - 1)
197 1.11 ryo #define L2_TRUNC_BLOCK(x) ((x) & L2_FRAME)
198 1.11 ryo #define L2_ROUND_BLOCK(x) L2_TRUNC_BLOCK((x) + L2_SIZE - 1)
199 1.11 ryo
200 1.2 ryo /* devmap use L2 blocks. (2Mbyte) */
201 1.11 ryo #define DEVMAP_TRUNC_ADDR(x) L2_TRUNC_BLOCK((x))
202 1.11 ryo #define DEVMAP_ROUND_SIZE(x) L2_ROUND_BLOCK((x))
203 1.2 ryo
204 1.2 ryo #define DEVMAP_ENTRY(va, pa, sz) \
205 1.2 ryo { \
206 1.2 ryo .pd_va = DEVMAP_TRUNC_ADDR(va), \
207 1.2 ryo .pd_pa = DEVMAP_TRUNC_ADDR(pa), \
208 1.2 ryo .pd_size = DEVMAP_ROUND_SIZE(sz), \
209 1.2 ryo .pd_prot = VM_PROT_READ|VM_PROT_WRITE, \
210 1.2 ryo .pd_flags = PMAP_NOCACHE \
211 1.2 ryo }
212 1.2 ryo #define DEVMAP_ENTRY_END { 0 }
213 1.2 ryo
214 1.2 ryo /* mmap cookie and flags */
215 1.2 ryo #define AARCH64_MMAP_FLAG_SHIFT (64 - PGSHIFT)
216 1.2 ryo #define AARCH64_MMAP_FLAG_MASK 0xf
217 1.3 jmcneill #define AARCH64_MMAP_WRITEBACK 0UL
218 1.3 jmcneill #define AARCH64_MMAP_NOCACHE 1UL
219 1.3 jmcneill #define AARCH64_MMAP_WRITECOMBINE 2UL
220 1.3 jmcneill #define AARCH64_MMAP_DEVICE 3UL
221 1.2 ryo
222 1.5 jmcneill #define ARM_MMAP_MASK __BITS(63, AARCH64_MMAP_FLAG_SHIFT)
223 1.5 jmcneill #define ARM_MMAP_WRITECOMBINE __SHIFTIN(AARCH64_MMAP_WRITECOMBINE, ARM_MMAP_MASK)
224 1.5 jmcneill #define ARM_MMAP_WRITEBACK __SHIFTIN(AARCH64_MMAP_WRITEBACK, ARM_MMAP_MASK)
225 1.5 jmcneill #define ARM_MMAP_NOCACHE __SHIFTIN(AARCH64_MMAP_NOCACHE, ARM_MMAP_MASK)
226 1.5 jmcneill #define ARM_MMAP_DEVICE __SHIFTIN(AARCH64_MMAP_DEVICE, ARM_MMAP_MASK)
227 1.2 ryo
228 1.2 ryo #define PMAP_PTE 0x10000000 /* kenter_pa */
229 1.2 ryo #define PMAP_DEV 0x20000000 /* kenter_pa */
230 1.2 ryo
231 1.2 ryo static inline u_int
232 1.2 ryo aarch64_mmap_flags(paddr_t mdpgno)
233 1.2 ryo {
234 1.2 ryo u_int nflag, pflag;
235 1.2 ryo
236 1.2 ryo /*
237 1.2 ryo * aarch64 arch has 4 memory attribute:
238 1.2 ryo *
239 1.2 ryo * WriteBack - write back cache
240 1.2 ryo * WriteThru - wite through cache
241 1.2 ryo * NoCache - no cache
242 1.2 ryo * Device(nGnRnE) - no Gathering, no Reordering, no Early write ack
243 1.2 ryo *
244 1.2 ryo * but pmap has PMAP_{NOCACHE,WRITE_COMBINE,WRITE_BACK} flags.
245 1.2 ryo */
246 1.2 ryo
247 1.2 ryo nflag = (mdpgno >> AARCH64_MMAP_FLAG_SHIFT) & AARCH64_MMAP_FLAG_MASK;
248 1.2 ryo switch (nflag) {
249 1.2 ryo case AARCH64_MMAP_DEVICE:
250 1.2 ryo pflag = PMAP_DEV;
251 1.2 ryo break;
252 1.2 ryo case AARCH64_MMAP_WRITECOMBINE:
253 1.2 ryo pflag = PMAP_WRITE_COMBINE;
254 1.2 ryo break;
255 1.2 ryo case AARCH64_MMAP_WRITEBACK:
256 1.2 ryo pflag = PMAP_WRITE_BACK;
257 1.2 ryo break;
258 1.2 ryo case AARCH64_MMAP_NOCACHE:
259 1.2 ryo default:
260 1.2 ryo pflag = PMAP_NOCACHE;
261 1.2 ryo break;
262 1.2 ryo }
263 1.2 ryo return pflag;
264 1.2 ryo }
265 1.2 ryo
266 1.2 ryo
267 1.2 ryo #define pmap_phys_address(pa) aarch64_ptob((pa))
268 1.2 ryo #define pmap_mmap_flags(ppn) aarch64_mmap_flags((ppn))
269 1.2 ryo
270 1.2 ryo #define pmap_update(pmap) ((void)0)
271 1.2 ryo #define pmap_copy(dp,sp,d,l,s) ((void)0)
272 1.2 ryo #define pmap_wired_count(pmap) ((pmap)->pm_stats.wired_count)
273 1.2 ryo #define pmap_resident_count(pmap) ((pmap)->pm_stats.resident_count)
274 1.2 ryo
275 1.2 ryo bool pmap_extract_coherency(pmap_t, vaddr_t, paddr_t *, bool *);
276 1.14 ryo void pmap_icache_sync_range(pmap_t, vaddr_t, vaddr_t);
277 1.2 ryo
278 1.2 ryo #define PMAP_MAPSIZE1 L2_SIZE
279 1.2 ryo
280 1.10 jakllsch #endif /* _KERNEL */
281 1.10 jakllsch
282 1.1 matt #elif defined(__arm__)
283 1.1 matt
284 1.1 matt #include <arm/pmap.h>
285 1.1 matt
286 1.2 ryo #endif /* __arm__/__aarch64__ */
287 1.1 matt
288 1.2 ryo #endif /* !_AARCH64_PMAP_ */
289