pmap.h revision 1.58 1 1.58 skrll /* $NetBSD: pmap.h,v 1.58 2023/04/20 08:28:03 skrll Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2014 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Matt Thomas of 3am Software Foundry.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt *
19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
30 1.1 matt */
31 1.1 matt
32 1.1 matt #ifndef _AARCH64_PMAP_H_
33 1.1 matt #define _AARCH64_PMAP_H_
34 1.1 matt
35 1.1 matt #ifdef __aarch64__
36 1.1 matt
37 1.10 jakllsch #ifdef _KERNEL
38 1.17 maxv #ifdef _KERNEL_OPT
39 1.17 maxv #include "opt_kasan.h"
40 1.57 skrll #include "opt_pmap.h"
41 1.17 maxv #endif
42 1.17 maxv
43 1.1 matt #include <sys/types.h>
44 1.1 matt #include <sys/pool.h>
45 1.2 ryo #include <sys/queue.h>
46 1.49 skrll
47 1.2 ryo #include <uvm/uvm_pglist.h>
48 1.1 matt
49 1.36 ryo #include <aarch64/armreg.h>
50 1.2 ryo #include <aarch64/pte.h>
51 1.1 matt
52 1.49 skrll #define PMAP_TLB_MAX 1
53 1.49 skrll #if PMAP_TLB_MAX > 1
54 1.49 skrll #define PMAP_TLB_NEED_SHOOTDOWN 1
55 1.49 skrll #endif
56 1.49 skrll
57 1.51 skrll #define PMAP_TLB_FLUSH_ASID_ON_RESET true
58 1.49 skrll
59 1.49 skrll /* Maximum number of ASIDs. Some CPUs have less.*/
60 1.49 skrll #define PMAP_TLB_NUM_PIDS 65536
61 1.49 skrll #define PMAP_TLB_BITMAP_LENGTH PMAP_TLB_NUM_PIDS
62 1.49 skrll #define cpu_set_tlb_info(ci, ti) ((void)((ci)->ci_tlb_info = (ti)))
63 1.49 skrll #if PMAP_TLB_MAX > 1
64 1.49 skrll #define cpu_tlb_info(ci) ((ci)->ci_tlb_info)
65 1.49 skrll #else
66 1.49 skrll #define cpu_tlb_info(ci) (&pmap_tlb0_info)
67 1.49 skrll #endif
68 1.49 skrll
69 1.49 skrll static inline tlb_asid_t
70 1.49 skrll pmap_md_tlb_asid_max(void)
71 1.49 skrll {
72 1.49 skrll switch (__SHIFTOUT(reg_id_aa64mmfr0_el1_read(), ID_AA64MMFR0_EL1_ASIDBITS)) {
73 1.49 skrll case ID_AA64MMFR0_EL1_ASIDBITS_8BIT:
74 1.49 skrll return (1U << 8) - 1;
75 1.49 skrll case ID_AA64MMFR0_EL1_ASIDBITS_16BIT:
76 1.49 skrll return (1U << 16) - 1;
77 1.49 skrll default:
78 1.49 skrll return 0;
79 1.49 skrll }
80 1.49 skrll }
81 1.49 skrll
82 1.49 skrll #include <uvm/pmap/tlb.h>
83 1.58 skrll #include <uvm/pmap/pmap_devmap.h>
84 1.49 skrll #include <uvm/pmap/pmap_tlb.h>
85 1.49 skrll
86 1.49 skrll #define KERNEL_PID 0 /* The kernel uses ASID 0 */
87 1.49 skrll
88 1.48 skrll
89 1.11 ryo /* memory attributes are configured MAIR_EL1 in locore */
90 1.11 ryo #define LX_BLKPAG_ATTR_NORMAL_WB __SHIFTIN(0, LX_BLKPAG_ATTR_INDX)
91 1.11 ryo #define LX_BLKPAG_ATTR_NORMAL_NC __SHIFTIN(1, LX_BLKPAG_ATTR_INDX)
92 1.11 ryo #define LX_BLKPAG_ATTR_NORMAL_WT __SHIFTIN(2, LX_BLKPAG_ATTR_INDX)
93 1.11 ryo #define LX_BLKPAG_ATTR_DEVICE_MEM __SHIFTIN(3, LX_BLKPAG_ATTR_INDX)
94 1.53 jmcneill #define LX_BLKPAG_ATTR_DEVICE_MEM_NP __SHIFTIN(4, LX_BLKPAG_ATTR_INDX)
95 1.11 ryo #define LX_BLKPAG_ATTR_MASK LX_BLKPAG_ATTR_INDX
96 1.11 ryo
97 1.13 ryo #define lxpde_pa(pde) ((paddr_t)((pde) & LX_TBL_PA))
98 1.21 ryo #define lxpde_valid(pde) (((pde) & LX_VALID) == LX_VALID)
99 1.13 ryo #define l0pde_pa(pde) lxpde_pa(pde)
100 1.2 ryo #define l0pde_index(v) (((vaddr_t)(v) & L0_ADDR_BITS) >> L0_SHIFT)
101 1.21 ryo #define l0pde_valid(pde) lxpde_valid(pde)
102 1.2 ryo /* l0pte always contains table entries */
103 1.2 ryo
104 1.13 ryo #define l1pde_pa(pde) lxpde_pa(pde)
105 1.2 ryo #define l1pde_index(v) (((vaddr_t)(v) & L1_ADDR_BITS) >> L1_SHIFT)
106 1.21 ryo #define l1pde_valid(pde) lxpde_valid(pde)
107 1.2 ryo #define l1pde_is_block(pde) (((pde) & LX_TYPE) == LX_TYPE_BLK)
108 1.2 ryo #define l1pde_is_table(pde) (((pde) & LX_TYPE) == LX_TYPE_TBL)
109 1.2 ryo
110 1.13 ryo #define l2pde_pa(pde) lxpde_pa(pde)
111 1.2 ryo #define l2pde_index(v) (((vaddr_t)(v) & L2_ADDR_BITS) >> L2_SHIFT)
112 1.21 ryo #define l2pde_valid(pde) lxpde_valid(pde)
113 1.2 ryo #define l2pde_is_block(pde) (((pde) & LX_TYPE) == LX_TYPE_BLK)
114 1.2 ryo #define l2pde_is_table(pde) (((pde) & LX_TYPE) == LX_TYPE_TBL)
115 1.2 ryo
116 1.13 ryo #define l3pte_pa(pde) lxpde_pa(pde)
117 1.8 ryo #define l3pte_executable(pde,user) \
118 1.8 ryo (((pde) & ((user) ? LX_BLKPAG_UXN : LX_BLKPAG_PXN)) == 0)
119 1.6 ryo #define l3pte_readable(pde) ((pde) & LX_BLKPAG_AF)
120 1.6 ryo #define l3pte_writable(pde) \
121 1.55 skrll (((pde) & (LX_BLKPAG_AF | LX_BLKPAG_AP)) == (LX_BLKPAG_AF | LX_BLKPAG_AP_RW))
122 1.2 ryo #define l3pte_index(v) (((vaddr_t)(v) & L3_ADDR_BITS) >> L3_SHIFT)
123 1.21 ryo #define l3pte_valid(pde) lxpde_valid(pde)
124 1.2 ryo #define l3pte_is_page(pde) (((pde) & LX_TYPE) == L3_TYPE_PAG)
125 1.49 skrll
126 1.57 skrll pd_entry_t *pmap_l0table(struct pmap *);
127 1.2 ryo void pmap_bootstrap(vaddr_t, vaddr_t);
128 1.2 ryo bool pmap_fault_fixup(struct pmap *, vaddr_t, vm_prot_t, bool user);
129 1.7 ryo
130 1.57 skrll bool pmap_extract_coherency(pmap_t, vaddr_t, paddr_t *, bool *);
131 1.47 skrll
132 1.47 skrll
133 1.47 skrll /* change attribute of kernel segment */
134 1.47 skrll static inline pt_entry_t
135 1.47 skrll pmap_kvattr(pt_entry_t *ptep, vm_prot_t prot)
136 1.47 skrll {
137 1.47 skrll pt_entry_t pte = *ptep;
138 1.47 skrll const pt_entry_t opte = pte;
139 1.47 skrll
140 1.55 skrll pte &= ~(LX_BLKPAG_AF | LX_BLKPAG_AP);
141 1.55 skrll switch (prot & (VM_PROT_READ | VM_PROT_WRITE)) {
142 1.47 skrll case 0:
143 1.47 skrll break;
144 1.47 skrll case VM_PROT_READ:
145 1.56 skrll pte |= LX_BLKPAG_AF | LX_BLKPAG_AP_RO;
146 1.47 skrll break;
147 1.47 skrll case VM_PROT_WRITE:
148 1.56 skrll case VM_PROT_READ | VM_PROT_WRITE:
149 1.56 skrll pte |= LX_BLKPAG_AF | LX_BLKPAG_AP_RW;
150 1.47 skrll break;
151 1.47 skrll }
152 1.47 skrll
153 1.47 skrll if ((prot & VM_PROT_EXECUTE) == 0) {
154 1.47 skrll pte |= LX_BLKPAG_PXN;
155 1.47 skrll } else {
156 1.47 skrll pte |= LX_BLKPAG_AF;
157 1.47 skrll pte &= ~LX_BLKPAG_PXN;
158 1.47 skrll }
159 1.47 skrll
160 1.47 skrll *ptep = pte;
161 1.47 skrll
162 1.47 skrll return opte;
163 1.47 skrll }
164 1.2 ryo
165 1.11 ryo #define L1_TRUNC_BLOCK(x) ((x) & L1_FRAME)
166 1.11 ryo #define L1_ROUND_BLOCK(x) L1_TRUNC_BLOCK((x) + L1_SIZE - 1)
167 1.11 ryo #define L2_TRUNC_BLOCK(x) ((x) & L2_FRAME)
168 1.11 ryo #define L2_ROUND_BLOCK(x) L2_TRUNC_BLOCK((x) + L2_SIZE - 1)
169 1.29 skrll #define L3_TRUNC_BLOCK(x) ((x) & L3_FRAME)
170 1.29 skrll #define L3_ROUND_BLOCK(x) L3_TRUNC_BLOCK((x) + L3_SIZE - 1)
171 1.11 ryo
172 1.30 skrll #define DEVMAP_ALIGN(x) L3_TRUNC_BLOCK((x))
173 1.30 skrll #define DEVMAP_SIZE(x) L3_ROUND_BLOCK((x))
174 1.58 skrll #define DEVMAP_FLAGS PMAP_DEV
175 1.2 ryo
176 1.57 skrll /* Hooks for the pool allocator */
177 1.57 skrll paddr_t vtophys(vaddr_t);
178 1.57 skrll
179 1.2 ryo /* mmap cookie and flags */
180 1.2 ryo #define AARCH64_MMAP_FLAG_SHIFT (64 - PGSHIFT)
181 1.2 ryo #define AARCH64_MMAP_FLAG_MASK 0xf
182 1.3 jmcneill #define AARCH64_MMAP_WRITEBACK 0UL
183 1.3 jmcneill #define AARCH64_MMAP_NOCACHE 1UL
184 1.3 jmcneill #define AARCH64_MMAP_WRITECOMBINE 2UL
185 1.3 jmcneill #define AARCH64_MMAP_DEVICE 3UL
186 1.2 ryo
187 1.5 jmcneill #define ARM_MMAP_MASK __BITS(63, AARCH64_MMAP_FLAG_SHIFT)
188 1.5 jmcneill #define ARM_MMAP_WRITECOMBINE __SHIFTIN(AARCH64_MMAP_WRITECOMBINE, ARM_MMAP_MASK)
189 1.5 jmcneill #define ARM_MMAP_WRITEBACK __SHIFTIN(AARCH64_MMAP_WRITEBACK, ARM_MMAP_MASK)
190 1.5 jmcneill #define ARM_MMAP_NOCACHE __SHIFTIN(AARCH64_MMAP_NOCACHE, ARM_MMAP_MASK)
191 1.5 jmcneill #define ARM_MMAP_DEVICE __SHIFTIN(AARCH64_MMAP_DEVICE, ARM_MMAP_MASK)
192 1.2 ryo
193 1.2 ryo #define PMAP_PTE 0x10000000 /* kenter_pa */
194 1.2 ryo #define PMAP_DEV 0x20000000 /* kenter_pa */
195 1.53 jmcneill #define PMAP_DEV_NP 0x40000000 /* kenter_pa */
196 1.53 jmcneill #define PMAP_DEV_MASK (PMAP_DEV | PMAP_DEV_NP)
197 1.2 ryo
198 1.2 ryo static inline u_int
199 1.2 ryo aarch64_mmap_flags(paddr_t mdpgno)
200 1.2 ryo {
201 1.2 ryo u_int nflag, pflag;
202 1.2 ryo
203 1.2 ryo /*
204 1.45 skrll * aarch64 arch has 5 memory attributes defined:
205 1.2 ryo *
206 1.2 ryo * WriteBack - write back cache
207 1.31 skrll * WriteThru - write through cache
208 1.2 ryo * NoCache - no cache
209 1.27 jmcneill * Device(nGnRE) - no Gathering, no Reordering, Early write ack
210 1.28 jmcneill * Device(nGnRnE) - no Gathering, no Reordering, no Early write ack
211 1.2 ryo *
212 1.2 ryo * but pmap has PMAP_{NOCACHE,WRITE_COMBINE,WRITE_BACK} flags.
213 1.2 ryo */
214 1.2 ryo
215 1.2 ryo nflag = (mdpgno >> AARCH64_MMAP_FLAG_SHIFT) & AARCH64_MMAP_FLAG_MASK;
216 1.2 ryo switch (nflag) {
217 1.2 ryo case AARCH64_MMAP_DEVICE:
218 1.2 ryo pflag = PMAP_DEV;
219 1.2 ryo break;
220 1.2 ryo case AARCH64_MMAP_WRITECOMBINE:
221 1.2 ryo pflag = PMAP_WRITE_COMBINE;
222 1.2 ryo break;
223 1.2 ryo case AARCH64_MMAP_WRITEBACK:
224 1.2 ryo pflag = PMAP_WRITE_BACK;
225 1.2 ryo break;
226 1.2 ryo case AARCH64_MMAP_NOCACHE:
227 1.2 ryo default:
228 1.2 ryo pflag = PMAP_NOCACHE;
229 1.2 ryo break;
230 1.2 ryo }
231 1.2 ryo return pflag;
232 1.2 ryo }
233 1.2 ryo
234 1.2 ryo #define pmap_phys_address(pa) aarch64_ptob((pa))
235 1.2 ryo #define pmap_mmap_flags(ppn) aarch64_mmap_flags((ppn))
236 1.2 ryo
237 1.57 skrll void pmap_bootstrap(vaddr_t, vaddr_t);
238 1.57 skrll bool pmap_fault_fixup(struct pmap *, vaddr_t, vm_prot_t, bool user);
239 1.57 skrll
240 1.57 skrll pd_entry_t *pmapboot_pagealloc(void);
241 1.57 skrll void pmapboot_enter(vaddr_t, paddr_t, psize_t, psize_t, pt_entry_t,
242 1.57 skrll void (*pr)(const char *, ...) __printflike(1, 2));
243 1.57 skrll void pmapboot_enter_range(vaddr_t, paddr_t, psize_t, pt_entry_t,
244 1.57 skrll void (*)(const char *, ...) __printflike(1, 2));
245 1.57 skrll int pmapboot_protect(vaddr_t, vaddr_t, vm_prot_t);
246 1.57 skrll
247 1.58 skrll vsize_t pmap_map_chunk(vaddr_t, vaddr_t, paddr_t, vsize_t, vm_prot_t, u_int);
248 1.58 skrll
249 1.57 skrll #if defined(DDB)
250 1.57 skrll void pmap_db_pte_print(pt_entry_t, int, void (*)(const char *, ...) __printflike(1, 2));
251 1.57 skrll void pmap_db_pteinfo(vaddr_t, void (*)(const char *, ...) __printflike(1, 2));
252 1.57 skrll void pmap_db_ttbrdump(bool, vaddr_t, void (*)(const char *, ...) __printflike(1, 2));
253 1.57 skrll #endif
254 1.57 skrll
255 1.57 skrll #define LX_BLKPAG_OS_WIRED LX_BLKPAG_OS_2
256 1.57 skrll #define LX_BLKPAG_OS_BOOT LX_BLKPAG_OS_3
257 1.57 skrll
258 1.57 skrll #define PMAP_PTE_OS2 "wired"
259 1.57 skrll #define PMAP_PTE_OS3 "boot"
260 1.57 skrll
261 1.57 skrll #if defined(PMAP_MI)
262 1.57 skrll #include <aarch64/pmap_machdep.h>
263 1.57 skrll #else
264 1.57 skrll
265 1.57 skrll #define PMAP_NEED_PROCWR
266 1.57 skrll #define PMAP_GROWKERNEL
267 1.57 skrll #define PMAP_STEAL_MEMORY
268 1.57 skrll
269 1.57 skrll #define __HAVE_VM_PAGE_MD
270 1.57 skrll #define __HAVE_PMAP_PV_TRACK 1
271 1.57 skrll
272 1.57 skrll struct pmap {
273 1.57 skrll kmutex_t pm_lock;
274 1.57 skrll struct pool *pm_pvpool;
275 1.57 skrll pd_entry_t *pm_l0table; /* L0 table: 512G*512 */
276 1.57 skrll paddr_t pm_l0table_pa;
277 1.57 skrll
278 1.57 skrll LIST_HEAD(, vm_page) pm_vmlist; /* for L[0123] tables */
279 1.57 skrll LIST_HEAD(, pv_entry) pm_pvlist; /* all pv of this process */
280 1.57 skrll
281 1.57 skrll struct pmap_statistics pm_stats;
282 1.57 skrll unsigned int pm_refcnt;
283 1.57 skrll unsigned int pm_idlepdp;
284 1.57 skrll
285 1.57 skrll kcpuset_t *pm_onproc;
286 1.57 skrll kcpuset_t *pm_active;
287 1.57 skrll
288 1.57 skrll struct pmap_asid_info pm_pai[PMAP_TLB_MAX];
289 1.57 skrll bool pm_activated;
290 1.57 skrll };
291 1.57 skrll
292 1.57 skrll static inline paddr_t
293 1.57 skrll pmap_l0pa(struct pmap *pm)
294 1.57 skrll {
295 1.57 skrll return pm->pm_l0table_pa;
296 1.57 skrll }
297 1.57 skrll
298 1.57 skrll
299 1.57 skrll /*
300 1.57 skrll * should be kept <=32 bytes sized to reduce memory consumption & cache misses,
301 1.57 skrll * but it doesn't...
302 1.57 skrll */
303 1.57 skrll struct pv_entry {
304 1.57 skrll struct pv_entry *pv_next;
305 1.57 skrll struct pmap *pv_pmap;
306 1.57 skrll vaddr_t pv_va; /* for embedded entry (pp_pv) also includes flags */
307 1.57 skrll void *pv_ptep; /* pointer for fast pte lookup */
308 1.57 skrll LIST_ENTRY(pv_entry) pv_proc; /* belonging to the process */
309 1.57 skrll };
310 1.57 skrll
311 1.57 skrll struct pmap_page {
312 1.57 skrll kmutex_t pp_pvlock;
313 1.57 skrll struct pv_entry pp_pv;
314 1.57 skrll };
315 1.57 skrll
316 1.57 skrll /* try to keep vm_page at or under 128 bytes to reduce cache misses */
317 1.57 skrll struct vm_page_md {
318 1.57 skrll struct pmap_page mdpg_pp;
319 1.57 skrll };
320 1.57 skrll /* for page descriptor page only */
321 1.57 skrll #define mdpg_ptep_parent mdpg_pp.pp_pv.pv_ptep
322 1.57 skrll
323 1.57 skrll #define VM_MDPAGE_INIT(pg) \
324 1.57 skrll do { \
325 1.57 skrll PMAP_PAGE_INIT(&(pg)->mdpage.mdpg_pp); \
326 1.57 skrll } while (/*CONSTCOND*/ 0)
327 1.57 skrll
328 1.57 skrll #define PMAP_PAGE_INIT(pp) \
329 1.57 skrll do { \
330 1.57 skrll mutex_init(&(pp)->pp_pvlock, MUTEX_NODEBUG, IPL_NONE); \
331 1.57 skrll (pp)->pp_pv.pv_next = NULL; \
332 1.57 skrll (pp)->pp_pv.pv_pmap = NULL; \
333 1.57 skrll (pp)->pp_pv.pv_va = 0; \
334 1.57 skrll (pp)->pp_pv.pv_ptep = NULL; \
335 1.57 skrll } while (/*CONSTCOND*/ 0)
336 1.57 skrll
337 1.57 skrll /* saved permission bit for referenced/modified emulation */
338 1.57 skrll #define LX_BLKPAG_OS_READ LX_BLKPAG_OS_0
339 1.57 skrll #define LX_BLKPAG_OS_WRITE LX_BLKPAG_OS_1
340 1.57 skrll #define LX_BLKPAG_OS_RWMASK (LX_BLKPAG_OS_WRITE | LX_BLKPAG_OS_READ)
341 1.57 skrll
342 1.57 skrll #define PMAP_PTE_OS0 "read"
343 1.57 skrll #define PMAP_PTE_OS1 "write"
344 1.57 skrll
345 1.57 skrll #define VTOPHYS_FAILED ((paddr_t)-1L) /* POOL_PADDR_INVALID */
346 1.57 skrll #define POOL_VTOPHYS(va) vtophys((vaddr_t) (va))
347 1.57 skrll
348 1.57 skrll #ifndef KASAN
349 1.57 skrll #define PMAP_MAP_POOLPAGE(pa) AARCH64_PA_TO_KVA(pa)
350 1.57 skrll #define PMAP_UNMAP_POOLPAGE(va) AARCH64_KVA_TO_PA(va)
351 1.57 skrll
352 1.57 skrll #define PMAP_DIRECT
353 1.57 skrll static __inline int
354 1.57 skrll pmap_direct_process(paddr_t pa, voff_t pgoff, size_t len,
355 1.57 skrll int (*process)(void *, size_t, void *), void *arg)
356 1.57 skrll {
357 1.57 skrll vaddr_t va = AARCH64_PA_TO_KVA(pa);
358 1.57 skrll
359 1.57 skrll return process((void *)(va + pgoff), len, arg);
360 1.57 skrll }
361 1.57 skrll #endif
362 1.57 skrll
363 1.57 skrll /* l3pte contains always page entries */
364 1.57 skrll static inline uint64_t
365 1.57 skrll pte_value(pt_entry_t pte)
366 1.57 skrll {
367 1.57 skrll return pte;
368 1.57 skrll }
369 1.57 skrll
370 1.57 skrll static inline bool
371 1.57 skrll pte_valid_p(pt_entry_t pte)
372 1.57 skrll {
373 1.57 skrll return l3pte_valid(pte);
374 1.57 skrll }
375 1.57 skrll
376 1.57 skrll pt_entry_t *kvtopte(vaddr_t);
377 1.57 skrll
378 1.50 skrll #define pmap_update(pmap) ((void)0)
379 1.2 ryo #define pmap_copy(dp,sp,d,l,s) ((void)0)
380 1.2 ryo #define pmap_wired_count(pmap) ((pmap)->pm_stats.wired_count)
381 1.2 ryo #define pmap_resident_count(pmap) ((pmap)->pm_stats.resident_count)
382 1.2 ryo
383 1.52 skrll struct pmap *
384 1.52 skrll pmap_efirt(void);
385 1.52 skrll void pmap_activate_efirt(void);
386 1.52 skrll void pmap_deactivate_efirt(void);
387 1.52 skrll
388 1.26 maya void pmap_procwr(struct proc *, vaddr_t, int);
389 1.14 ryo void pmap_icache_sync_range(pmap_t, vaddr_t, vaddr_t);
390 1.2 ryo
391 1.33 ryo void pmap_pv_init(void);
392 1.33 ryo void pmap_pv_track(paddr_t, psize_t);
393 1.33 ryo void pmap_pv_untrack(paddr_t, psize_t);
394 1.33 ryo void pmap_pv_protect(paddr_t, vm_prot_t);
395 1.33 ryo
396 1.58 skrll vsize_t pmap_kenter_range(vaddr_t, paddr_t, vsize_t, vm_prot_t, u_int);
397 1.58 skrll
398 1.2 ryo #define PMAP_MAPSIZE1 L2_SIZE
399 1.2 ryo
400 1.57 skrll /* for ddb */
401 1.57 skrll void pmap_db_pmap_print(struct pmap *, void (*)(const char *, ...) __printflike(1, 2));
402 1.57 skrll void pmap_db_mdpg_print(struct vm_page *, void (*)(const char *, ...) __printflike(1, 2));
403 1.57 skrll
404 1.57 skrll #endif /* !PMAP_MI */
405 1.57 skrll
406 1.10 jakllsch #endif /* _KERNEL */
407 1.10 jakllsch
408 1.1 matt #elif defined(__arm__)
409 1.1 matt
410 1.1 matt #include <arm/pmap.h>
411 1.1 matt
412 1.2 ryo #endif /* __arm__/__aarch64__ */
413 1.1 matt
414 1.2 ryo #endif /* !_AARCH64_PMAP_ */
415