pci_1000.c revision 1.6 1 1.6 ross /* $NetBSD: pci_1000.c,v 1.6 1999/06/29 17:10:57 ross Exp $ */
2 1.1 ross
3 1.1 ross /*
4 1.1 ross * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 ross * All rights reserved.
6 1.1 ross *
7 1.1 ross * This code is based on pci_kn20aa.c, written by Chris G. Demetriou at
8 1.1 ross * Carnegie-Mellon University. Platform support for Mikasa and Mikasa/Pinnacle
9 1.1 ross * (Pinkasa) by Ross Harvey with copyright assignment by permission of Avalon
10 1.1 ross * Computer Systems, Inc.
11 1.1 ross *
12 1.1 ross * Redistribution and use in source and binary forms, with or without
13 1.1 ross * modification, are permitted provided that the following conditions
14 1.1 ross * are met:
15 1.1 ross * 1. Redistributions of source code must retain the above copyright
16 1.1 ross * notice, this list of conditions and the following disclaimer.
17 1.1 ross * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 ross * notice, this list of conditions and the following disclaimer in the
19 1.1 ross * documentation and/or other materials provided with the distribution.
20 1.1 ross * 3. All advertising materials mentioning features or use of this software
21 1.1 ross * must display the following acknowledgement:
22 1.1 ross * This product includes software developed by the NetBSD
23 1.1 ross * Foundation, Inc. and its contributors.
24 1.1 ross * 4. Neither the name of The NetBSD Foundation nor the names of its
25 1.1 ross * contributors may be used to endorse or promote products derived
26 1.1 ross * from this software without specific prior written permission.
27 1.1 ross *
28 1.1 ross * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
29 1.1 ross * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
30 1.1 ross * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
31 1.1 ross * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
32 1.1 ross * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
33 1.1 ross * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
34 1.1 ross * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
35 1.1 ross * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
36 1.1 ross * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
37 1.1 ross * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
38 1.1 ross * POSSIBILITY OF SUCH DAMAGE.
39 1.1 ross */
40 1.1 ross
41 1.1 ross /*
42 1.1 ross * Copyright (c) 1995, 1996 Carnegie-Mellon University.
43 1.1 ross * All rights reserved.
44 1.1 ross *
45 1.1 ross * Author: Chris G. Demetriou
46 1.1 ross *
47 1.1 ross * Permission to use, copy, modify and distribute this software and
48 1.1 ross * its documentation is hereby granted, provided that both the copyright
49 1.1 ross * notice and this permission notice appear in all copies of the
50 1.1 ross * software, derivative works or modified versions, and any portions
51 1.1 ross * thereof, and that both notices appear in supporting documentation.
52 1.1 ross *
53 1.1 ross * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
54 1.1 ross * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
55 1.1 ross * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
56 1.1 ross *
57 1.1 ross * Carnegie Mellon requests users of this software to return to
58 1.1 ross *
59 1.1 ross * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
60 1.1 ross * School of Computer Science
61 1.1 ross * Carnegie Mellon University
62 1.1 ross * Pittsburgh PA 15213-3890
63 1.1 ross *
64 1.1 ross * any improvements or extensions that they make and grant Carnegie the
65 1.1 ross * rights to redistribute these changes.
66 1.1 ross */
67 1.1 ross
68 1.1 ross #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
69 1.1 ross
70 1.6 ross __KERNEL_RCSID(0, "$NetBSD: pci_1000.c,v 1.6 1999/06/29 17:10:57 ross Exp $");
71 1.1 ross
72 1.1 ross #include <sys/types.h>
73 1.1 ross #include <sys/param.h>
74 1.1 ross #include <sys/time.h>
75 1.1 ross #include <sys/systm.h>
76 1.1 ross #include <sys/errno.h>
77 1.1 ross #include <sys/malloc.h>
78 1.1 ross #include <sys/device.h>
79 1.1 ross #include <sys/syslog.h>
80 1.1 ross
81 1.1 ross #include <vm/vm.h>
82 1.1 ross
83 1.1 ross #include <machine/autoconf.h>
84 1.1 ross
85 1.1 ross #include <dev/pci/pcireg.h>
86 1.1 ross #include <dev/pci/pcivar.h>
87 1.1 ross
88 1.1 ross #include <alpha/pci/pci_1000.h>
89 1.1 ross
90 1.1 ross #include <machine/intrcnt.h>
91 1.1 ross
92 1.1 ross #include "sio.h"
93 1.1 ross #if NSIO
94 1.1 ross #include <alpha/pci/siovar.h>
95 1.1 ross #endif
96 1.1 ross
97 1.1 ross static bus_space_tag_t another_mystery_icu_iot;
98 1.1 ross static bus_space_handle_t another_mystery_icu_ioh;
99 1.1 ross
100 1.1 ross int dec_1000_intr_map __P((void *, pcitag_t, int, int, pci_intr_handle_t *));
101 1.1 ross const char *dec_1000_intr_string __P((void *, pci_intr_handle_t));
102 1.1 ross void *dec_1000_intr_establish __P((void *, pci_intr_handle_t,
103 1.1 ross int, int (*func)(void *), void *));
104 1.1 ross void dec_1000_intr_disestablish __P((void *, void *));
105 1.1 ross
106 1.1 ross #define PCI_STRAY_MAX 5
107 1.1 ross
108 1.1 ross struct alpha_shared_intr *dec_1000_pci_intr;
109 1.1 ross
110 1.1 ross static void dec_1000_iointr __P((void *framep, unsigned long vec));
111 1.1 ross static void dec_1000_enable_intr __P((int irq));
112 1.1 ross static void dec_1000_disable_intr __P((int irq));
113 1.1 ross static void pci_1000_imi __P((void));
114 1.1 ross static pci_chipset_tag_t pc_tag;
115 1.1 ross
116 1.1 ross void
117 1.1 ross pci_1000_pickintr(core, iot, memt, pc)
118 1.1 ross void *core;
119 1.1 ross bus_space_tag_t iot, memt;
120 1.1 ross pci_chipset_tag_t pc;
121 1.1 ross {
122 1.1 ross int i;
123 1.1 ross
124 1.1 ross another_mystery_icu_iot = iot;
125 1.1 ross
126 1.1 ross pc_tag = pc;
127 1.1 ross if (bus_space_map(iot, 0x536, 2, 0, &another_mystery_icu_ioh))
128 1.1 ross panic("pci_1000_pickintr");
129 1.1 ross pc->pc_intr_v = core;
130 1.1 ross pc->pc_intr_map = dec_1000_intr_map;
131 1.1 ross pc->pc_intr_string = dec_1000_intr_string;
132 1.1 ross pc->pc_intr_establish = dec_1000_intr_establish;
133 1.1 ross pc->pc_intr_disestablish = dec_1000_intr_disestablish;
134 1.1 ross
135 1.1 ross pc->pc_pciide_compat_intr_establish = NULL;
136 1.1 ross
137 1.1 ross dec_1000_pci_intr = alpha_shared_intr_alloc(INTRCNT_DEC_1000_IRQ_LEN);
138 1.1 ross for (i = 0; i < INTRCNT_DEC_1000_IRQ_LEN; i++)
139 1.1 ross alpha_shared_intr_set_maxstrays(dec_1000_pci_intr, i,
140 1.1 ross PCI_STRAY_MAX);
141 1.1 ross
142 1.1 ross pci_1000_imi();
143 1.1 ross #if NSIO
144 1.1 ross sio_intr_setup(pc, iot);
145 1.1 ross #endif
146 1.1 ross set_iointr(dec_1000_iointr);
147 1.1 ross }
148 1.1 ross
149 1.1 ross int
150 1.1 ross dec_1000_intr_map(ccv, bustag, buspin, line, ihp)
151 1.1 ross void *ccv;
152 1.1 ross pcitag_t bustag;
153 1.1 ross int buspin, line;
154 1.1 ross pci_intr_handle_t *ihp;
155 1.1 ross {
156 1.1 ross int device;
157 1.1 ross
158 1.1 ross if (buspin == 0) /* No IRQ used. */
159 1.1 ross return 1;
160 1.1 ross if (!(1 <= buspin && buspin <= 4))
161 1.1 ross goto bad;
162 1.1 ross
163 1.1 ross alpha_pci_decompose_tag(pc_tag, bustag, NULL, &device, NULL);
164 1.1 ross
165 1.1 ross switch(device) {
166 1.1 ross case 6:
167 1.1 ross if(buspin != 1)
168 1.1 ross break;
169 1.1 ross *ihp = 0xc; /* integrated ncr scsi */
170 1.1 ross return 0;
171 1.1 ross case 11:
172 1.1 ross case 12:
173 1.1 ross case 13:
174 1.1 ross *ihp = (device - 11) * 4 + buspin - 1;
175 1.1 ross return 0;
176 1.1 ross }
177 1.1 ross
178 1.1 ross bad: printf("dec_1000_intr_map: can't map dev %d pin %d\n", device, buspin);
179 1.1 ross return 1;
180 1.1 ross }
181 1.1 ross
182 1.1 ross const char *
183 1.1 ross dec_1000_intr_string(ccv, ih)
184 1.1 ross void *ccv;
185 1.1 ross pci_intr_handle_t ih;
186 1.1 ross {
187 1.1 ross static const char irqmsg_fmt[] = "dec_1000 irq %ld";
188 1.1 ross static char irqstr[sizeof irqmsg_fmt];
189 1.1 ross
190 1.1 ross if (ih >= INTRCNT_DEC_1000_IRQ_LEN)
191 1.5 thorpej panic("dec_1000_intr_string: bogus dec_1000 IRQ 0x%lx\n", ih);
192 1.1 ross
193 1.6 ross snprintf(irqstr, sizeof irqstr, irqmsg_fmt, ih);
194 1.1 ross return (irqstr);
195 1.1 ross }
196 1.1 ross
197 1.1 ross void *
198 1.1 ross dec_1000_intr_establish(ccv, ih, level, func, arg)
199 1.1 ross void *ccv, *arg;
200 1.1 ross pci_intr_handle_t ih;
201 1.1 ross int level;
202 1.1 ross int (*func) __P((void *));
203 1.1 ross {
204 1.1 ross void *cookie;
205 1.1 ross
206 1.1 ross if (ih >= INTRCNT_DEC_1000_IRQ_LEN)
207 1.5 thorpej panic("dec_1000_intr_establish: IRQ too high, 0x%lx\n", ih);
208 1.1 ross
209 1.1 ross cookie = alpha_shared_intr_establish(dec_1000_pci_intr, ih, IST_LEVEL,
210 1.1 ross level, func, arg, "dec_1000 irq");
211 1.1 ross
212 1.1 ross if (cookie != NULL &&
213 1.1 ross alpha_shared_intr_isactive(dec_1000_pci_intr, ih))
214 1.1 ross dec_1000_enable_intr(ih);
215 1.1 ross return (cookie);
216 1.1 ross }
217 1.1 ross
218 1.1 ross void
219 1.1 ross dec_1000_intr_disestablish(ccv, cookie)
220 1.1 ross void *ccv, *cookie;
221 1.1 ross {
222 1.4 thorpej struct alpha_shared_intrhand *ih = cookie;
223 1.4 thorpej unsigned int irq = ih->ih_num;
224 1.4 thorpej int s;
225 1.4 thorpej
226 1.4 thorpej s = splhigh();
227 1.4 thorpej
228 1.4 thorpej alpha_shared_intr_disestablish(dec_1000_pci_intr, cookie,
229 1.4 thorpej "dec_1000 irq");
230 1.4 thorpej if (alpha_shared_intr_isactive(dec_1000_pci_intr, irq) == 0) {
231 1.4 thorpej dec_1000_disable_intr(irq);
232 1.4 thorpej alpha_shared_intr_set_dfltsharetype(dec_1000_pci_intr, irq,
233 1.4 thorpej IST_NONE);
234 1.4 thorpej }
235 1.4 thorpej
236 1.4 thorpej splx(s);
237 1.1 ross }
238 1.1 ross
239 1.1 ross static void
240 1.1 ross dec_1000_iointr(framep, vec)
241 1.1 ross void *framep;
242 1.1 ross unsigned long vec;
243 1.1 ross {
244 1.1 ross int irq;
245 1.1 ross
246 1.1 ross if (vec >= 0x900) {
247 1.1 ross if (vec >= 0x900 + (INTRCNT_DEC_1000_IRQ_LEN << 4))
248 1.5 thorpej panic("dec_1000_iointr: vec 0x%lx out of range\n", vec);
249 1.1 ross irq = (vec - 0x900) >> 4;
250 1.1 ross
251 1.1 ross intrcnt[INTRCNT_DEC_1000_IRQ + irq]++;
252 1.1 ross
253 1.1 ross if (!alpha_shared_intr_dispatch(dec_1000_pci_intr, irq)) {
254 1.1 ross alpha_shared_intr_stray(dec_1000_pci_intr, irq,
255 1.1 ross "dec_1000 irq");
256 1.3 thorpej if (ALPHA_SHARED_INTR_DISABLE(dec_1000_pci_intr, irq))
257 1.1 ross dec_1000_disable_intr(irq);
258 1.1 ross }
259 1.1 ross return;
260 1.1 ross }
261 1.1 ross #if NSIO
262 1.1 ross if (vec >= 0x800) {
263 1.1 ross sio_iointr(framep, vec);
264 1.1 ross return;
265 1.1 ross }
266 1.1 ross #endif
267 1.5 thorpej panic("dec_1000_iointr: weird vec 0x%lx\n", vec);
268 1.1 ross }
269 1.1 ross
270 1.1 ross /*
271 1.1 ross * Read and write the mystery ICU IMR registers
272 1.1 ross */
273 1.1 ross
274 1.1 ross #define IR() bus_space_read_2(another_mystery_icu_iot, \
275 1.1 ross another_mystery_icu_ioh, 0)
276 1.1 ross
277 1.1 ross #define IW(v) bus_space_write_2(another_mystery_icu_iot, \
278 1.1 ross another_mystery_icu_ioh, 0, (v))
279 1.1 ross
280 1.1 ross /*
281 1.1 ross * Enable and disable interrupts at the ICU level
282 1.1 ross */
283 1.1 ross
284 1.1 ross static void
285 1.1 ross dec_1000_enable_intr(irq)
286 1.1 ross int irq;
287 1.1 ross {
288 1.1 ross IW(IR() | 1 << irq);
289 1.1 ross }
290 1.1 ross
291 1.1 ross static void
292 1.1 ross dec_1000_disable_intr(irq)
293 1.1 ross int irq;
294 1.1 ross {
295 1.1 ross IW(IR() & ~(1 << irq));
296 1.1 ross }
297 1.1 ross /*
298 1.1 ross * Initialize mystery ICU
299 1.1 ross */
300 1.1 ross static void
301 1.1 ross pci_1000_imi()
302 1.1 ross {
303 1.1 ross IW(0); /* XXX ?? */
304 1.1 ross }
305