pci_2100_a500.c revision 1.14 1 1.14 thorpej /* $NetBSD: pci_2100_a500.c,v 1.14 2020/09/25 03:40:11 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe.
9 1.1 thorpej *
10 1.1 thorpej * Redistribution and use in source and binary forms, with or without
11 1.1 thorpej * modification, are permitted provided that the following conditions
12 1.1 thorpej * are met:
13 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
14 1.1 thorpej * notice, this list of conditions and the following disclaimer.
15 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
17 1.1 thorpej * documentation and/or other materials provided with the distribution.
18 1.1 thorpej *
19 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
30 1.1 thorpej */
31 1.1 thorpej
32 1.1 thorpej #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
33 1.1 thorpej
34 1.14 thorpej __KERNEL_RCSID(0, "$NetBSD: pci_2100_a500.c,v 1.14 2020/09/25 03:40:11 thorpej Exp $");
35 1.1 thorpej
36 1.1 thorpej #include <sys/types.h>
37 1.1 thorpej #include <sys/param.h>
38 1.1 thorpej #include <sys/time.h>
39 1.1 thorpej #include <sys/systm.h>
40 1.1 thorpej #include <sys/errno.h>
41 1.1 thorpej #include <sys/malloc.h>
42 1.1 thorpej #include <sys/device.h>
43 1.14 thorpej #include <sys/cpu.h>
44 1.1 thorpej #include <sys/syslog.h>
45 1.1 thorpej
46 1.1 thorpej #include <machine/autoconf.h>
47 1.1 thorpej
48 1.1 thorpej #include <dev/eisa/eisavar.h>
49 1.1 thorpej
50 1.1 thorpej #include <dev/pci/pcireg.h>
51 1.1 thorpej #include <dev/pci/pcivar.h>
52 1.1 thorpej
53 1.1 thorpej #include <alpha/pci/ttwogareg.h>
54 1.1 thorpej #include <alpha/pci/ttwogavar.h>
55 1.1 thorpej #include <alpha/pci/pci_2100_a500.h>
56 1.1 thorpej
57 1.1 thorpej static bus_space_tag_t pic_iot;
58 1.1 thorpej static bus_space_handle_t pic_master_ioh;
59 1.1 thorpej static bus_space_handle_t pic_slave_ioh[4];
60 1.1 thorpej static bus_space_handle_t pic_elcr_ioh;
61 1.1 thorpej
62 1.1 thorpej static const int pic_slave_to_master[4] = { 1, 3, 4, 5 };
63 1.1 thorpej
64 1.13 thorpej static int dec_2100_a500_pic_intr_map(const struct pci_attach_args *,
65 1.13 thorpej pci_intr_handle_t *);
66 1.1 thorpej
67 1.13 thorpej static int dec_2100_a500_icic_intr_map(const struct pci_attach_args *,
68 1.13 thorpej pci_intr_handle_t *);
69 1.1 thorpej
70 1.13 thorpej static void *dec_2100_a500_intr_establish(pci_chipset_tag_t,
71 1.13 thorpej pci_intr_handle_t, int, int (*)(void *), void *);
72 1.13 thorpej static void dec_2100_a500_intr_disestablish(pci_chipset_tag_t, void *);
73 1.13 thorpej
74 1.13 thorpej static int dec_2100_a500_eisa_intr_map(void *, u_int,
75 1.13 thorpej eisa_intr_handle_t *);
76 1.13 thorpej static const char *dec_2100_a500_eisa_intr_string(void *, int, char *, size_t);
77 1.13 thorpej static const struct evcnt *dec_2100_a500_eisa_intr_evcnt(void *, int);
78 1.13 thorpej static void *dec_2100_a500_eisa_intr_establish(void *, int, int, int,
79 1.13 thorpej int (*)(void *), void *);
80 1.13 thorpej static void dec_2100_a500_eisa_intr_disestablish(void *, void *);
81 1.13 thorpej static int dec_2100_a500_eisa_intr_alloc(void *, int, int, int *);
82 1.1 thorpej
83 1.1 thorpej #define PCI_STRAY_MAX 5
84 1.1 thorpej
85 1.1 thorpej /*
86 1.1 thorpej * On systems with cascaded 8259s, it's actually 32. Systems which
87 1.1 thorpej * use the ICIC interrupt logic have 64, however.
88 1.1 thorpej */
89 1.1 thorpej #define SABLE_MAX_IRQ 64
90 1.1 thorpej #define SABLE_8259_MAX_IRQ 32
91 1.1 thorpej
92 1.13 thorpej static void dec_2100_a500_iointr(void *, u_long);
93 1.1 thorpej
94 1.13 thorpej static void dec_2100_a500_pic_enable_intr(struct ttwoga_config *,
95 1.13 thorpej int, int);
96 1.13 thorpej static void dec_2100_a500_pic_init_intr(struct ttwoga_config *);
97 1.13 thorpej static void dec_2100_a500_pic_setlevel(struct ttwoga_config *, int, int);
98 1.13 thorpej static void dec_2100_a500_pic_eoi(struct ttwoga_config *, int);
99 1.13 thorpej
100 1.13 thorpej static void dec_2100_a500_icic_enable_intr(struct ttwoga_config *,
101 1.13 thorpej int, int);
102 1.13 thorpej static void dec_2100_a500_icic_init_intr(struct ttwoga_config *);
103 1.13 thorpej static void dec_2100_a500_icic_setlevel(struct ttwoga_config *, int, int);
104 1.13 thorpej static void dec_2100_a500_icic_eoi(struct ttwoga_config *, int);
105 1.1 thorpej
106 1.1 thorpej #define T2_IRQ_EISA_START 7
107 1.1 thorpej #define T2_IRQ_EISA_COUNT 16
108 1.1 thorpej
109 1.1 thorpej #define T2_IRQ_IS_EISA(irq) \
110 1.1 thorpej ((irq) >= T2_IRQ_EISA_START && \
111 1.1 thorpej (irq) < (T2_IRQ_EISA_START + T2_IRQ_EISA_COUNT))
112 1.1 thorpej
113 1.13 thorpej static const int dec_2100_a500_intr_deftype[SABLE_MAX_IRQ] = {
114 1.1 thorpej IST_LEVEL, /* PCI slot 0 A */
115 1.1 thorpej IST_LEVEL, /* on-board SCSI */
116 1.1 thorpej IST_LEVEL, /* on-board Ethernet */
117 1.1 thorpej IST_EDGE, /* mouse */
118 1.1 thorpej IST_LEVEL, /* PCI slot 1 A */
119 1.1 thorpej IST_LEVEL, /* PCI slot 2 A */
120 1.1 thorpej IST_EDGE, /* keyboard */
121 1.1 thorpej IST_EDGE, /* floppy (EISA IRQ 0) */
122 1.1 thorpej IST_EDGE, /* serial port 1 (EISA IRQ 1) */
123 1.1 thorpej IST_EDGE, /* parallel port (EISA IRQ 2) */
124 1.1 thorpej IST_NONE, /* EISA IRQ 3 (edge/level) */
125 1.1 thorpej IST_NONE, /* EISA IRQ 4 (edge/level) */
126 1.1 thorpej IST_NONE, /* EISA IRQ 5 (edge/level) */
127 1.1 thorpej IST_NONE, /* EISA IRQ 6 (edge/level) */
128 1.1 thorpej IST_NONE, /* EISA IRQ 7 (edge/level) */
129 1.1 thorpej IST_EDGE, /* serial port 0 (EISA IRQ 8) */
130 1.1 thorpej IST_NONE, /* EISA IRQ 9 (edge/level) */
131 1.1 thorpej IST_NONE, /* EISA IRQ 10 (edge/level) */
132 1.1 thorpej IST_NONE, /* EISA IRQ 11 (edge/level) */
133 1.1 thorpej IST_NONE, /* EISA IRQ 12 (edge/level) */
134 1.1 thorpej IST_LEVEL, /* PCI slot 2 B (EISA IRQ 13 n/c) */
135 1.1 thorpej IST_NONE, /* EISA IRQ 14 (edge/level) */
136 1.1 thorpej IST_NONE, /* EISA IRQ 15 (edge/level) */
137 1.1 thorpej IST_LEVEL, /* I2C (XXX double-check this) */
138 1.1 thorpej IST_LEVEL, /* PCI slot 0 B */
139 1.1 thorpej IST_LEVEL, /* PCI slot 1 B */
140 1.1 thorpej IST_LEVEL, /* PCI slot 0 C */
141 1.1 thorpej IST_LEVEL, /* PCI slot 1 C */
142 1.1 thorpej IST_LEVEL, /* PCI slot 2 C */
143 1.1 thorpej IST_LEVEL, /* PCI slot 0 D */
144 1.1 thorpej IST_LEVEL, /* PCI slot 1 D */
145 1.1 thorpej IST_LEVEL, /* PCI slot 2 D */
146 1.1 thorpej
147 1.1 thorpej /*
148 1.1 thorpej * These are the PCI interrupts on the T3/T4 systems. See
149 1.1 thorpej * dec_2100_a500_icic_intr_map() for the mapping.
150 1.1 thorpej */
151 1.1 thorpej IST_LEVEL,
152 1.1 thorpej IST_LEVEL,
153 1.1 thorpej IST_LEVEL,
154 1.1 thorpej IST_LEVEL,
155 1.1 thorpej IST_LEVEL,
156 1.1 thorpej IST_LEVEL,
157 1.1 thorpej IST_LEVEL,
158 1.1 thorpej IST_LEVEL,
159 1.1 thorpej IST_LEVEL,
160 1.1 thorpej IST_LEVEL,
161 1.1 thorpej IST_LEVEL,
162 1.1 thorpej IST_LEVEL,
163 1.1 thorpej IST_LEVEL,
164 1.1 thorpej IST_LEVEL,
165 1.1 thorpej IST_LEVEL,
166 1.1 thorpej IST_LEVEL,
167 1.1 thorpej IST_LEVEL,
168 1.1 thorpej IST_LEVEL,
169 1.1 thorpej IST_LEVEL,
170 1.1 thorpej IST_LEVEL,
171 1.1 thorpej IST_LEVEL,
172 1.1 thorpej IST_LEVEL,
173 1.1 thorpej IST_LEVEL,
174 1.1 thorpej IST_LEVEL,
175 1.1 thorpej IST_LEVEL,
176 1.1 thorpej IST_LEVEL,
177 1.1 thorpej IST_LEVEL,
178 1.1 thorpej IST_LEVEL,
179 1.1 thorpej IST_LEVEL,
180 1.1 thorpej IST_LEVEL,
181 1.1 thorpej IST_LEVEL,
182 1.1 thorpej IST_LEVEL,
183 1.1 thorpej };
184 1.1 thorpej
185 1.1 thorpej void
186 1.1 thorpej pci_2100_a500_pickintr(struct ttwoga_config *tcp)
187 1.1 thorpej {
188 1.1 thorpej pci_chipset_tag_t pc = &tcp->tc_pc;
189 1.1 thorpej char *cp;
190 1.1 thorpej int i;
191 1.1 thorpej
192 1.1 thorpej pic_iot = &tcp->tc_iot;
193 1.1 thorpej
194 1.1 thorpej pc->pc_intr_v = tcp;
195 1.13 thorpej pc->pc_intr_string = alpha_pci_generic_intr_string;
196 1.13 thorpej pc->pc_intr_evcnt = alpha_pci_generic_intr_evcnt;
197 1.1 thorpej pc->pc_intr_establish = dec_2100_a500_intr_establish;
198 1.1 thorpej pc->pc_intr_disestablish = dec_2100_a500_intr_disestablish;
199 1.1 thorpej
200 1.1 thorpej /* Not supported on T2. */
201 1.1 thorpej pc->pc_pciide_compat_intr_establish = NULL;
202 1.1 thorpej
203 1.12 christos #define PCI_2100_IRQ_STR 8
204 1.13 thorpej pc->pc_shared_intrs = alpha_shared_intr_alloc(SABLE_MAX_IRQ,
205 1.12 christos PCI_2100_IRQ_STR);
206 1.13 thorpej
207 1.13 thorpej pc->pc_intr_desc = "T2 irq";
208 1.13 thorpej
209 1.13 thorpej /* 64 16-byte vectors per hose. */
210 1.13 thorpej pc->pc_vecbase = 0x800 + ((64 * 16) * tcp->tc_hose);
211 1.13 thorpej pc->pc_nirq = SABLE_MAX_IRQ;
212 1.13 thorpej
213 1.1 thorpej for (i = 0; i < SABLE_MAX_IRQ; i++) {
214 1.13 thorpej alpha_shared_intr_set_dfltsharetype(pc->pc_shared_intrs,
215 1.1 thorpej i, tcp->tc_hose == 0 ?
216 1.1 thorpej dec_2100_a500_intr_deftype[i] : IST_LEVEL);
217 1.13 thorpej alpha_shared_intr_set_maxstrays(pc->pc_shared_intrs,
218 1.1 thorpej i, PCI_STRAY_MAX);
219 1.1 thorpej
220 1.13 thorpej cp = alpha_shared_intr_string(pc->pc_shared_intrs, i);
221 1.12 christos snprintf(cp, PCI_2100_IRQ_STR, "irq %d", T2_IRQ_IS_EISA(i) ?
222 1.1 thorpej i - T2_IRQ_EISA_START : i);
223 1.1 thorpej evcnt_attach_dynamic(alpha_shared_intr_evcnt(
224 1.13 thorpej pc->pc_shared_intrs, i), EVCNT_TYPE_INTR, NULL,
225 1.1 thorpej T2_IRQ_IS_EISA(i) ? "eisa" : "T2", cp);
226 1.1 thorpej }
227 1.1 thorpej
228 1.1 thorpej /*
229 1.1 thorpej * T2 uses a custom layout of cascaded 8259 PICs for interrupt
230 1.1 thorpej * control. T3 and T4 use a built-in interrupt controller.
231 1.1 thorpej *
232 1.1 thorpej * Note that the external PCI bus (Hose 1) always uses
233 1.1 thorpej * the new interrupt controller.
234 1.1 thorpej */
235 1.1 thorpej if (tcp->tc_rev < TRN_T3 && tcp->tc_hose == 0) {
236 1.1 thorpej pc->pc_intr_map = dec_2100_a500_pic_intr_map;
237 1.1 thorpej tcp->tc_enable_intr = dec_2100_a500_pic_enable_intr;
238 1.1 thorpej tcp->tc_setlevel = dec_2100_a500_pic_setlevel;
239 1.1 thorpej tcp->tc_eoi = dec_2100_a500_pic_eoi;
240 1.1 thorpej dec_2100_a500_pic_init_intr(tcp);
241 1.1 thorpej } else {
242 1.1 thorpej pc->pc_intr_map = dec_2100_a500_icic_intr_map;
243 1.1 thorpej tcp->tc_enable_intr = dec_2100_a500_icic_enable_intr;
244 1.1 thorpej tcp->tc_setlevel = dec_2100_a500_icic_setlevel;
245 1.1 thorpej tcp->tc_eoi = dec_2100_a500_icic_eoi;
246 1.1 thorpej dec_2100_a500_icic_init_intr(tcp);
247 1.1 thorpej }
248 1.1 thorpej }
249 1.1 thorpej
250 1.1 thorpej void
251 1.1 thorpej pci_2100_a500_eisa_pickintr(pci_chipset_tag_t pc, eisa_chipset_tag_t ec)
252 1.1 thorpej {
253 1.1 thorpej
254 1.1 thorpej ec->ec_v = pc->pc_intr_v;
255 1.1 thorpej ec->ec_intr_map = dec_2100_a500_eisa_intr_map;
256 1.1 thorpej ec->ec_intr_string = dec_2100_a500_eisa_intr_string;
257 1.1 thorpej ec->ec_intr_evcnt = dec_2100_a500_eisa_intr_evcnt;
258 1.1 thorpej ec->ec_intr_establish = dec_2100_a500_eisa_intr_establish;
259 1.1 thorpej ec->ec_intr_disestablish = dec_2100_a500_eisa_intr_disestablish;
260 1.1 thorpej }
261 1.1 thorpej
262 1.1 thorpej void
263 1.1 thorpej pci_2100_a500_isa_pickintr(pci_chipset_tag_t pc, isa_chipset_tag_t ic)
264 1.1 thorpej {
265 1.1 thorpej
266 1.1 thorpej ic->ic_v = pc->pc_intr_v;
267 1.1 thorpej ic->ic_intr_evcnt = dec_2100_a500_eisa_intr_evcnt;
268 1.1 thorpej ic->ic_intr_establish = dec_2100_a500_eisa_intr_establish;
269 1.1 thorpej ic->ic_intr_disestablish = dec_2100_a500_eisa_intr_disestablish;
270 1.1 thorpej ic->ic_intr_alloc = dec_2100_a500_eisa_intr_alloc;
271 1.1 thorpej }
272 1.1 thorpej
273 1.1 thorpej /*****************************************************************************
274 1.1 thorpej * PCI interrupt support.
275 1.1 thorpej *****************************************************************************/
276 1.1 thorpej
277 1.13 thorpej static int
278 1.10 dyoung dec_2100_a500_pic_intr_map(const struct pci_attach_args *pa,
279 1.2 sommerfe pci_intr_handle_t *ihp)
280 1.1 thorpej {
281 1.1 thorpej /*
282 1.1 thorpej * Interrupts in the Sable are even more of a pain than other
283 1.1 thorpej * Alpha systems. The interrupt logic is made up of 5 8259
284 1.1 thorpej * PICs, arranged as follows:
285 1.1 thorpej *
286 1.1 thorpej * Slave 0 --------------------------------+
287 1.1 thorpej * 0 PCI slot 0 A |
288 1.1 thorpej * 1 on-board SCSI |
289 1.1 thorpej * 2 on-board Ethernet |
290 1.1 thorpej * 3 mouse |
291 1.1 thorpej * 4 PCI slot 1 A |
292 1.1 thorpej * 5 PCI slot 2 A |
293 1.1 thorpej * 6 keyboard |
294 1.1 thorpej * 7 floppy (EISA IRQ 0) |
295 1.1 thorpej * |
296 1.1 thorpej * Slave 1 ------------------------+ | Master
297 1.1 thorpej * 0 serial port 1 (EISA IRQ 1) | | 0 ESC interrupt
298 1.1 thorpej * 1 parallel port (EISA IRQ 2) | +-- 1 Slave 0
299 1.1 thorpej * 2 EISA IRQ 3 | 2 reserved
300 1.1 thorpej * 3 EISA IRQ 4 +---------- 3 Slave 1
301 1.1 thorpej * 4 EISA IRQ 5 +---------- 4 Slave 2
302 1.1 thorpej * 5 EISA IRQ 6 | +-- 5 Slave 3
303 1.1 thorpej * 6 EISA IRQ 7 | | 6 reserved
304 1.1 thorpej * 7 serial port 0 (EISA IRQ 8) | | 7 n/c
305 1.1 thorpej * | |
306 1.1 thorpej * Slave 2 ------------------------+ |
307 1.1 thorpej * 0 EISA IRQ 9 |
308 1.1 thorpej * 1 EISA IRQ 10 |
309 1.1 thorpej * 2 EISA IRQ 11 |
310 1.1 thorpej * 3 EISA IRQ 12 |
311 1.1 thorpej * 4 PCI slot 2 B (EISA IRQ 13 n/c) |
312 1.1 thorpej * 5 EISA IRQ 14 |
313 1.1 thorpej * 6 EISA IRQ 15 |
314 1.1 thorpej * 7 I2C |
315 1.1 thorpej * |
316 1.1 thorpej * Slave 3 --------------------------------+
317 1.1 thorpej * 0 PCI slot 0 B
318 1.1 thorpej * 1 PCI slot 1 B
319 1.1 thorpej * 2 PCI slot 0 C
320 1.1 thorpej * 3 PCI slot 1 C
321 1.1 thorpej * 4 PCI slot 2 C
322 1.1 thorpej * 5 PCI slot 0 D
323 1.1 thorpej * 6 PCI slot 1 D
324 1.1 thorpej * 7 PCI slot 2 D
325 1.1 thorpej *
326 1.1 thorpej * Careful readers will note that the PCEB does not handle ISA
327 1.1 thorpej * interrupts at all; when ISA interrupts are established, they
328 1.1 thorpej * must be mapped to Sable interrupts. Thankfully, this is easy
329 1.1 thorpej * to do.
330 1.1 thorpej *
331 1.1 thorpej * The T3 and T4, generally found on Lynx, use a totally different
332 1.1 thorpej * scheme because they have more PCI interrupts to handle; see below.
333 1.1 thorpej */
334 1.1 thorpej static const int irqmap[9/*device*/][4/*pin*/] = {
335 1.1 thorpej { 0x02, -1, -1, -1 }, /* 0: on-board Ethernet */
336 1.1 thorpej { 0x01, -1, -1, -1 }, /* 1: on-board SCSI */
337 1.1 thorpej { -1, -1, -1, -1 }, /* 2: invalid */
338 1.1 thorpej { -1, -1, -1, -1 }, /* 3: invalid */
339 1.1 thorpej { -1, -1, -1, -1 }, /* 4: invalid */
340 1.1 thorpej { -1, -1, -1, -1 }, /* 5: invalid */
341 1.1 thorpej { 0x00, 0x18, 0x1a, 0x1d }, /* 6: PCI slot 0 */
342 1.1 thorpej { 0x04, 0x19, 0x1b, 0x1e }, /* 7: PCI slot 1 */
343 1.1 thorpej { 0x05, 0x14, 0x1c, 0x1f }, /* 8: PCI slot 2 */
344 1.1 thorpej };
345 1.2 sommerfe pcitag_t bustag = pa->pa_intrtag;
346 1.2 sommerfe int buspin = pa->pa_intrpin;
347 1.2 sommerfe pci_chipset_tag_t pc = pa->pa_pc;
348 1.1 thorpej int device, irq;
349 1.1 thorpej
350 1.1 thorpej if (buspin == 0) {
351 1.1 thorpej /* No IRQ used. */
352 1.1 thorpej return (1);
353 1.1 thorpej }
354 1.1 thorpej
355 1.13 thorpej if (buspin < 0 || buspin > 4) {
356 1.1 thorpej printf("dec_2100_a500_pic_intr_map: bad interrupt pin %d\n",
357 1.1 thorpej buspin);
358 1.1 thorpej return (1);
359 1.1 thorpej }
360 1.1 thorpej
361 1.4 thorpej pci_decompose_tag(pc, bustag, NULL, &device, NULL);
362 1.1 thorpej if (device > 8) {
363 1.1 thorpej printf("dec_2100_a500_pic_intr_map: bad device %d\n",
364 1.1 thorpej device);
365 1.1 thorpej return (1);
366 1.1 thorpej }
367 1.1 thorpej
368 1.1 thorpej irq = irqmap[device][buspin - 1];
369 1.1 thorpej if (irq == -1) {
370 1.1 thorpej printf("dec_2100_a500_pic_intr_map: no mapping for "
371 1.1 thorpej "device %d pin %d\n", device, buspin);
372 1.1 thorpej return (1);
373 1.1 thorpej }
374 1.13 thorpej alpha_pci_intr_handle_init(ihp, irq, 0);
375 1.1 thorpej return (0);
376 1.1 thorpej }
377 1.1 thorpej
378 1.13 thorpej static int
379 1.10 dyoung dec_2100_a500_icic_intr_map(const struct pci_attach_args *pa,
380 1.10 dyoung pci_intr_handle_t *ihp)
381 1.1 thorpej {
382 1.2 sommerfe pcitag_t bustag = pa->pa_intrtag;
383 1.2 sommerfe int buspin = pa->pa_intrpin;
384 1.2 sommerfe pci_chipset_tag_t pc = pa->pa_pc;
385 1.1 thorpej int device, irq;
386 1.1 thorpej
387 1.1 thorpej if (buspin == 0) {
388 1.1 thorpej /* No IRQ used. */
389 1.1 thorpej return (1);
390 1.1 thorpej }
391 1.1 thorpej
392 1.1 thorpej if (buspin > 4) {
393 1.1 thorpej printf("dec_2100_a500_icic_intr_map: bad interrupt in %d\n",
394 1.1 thorpej buspin);
395 1.1 thorpej return (1);
396 1.1 thorpej }
397 1.1 thorpej
398 1.4 thorpej pci_decompose_tag(pc, bustag, NULL, &device, NULL);
399 1.1 thorpej switch (device) {
400 1.1 thorpej case 0: /* on-board Ethernet */
401 1.1 thorpej irq = 24;
402 1.1 thorpej break;
403 1.1 thorpej
404 1.1 thorpej case 1: /* on-board SCSI */
405 1.1 thorpej irq = 28;
406 1.1 thorpej break;
407 1.1 thorpej
408 1.1 thorpej case 6: /* PCI slots */
409 1.1 thorpej case 7:
410 1.1 thorpej case 8:
411 1.1 thorpej irq = (32 + (4 * (device - 6))) + (buspin - 1);
412 1.1 thorpej break;
413 1.1 thorpej
414 1.1 thorpej default:
415 1.1 thorpej printf("dec_2100_a500_icic_intr_map: bad device %d\n",
416 1.1 thorpej device);
417 1.1 thorpej return (1);
418 1.1 thorpej }
419 1.1 thorpej
420 1.13 thorpej alpha_pci_intr_handle_init(ihp, irq, 0);
421 1.1 thorpej return (0);
422 1.1 thorpej }
423 1.1 thorpej
424 1.13 thorpej static void *
425 1.13 thorpej dec_2100_a500_intr_establish(pci_chipset_tag_t const pc,
426 1.13 thorpej pci_intr_handle_t const ih, int const level,
427 1.1 thorpej int (*func)(void *), void *arg)
428 1.1 thorpej {
429 1.13 thorpej struct ttwoga_config *tcp = pc->pc_intr_v;
430 1.1 thorpej void *cookie;
431 1.13 thorpej const u_int irq = alpha_pci_intr_handle_get_irq(&ih);
432 1.13 thorpej const u_int flags = alpha_pci_intr_handle_get_flags(&ih);
433 1.1 thorpej
434 1.13 thorpej KASSERT(irq < SABLE_MAX_IRQ);
435 1.1 thorpej
436 1.14 thorpej cookie = alpha_shared_intr_alloc_intrhand(pc->pc_shared_intrs, irq,
437 1.13 thorpej dec_2100_a500_intr_deftype[irq], level, flags, func, arg, "T2 irq");
438 1.1 thorpej
439 1.14 thorpej if (cookie == NULL)
440 1.14 thorpej return NULL;
441 1.14 thorpej
442 1.14 thorpej mutex_enter(&cpu_lock);
443 1.14 thorpej
444 1.14 thorpej if (! alpha_shared_intr_link(pc->pc_shared_intrs, cookie, "T2 irq")) {
445 1.14 thorpej mutex_exit(&cpu_lock);
446 1.14 thorpej alpha_shared_intr_free_intrhand(cookie);
447 1.14 thorpej return NULL;
448 1.14 thorpej }
449 1.14 thorpej
450 1.14 thorpej if (alpha_shared_intr_firstactive(pc->pc_shared_intrs, irq)) {
451 1.13 thorpej scb_set(pc->pc_vecbase + SCB_IDXTOVEC(irq),
452 1.13 thorpej dec_2100_a500_iointr, tcp);
453 1.13 thorpej (*tcp->tc_enable_intr)(tcp, irq, 1);
454 1.3 thorpej }
455 1.1 thorpej
456 1.14 thorpej mutex_exit(&cpu_lock);
457 1.14 thorpej
458 1.14 thorpej return cookie;
459 1.1 thorpej }
460 1.1 thorpej
461 1.13 thorpej static void
462 1.13 thorpej dec_2100_a500_intr_disestablish(pci_chipset_tag_t const pc, void * const cookie)
463 1.1 thorpej {
464 1.13 thorpej struct ttwoga_config *tcp = pc->pc_intr_v;
465 1.1 thorpej struct alpha_shared_intrhand *ih = cookie;
466 1.1 thorpej unsigned int irq = ih->ih_num;
467 1.1 thorpej
468 1.14 thorpej mutex_enter(&cpu_lock);
469 1.1 thorpej
470 1.14 thorpej if (alpha_shared_intr_firstactive(pc->pc_shared_intrs, irq)) {
471 1.1 thorpej (*tcp->tc_enable_intr)(tcp, irq, 0);
472 1.13 thorpej alpha_shared_intr_set_dfltsharetype(pc->pc_shared_intrs,
473 1.1 thorpej irq, dec_2100_a500_intr_deftype[irq]);
474 1.13 thorpej scb_free(pc->pc_vecbase + SCB_IDXTOVEC(irq));
475 1.1 thorpej }
476 1.1 thorpej
477 1.14 thorpej alpha_shared_intr_unlink(pc->pc_shared_intrs, cookie, "T2 irq");
478 1.14 thorpej
479 1.14 thorpej mutex_exit(&cpu_lock);
480 1.14 thorpej
481 1.14 thorpej alpha_shared_intr_free_intrhand(cookie);
482 1.1 thorpej }
483 1.1 thorpej
484 1.1 thorpej /*****************************************************************************
485 1.1 thorpej * EISA interrupt support.
486 1.1 thorpej *****************************************************************************/
487 1.1 thorpej
488 1.13 thorpej static int
489 1.1 thorpej dec_2100_a500_eisa_intr_map(void *v, u_int eirq, eisa_intr_handle_t *ihp)
490 1.1 thorpej {
491 1.1 thorpej
492 1.1 thorpej if (eirq > 15) {
493 1.1 thorpej printf("dec_2100_a500_eisa_intr_map: bad EISA IRQ %d\n",
494 1.1 thorpej eirq);
495 1.1 thorpej *ihp = -1;
496 1.1 thorpej return (1);
497 1.1 thorpej }
498 1.1 thorpej
499 1.1 thorpej /*
500 1.1 thorpej * EISA IRQ 13 is not connected.
501 1.1 thorpej */
502 1.1 thorpej if (eirq == 13) {
503 1.1 thorpej printf("dec_2100_a500_eisa_intr_map: EISA IRQ 13 not "
504 1.1 thorpej "connected\n");
505 1.1 thorpej *ihp = -1;
506 1.1 thorpej return (1);
507 1.1 thorpej }
508 1.1 thorpej
509 1.1 thorpej /*
510 1.1 thorpej * Don't map to a T2 IRQ here; we must do this when we hook the
511 1.1 thorpej * interrupt up, since ISA interrupts aren't explicitly translated.
512 1.1 thorpej */
513 1.1 thorpej
514 1.1 thorpej *ihp = eirq;
515 1.1 thorpej return (0);
516 1.1 thorpej }
517 1.1 thorpej
518 1.13 thorpej static const char *
519 1.12 christos dec_2100_a500_eisa_intr_string(void *v, int eirq, char *buf, size_t len)
520 1.1 thorpej {
521 1.1 thorpej if (eirq > 15 || eirq == 13)
522 1.12 christos panic("%s: bogus EISA IRQ 0x%x", __func__, eirq);
523 1.1 thorpej
524 1.12 christos snprintf(buf, len, "eisa irq %d (T2 irq %d)", eirq,
525 1.1 thorpej eirq + T2_IRQ_EISA_START);
526 1.12 christos return buf;
527 1.1 thorpej }
528 1.1 thorpej
529 1.13 thorpej static const struct evcnt *
530 1.1 thorpej dec_2100_a500_eisa_intr_evcnt(void *v, int eirq)
531 1.1 thorpej {
532 1.1 thorpej struct ttwoga_config *tcp = v;
533 1.13 thorpej pci_chipset_tag_t const pc = &tcp->tc_pc;
534 1.1 thorpej
535 1.1 thorpej if (eirq > 15 || eirq == 13)
536 1.12 christos panic("%s: bogus EISA IRQ 0x%x", __func__, eirq);
537 1.1 thorpej
538 1.13 thorpej return (alpha_shared_intr_evcnt(pc->pc_shared_intrs,
539 1.1 thorpej eirq + T2_IRQ_EISA_START));
540 1.1 thorpej }
541 1.1 thorpej
542 1.13 thorpej static void *
543 1.1 thorpej dec_2100_a500_eisa_intr_establish(void *v, int eirq, int type, int level,
544 1.1 thorpej int (*fn)(void *), void *arg)
545 1.1 thorpej {
546 1.1 thorpej struct ttwoga_config *tcp = v;
547 1.13 thorpej pci_chipset_tag_t const pc = &tcp->tc_pc;
548 1.1 thorpej void *cookie;
549 1.1 thorpej int irq;
550 1.1 thorpej
551 1.1 thorpej if (eirq > 15 || type == IST_NONE)
552 1.1 thorpej panic("dec_2100_a500_eisa_intr_establish: bogus irq or type");
553 1.1 thorpej
554 1.1 thorpej if (eirq == 13) {
555 1.1 thorpej printf("dec_2100_a500_eisa_intr_establish: EISA IRQ 13 not "
556 1.1 thorpej "connected\n");
557 1.1 thorpej return (NULL);
558 1.1 thorpej }
559 1.1 thorpej
560 1.1 thorpej irq = eirq + T2_IRQ_EISA_START;
561 1.1 thorpej
562 1.1 thorpej /*
563 1.1 thorpej * We can't change the trigger type of some interrupts. Don't allow
564 1.1 thorpej * level triggers to be hooked up to non-changeable edge triggers.
565 1.1 thorpej */
566 1.1 thorpej if (dec_2100_a500_intr_deftype[irq] == IST_EDGE && type == IST_LEVEL) {
567 1.1 thorpej printf("dec_2100_a500_eisa_intr_establish: non-EDGE on EDGE\n");
568 1.1 thorpej return (NULL);
569 1.1 thorpej }
570 1.1 thorpej
571 1.14 thorpej cookie = alpha_shared_intr_alloc_intrhand(pc->pc_shared_intrs, irq,
572 1.13 thorpej type, level, 0, fn, arg, "T2 irq");
573 1.1 thorpej
574 1.14 thorpej if (cookie == NULL)
575 1.14 thorpej return NULL;
576 1.14 thorpej
577 1.14 thorpej mutex_enter(&cpu_lock);
578 1.14 thorpej
579 1.14 thorpej if (! alpha_shared_intr_link(pc->pc_shared_intrs, cookie, "T2 irq")) {
580 1.14 thorpej mutex_exit(&cpu_lock);
581 1.14 thorpej alpha_shared_intr_free_intrhand(cookie);
582 1.14 thorpej return NULL;
583 1.14 thorpej }
584 1.14 thorpej
585 1.14 thorpej if (alpha_shared_intr_firstactive(pc->pc_shared_intrs, irq)) {
586 1.13 thorpej scb_set(pc->pc_vecbase + SCB_IDXTOVEC(irq),
587 1.13 thorpej dec_2100_a500_iointr, tcp);
588 1.1 thorpej (*tcp->tc_setlevel)(tcp, eirq,
589 1.13 thorpej alpha_shared_intr_get_sharetype(pc->pc_shared_intrs,
590 1.1 thorpej irq) == IST_LEVEL);
591 1.1 thorpej (*tcp->tc_enable_intr)(tcp, irq, 1);
592 1.1 thorpej }
593 1.1 thorpej
594 1.14 thorpej mutex_exit(&cpu_lock);
595 1.14 thorpej
596 1.14 thorpej return cookie;
597 1.1 thorpej }
598 1.1 thorpej
599 1.13 thorpej static void
600 1.1 thorpej dec_2100_a500_eisa_intr_disestablish(void *v, void *cookie)
601 1.1 thorpej {
602 1.1 thorpej struct ttwoga_config *tcp = v;
603 1.13 thorpej pci_chipset_tag_t const pc = &tcp->tc_pc;
604 1.1 thorpej struct alpha_shared_intrhand *ih = cookie;
605 1.14 thorpej int irq = ih->ih_num;
606 1.1 thorpej
607 1.14 thorpej mutex_enter(&cpu_lock);
608 1.1 thorpej
609 1.14 thorpej if (alpha_shared_intr_firstactive(pc->pc_shared_intrs, irq)) {
610 1.1 thorpej (*tcp->tc_enable_intr)(tcp, irq, 0);
611 1.13 thorpej alpha_shared_intr_set_dfltsharetype(pc->pc_shared_intrs,
612 1.1 thorpej irq, dec_2100_a500_intr_deftype[irq]);
613 1.13 thorpej scb_free(pc->pc_vecbase + SCB_IDXTOVEC(irq));
614 1.1 thorpej }
615 1.1 thorpej
616 1.14 thorpej /* Remove it from the link. */
617 1.14 thorpej alpha_shared_intr_unlink(pc->pc_shared_intrs, cookie, "T2 irq");
618 1.14 thorpej
619 1.14 thorpej mutex_exit(&cpu_lock);
620 1.14 thorpej
621 1.14 thorpej alpha_shared_intr_free_intrhand(cookie);
622 1.1 thorpej }
623 1.1 thorpej
624 1.13 thorpej static int
625 1.1 thorpej dec_2100_a500_eisa_intr_alloc(void *v, int mask, int type, int *eirqp)
626 1.1 thorpej {
627 1.1 thorpej
628 1.1 thorpej /* XXX Not supported right now. */
629 1.1 thorpej return (1);
630 1.1 thorpej }
631 1.1 thorpej
632 1.1 thorpej /*****************************************************************************
633 1.1 thorpej * Interrupt support routines.
634 1.1 thorpej *****************************************************************************/
635 1.1 thorpej
636 1.1 thorpej #define ICIC_ADDR(tcp, addr) \
637 1.1 thorpej do { \
638 1.1 thorpej alpha_mb(); \
639 1.1 thorpej T2GA((tcp), T2_AIR) = (addr); \
640 1.1 thorpej alpha_mb(); \
641 1.1 thorpej alpha_mb(); \
642 1.1 thorpej (void) T2GA((tcp), T2_AIR); \
643 1.1 thorpej alpha_mb(); \
644 1.1 thorpej alpha_mb(); \
645 1.1 thorpej } while (0)
646 1.1 thorpej
647 1.1 thorpej #define ICIC_READ(tcp) T2GA((tcp), T2_DIR)
648 1.1 thorpej #define ICIC_WRITE(tcp, val) \
649 1.1 thorpej do { \
650 1.1 thorpej alpha_mb(); \
651 1.1 thorpej T2GA((tcp), T2_DIR) = (val); \
652 1.1 thorpej alpha_mb(); \
653 1.1 thorpej alpha_mb(); \
654 1.1 thorpej } while (0)
655 1.1 thorpej
656 1.13 thorpej static void
657 1.3 thorpej dec_2100_a500_iointr(void *arg, u_long vec)
658 1.1 thorpej {
659 1.3 thorpej struct ttwoga_config *tcp = arg;
660 1.13 thorpej pci_chipset_tag_t const pc = &tcp->tc_pc;
661 1.3 thorpej int irq, rv;
662 1.3 thorpej
663 1.13 thorpej irq = SCB_VECTOIDX(vec - pc->pc_vecbase);
664 1.1 thorpej
665 1.13 thorpej rv = alpha_shared_intr_dispatch(pc->pc_shared_intrs, irq);
666 1.1 thorpej (*tcp->tc_eoi)(tcp, irq);
667 1.1 thorpej if (rv == 0) {
668 1.13 thorpej alpha_shared_intr_stray(pc->pc_shared_intrs, irq, "T2 irq");
669 1.13 thorpej if (ALPHA_SHARED_INTR_DISABLE(pc->pc_shared_intrs, irq))
670 1.1 thorpej (*tcp->tc_enable_intr)(tcp, irq, 0);
671 1.6 thorpej } else
672 1.13 thorpej alpha_shared_intr_reset_strays(pc->pc_shared_intrs, irq);
673 1.1 thorpej }
674 1.1 thorpej
675 1.13 thorpej static void
676 1.1 thorpej dec_2100_a500_pic_enable_intr(struct ttwoga_config *tcp, int irq, int onoff)
677 1.1 thorpej {
678 1.1 thorpej int pic;
679 1.11 matt uint8_t bit, mask;
680 1.1 thorpej
681 1.1 thorpej pic = irq >> 3;
682 1.1 thorpej bit = 1 << (irq & 0x7);
683 1.1 thorpej
684 1.1 thorpej mask = bus_space_read_1(pic_iot, pic_slave_ioh[pic], 1);
685 1.1 thorpej if (onoff)
686 1.1 thorpej mask &= ~bit;
687 1.1 thorpej else
688 1.1 thorpej mask |= bit;
689 1.1 thorpej bus_space_write_1(pic_iot, pic_slave_ioh[pic], 1, mask);
690 1.1 thorpej }
691 1.1 thorpej
692 1.13 thorpej static void
693 1.1 thorpej dec_2100_a500_icic_enable_intr(struct ttwoga_config *tcp, int irq, int onoff)
694 1.1 thorpej {
695 1.11 matt uint64_t bit, mask;
696 1.1 thorpej
697 1.1 thorpej bit = 1UL << irq;
698 1.1 thorpej
699 1.1 thorpej ICIC_ADDR(tcp, 0x40);
700 1.1 thorpej
701 1.1 thorpej mask = ICIC_READ(tcp);
702 1.1 thorpej if (onoff)
703 1.1 thorpej mask &= ~bit;
704 1.1 thorpej else
705 1.1 thorpej mask |= bit;
706 1.1 thorpej ICIC_WRITE(tcp, mask);
707 1.1 thorpej }
708 1.1 thorpej
709 1.13 thorpej static void
710 1.1 thorpej dec_2100_a500_pic_init_intr(struct ttwoga_config *tcp)
711 1.1 thorpej {
712 1.1 thorpej static const int picaddr[4] = {
713 1.1 thorpej 0x536, 0x53a, 0x53c, 0x53e
714 1.1 thorpej };
715 1.1 thorpej int pic;
716 1.1 thorpej
717 1.1 thorpej /*
718 1.1 thorpej * Map the master PIC.
719 1.1 thorpej */
720 1.1 thorpej if (bus_space_map(pic_iot, 0x534, 2, 0, &pic_master_ioh))
721 1.1 thorpej panic("dec_2100_a500_pic_init_intr: unable to map master PIC");
722 1.1 thorpej
723 1.1 thorpej /*
724 1.1 thorpej * Map all slave PICs and mask off the interrupts on them.
725 1.1 thorpej */
726 1.1 thorpej for (pic = 0; pic < 4; pic++) {
727 1.1 thorpej if (bus_space_map(pic_iot, picaddr[pic], 2, 0,
728 1.1 thorpej &pic_slave_ioh[pic]))
729 1.1 thorpej panic("dec_2100_a500_pic_init_intr: unable to map "
730 1.1 thorpej "slave PIC %d", pic);
731 1.1 thorpej bus_space_write_1(pic_iot, pic_slave_ioh[pic], 1, 0xff);
732 1.1 thorpej }
733 1.1 thorpej
734 1.1 thorpej /*
735 1.1 thorpej * Map the ELCR registers.
736 1.1 thorpej */
737 1.1 thorpej if (bus_space_map(pic_iot, 0x26, 2, 0, &pic_elcr_ioh))
738 1.1 thorpej panic("dec_2100_a500_pic_init_intr: unable to map ELCR "
739 1.1 thorpej "registers");
740 1.1 thorpej }
741 1.1 thorpej
742 1.13 thorpej static void
743 1.1 thorpej dec_2100_a500_icic_init_intr(struct ttwoga_config *tcp)
744 1.1 thorpej {
745 1.1 thorpej
746 1.1 thorpej ICIC_ADDR(tcp, 0x40);
747 1.1 thorpej ICIC_WRITE(tcp, 0xffffffffffffffffUL);
748 1.1 thorpej }
749 1.1 thorpej
750 1.13 thorpej static void
751 1.1 thorpej dec_2100_a500_pic_setlevel(struct ttwoga_config *tcp, int eirq, int level)
752 1.1 thorpej {
753 1.1 thorpej int elcr;
754 1.11 matt uint8_t bit, mask;
755 1.1 thorpej
756 1.1 thorpej switch (eirq) { /* EISA IRQ */
757 1.1 thorpej case 3:
758 1.1 thorpej case 4:
759 1.1 thorpej case 5:
760 1.1 thorpej case 6:
761 1.1 thorpej case 7:
762 1.1 thorpej elcr = 0;
763 1.1 thorpej bit = 1 << (eirq - 3);
764 1.1 thorpej break;
765 1.1 thorpej
766 1.1 thorpej case 9:
767 1.1 thorpej case 10:
768 1.1 thorpej case 11:
769 1.1 thorpej elcr = 0;
770 1.1 thorpej bit = 1 << (eirq - 4);
771 1.1 thorpej break;
772 1.1 thorpej
773 1.1 thorpej case 12:
774 1.1 thorpej elcr = 1;
775 1.1 thorpej bit = 1 << (eirq - 12);
776 1.1 thorpej break;
777 1.1 thorpej
778 1.1 thorpej case 14:
779 1.1 thorpej case 15:
780 1.1 thorpej elcr = 1;
781 1.1 thorpej bit = 1 << (eirq - 13);
782 1.1 thorpej break;
783 1.1 thorpej
784 1.1 thorpej default:
785 1.1 thorpej panic("dec_2100_a500_pic_setlevel: bogus EISA IRQ %d", eirq);
786 1.1 thorpej }
787 1.1 thorpej
788 1.1 thorpej mask = bus_space_read_1(pic_iot, pic_elcr_ioh, elcr);
789 1.1 thorpej if (level)
790 1.1 thorpej mask |= bit;
791 1.1 thorpej else
792 1.1 thorpej mask &= ~bit;
793 1.1 thorpej bus_space_write_1(pic_iot, pic_elcr_ioh, elcr, mask);
794 1.1 thorpej }
795 1.1 thorpej
796 1.13 thorpej static void
797 1.1 thorpej dec_2100_a500_icic_setlevel(struct ttwoga_config *tcp, int eirq, int level)
798 1.1 thorpej {
799 1.11 matt uint64_t bit, mask;
800 1.1 thorpej
801 1.1 thorpej switch (eirq) {
802 1.1 thorpej case 3:
803 1.1 thorpej case 4:
804 1.1 thorpej case 5:
805 1.1 thorpej case 6:
806 1.1 thorpej case 7:
807 1.1 thorpej case 9:
808 1.1 thorpej case 10:
809 1.1 thorpej case 11:
810 1.1 thorpej case 12:
811 1.1 thorpej case 14:
812 1.1 thorpej case 15:
813 1.1 thorpej bit = 1UL << (eirq + T2_IRQ_EISA_START);
814 1.1 thorpej
815 1.1 thorpej ICIC_ADDR(tcp, 0x50);
816 1.1 thorpej mask = ICIC_READ(tcp);
817 1.1 thorpej if (level)
818 1.1 thorpej mask |= bit;
819 1.1 thorpej else
820 1.1 thorpej mask &= ~bit;
821 1.1 thorpej ICIC_WRITE(tcp, mask);
822 1.1 thorpej break;
823 1.1 thorpej
824 1.1 thorpej default:
825 1.1 thorpej panic("dec_2100_a500_icic_setlevel: bogus EISA IRQ %d", eirq);
826 1.1 thorpej }
827 1.1 thorpej }
828 1.1 thorpej
829 1.13 thorpej static void
830 1.1 thorpej dec_2100_a500_pic_eoi(struct ttwoga_config *tcp, int irq)
831 1.1 thorpej {
832 1.1 thorpej int pic;
833 1.1 thorpej
834 1.1 thorpej if (irq >= 0 && irq <= 7)
835 1.1 thorpej pic = 0;
836 1.1 thorpej else if (irq >= 8 && irq <= 15)
837 1.1 thorpej pic = 1;
838 1.1 thorpej else if (irq >= 16 && irq <= 23)
839 1.1 thorpej pic = 2;
840 1.1 thorpej else
841 1.1 thorpej pic = 3;
842 1.1 thorpej
843 1.1 thorpej bus_space_write_1(pic_iot, pic_slave_ioh[pic], 0,
844 1.1 thorpej 0xe0 | (irq - (8 * pic)));
845 1.1 thorpej bus_space_write_1(pic_iot, pic_master_ioh, 0,
846 1.1 thorpej 0xe0 | pic_slave_to_master[pic]);
847 1.1 thorpej }
848 1.1 thorpej
849 1.13 thorpej static void
850 1.1 thorpej dec_2100_a500_icic_eoi(struct ttwoga_config *tcp, int irq)
851 1.1 thorpej {
852 1.1 thorpej
853 1.1 thorpej T2GA(tcp, T2_VAR) = irq;
854 1.1 thorpej alpha_mb();
855 1.1 thorpej alpha_mb(); /* MAGIC */
856 1.1 thorpej }
857