Home | History | Annotate | Line # | Download | only in pci
pci_550.c revision 1.16
      1 /* $NetBSD: pci_550.c,v 1.16 2000/06/05 21:47:22 thorpej Exp $ */
      2 
      3 /*-
      4  * Copyright (c) 1998, 2000 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  * NASA Ames Research Center, and by Andrew Gallatin.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *	This product includes software developed by the NetBSD
     22  *	Foundation, Inc. and its contributors.
     23  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  *    contributors may be used to endorse or promote products derived
     25  *    from this software without specific prior written permission.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  * POSSIBILITY OF SUCH DAMAGE.
     38  */
     39 
     40 /*
     41  * Copyright (c) 1995, 1996 Carnegie-Mellon University.
     42  * All rights reserved.
     43  *
     44  * Author: Chris G. Demetriou
     45  *
     46  * Permission to use, copy, modify and distribute this software and
     47  * its documentation is hereby granted, provided that both the copyright
     48  * notice and this permission notice appear in all copies of the
     49  * software, derivative works or modified versions, and any portions
     50  * thereof, and that both notices appear in supporting documentation.
     51  *
     52  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     53  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     54  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     55  *
     56  * Carnegie Mellon requests users of this software to return to
     57  *
     58  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     59  *  School of Computer Science
     60  *  Carnegie Mellon University
     61  *  Pittsburgh PA 15213-3890
     62  *
     63  * any improvements or extensions that they make and grant Carnegie the
     64  * rights to redistribute these changes.
     65  */
     66 
     67 #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     68 
     69 __KERNEL_RCSID(0, "$NetBSD: pci_550.c,v 1.16 2000/06/05 21:47:22 thorpej Exp $");
     70 
     71 #include <sys/types.h>
     72 #include <sys/param.h>
     73 #include <sys/time.h>
     74 #include <sys/systm.h>
     75 #include <sys/errno.h>
     76 #include <sys/malloc.h>
     77 #include <sys/device.h>
     78 #include <sys/syslog.h>
     79 
     80 #include <vm/vm.h>
     81 
     82 #include <machine/autoconf.h>
     83 #include <machine/rpb.h>
     84 
     85 #include <dev/pci/pcireg.h>
     86 #include <dev/pci/pcivar.h>
     87 #include <dev/pci/pciidereg.h>
     88 #include <dev/pci/pciidevar.h>
     89 
     90 #include <alpha/pci/ciareg.h>
     91 #include <alpha/pci/ciavar.h>
     92 
     93 #include <alpha/pci/pci_550.h>
     94 
     95 #include "sio.h"
     96 #if NSIO
     97 #include <alpha/pci/siovar.h>
     98 #endif
     99 
    100 int	dec_550_intr_map __P((void *, pcitag_t, int, int,
    101 	    pci_intr_handle_t *));
    102 const char *dec_550_intr_string __P((void *, pci_intr_handle_t));
    103 const struct evcnt *dec_550_intr_evcnt __P((void *, pci_intr_handle_t));
    104 void	*dec_550_intr_establish __P((void *, pci_intr_handle_t,
    105 	    int, int (*func)(void *), void *));
    106 void	dec_550_intr_disestablish __P((void *, void *));
    107 
    108 void	*dec_550_pciide_compat_intr_establish __P((void *, struct device *,
    109 	    struct pci_attach_args *, int, int (*)(void *), void *));
    110 
    111 #define	DEC_550_PCI_IRQ_BEGIN	8
    112 #define	DEC_550_MAX_IRQ		(64 - DEC_550_PCI_IRQ_BEGIN)
    113 
    114 /*
    115  * The Miata has a Pyxis, which seems to have problems with stray
    116  * interrupts.  Work around this by just ignoring strays.
    117  */
    118 #define	PCI_STRAY_MAX		0
    119 
    120 /*
    121  * Some Miata models, notably models with a Cypress PCI-ISA bridge, have
    122  * a PCI device (the OHCI USB controller) with interrupts tied to ISA IRQ
    123  * lines.  This IRQ is encoded as:
    124  *
    125  *	line = 0xe0 | isa_irq;
    126  */
    127 #define	DEC_550_LINE_IS_ISA(line)	((line) >= 0xe0 && (line) <= 0xef)
    128 #define	DEC_550_LINE_ISA_IRQ(line)	((line) & 0x0f)
    129 
    130 struct alpha_shared_intr *dec_550_pci_intr;
    131 
    132 void	dec_550_iointr __P((void *framep, unsigned long vec));
    133 void	dec_550_intr_enable __P((int irq));
    134 void	dec_550_intr_disable __P((int irq));
    135 
    136 void
    137 pci_550_pickintr(ccp)
    138 	struct cia_config *ccp;
    139 {
    140 	bus_space_tag_t iot = &ccp->cc_iot;
    141 	pci_chipset_tag_t pc = &ccp->cc_pc;
    142 	char *cp;
    143 	int i;
    144 
    145         pc->pc_intr_v = ccp;
    146         pc->pc_intr_map = dec_550_intr_map;
    147         pc->pc_intr_string = dec_550_intr_string;
    148 	pc->pc_intr_evcnt = dec_550_intr_evcnt;
    149         pc->pc_intr_establish = dec_550_intr_establish;
    150         pc->pc_intr_disestablish = dec_550_intr_disestablish;
    151 
    152 	pc->pc_pciide_compat_intr_establish =
    153 	    dec_550_pciide_compat_intr_establish;
    154 
    155 	/*
    156 	 * DEC 550's interrupts are enabled via the Pyxis interrupt
    157 	 * mask register.  Nothing to map.
    158 	 */
    159 
    160 	for (i = 0; i < DEC_550_MAX_IRQ; i++)
    161 		dec_550_intr_disable(i);
    162 
    163 	dec_550_pci_intr = alpha_shared_intr_alloc(DEC_550_MAX_IRQ, 8);
    164 	for (i = 0; i < DEC_550_MAX_IRQ; i++) {
    165 		alpha_shared_intr_set_maxstrays(dec_550_pci_intr, i,
    166 		    PCI_STRAY_MAX);
    167 		alpha_shared_intr_set_private(dec_550_pci_intr, i, ccp);
    168 
    169 		cp = alpha_shared_intr_string(dec_550_pci_intr, i);
    170 		sprintf(cp, "irq %d", i);
    171 		evcnt_attach_dynamic(alpha_shared_intr_evcnt(
    172 		    dec_550_pci_intr, i), EVCNT_TYPE_INTR, NULL,
    173 		    "dec_550", cp);
    174 	}
    175 
    176 #if NSIO
    177 	sio_intr_setup(pc, iot);
    178 #endif
    179 
    180 	set_iointr(dec_550_iointr);
    181 }
    182 
    183 int
    184 dec_550_intr_map(ccv, bustag, buspin, line, ihp)
    185         void *ccv;
    186         pcitag_t bustag;
    187         int buspin, line;
    188         pci_intr_handle_t *ihp;
    189 {
    190 	struct cia_config *ccp = ccv;
    191 	pci_chipset_tag_t pc = &ccp->cc_pc;
    192 	int bus, device, function;
    193 
    194 	if (buspin == 0) {
    195 		/* No IRQ used. */
    196 		return 1;
    197 	}
    198 	if (buspin > 4) {
    199 		printf("dec_550_intr_map: bad interrupt pin %d\n", buspin);
    200 		return 1;
    201 	}
    202 
    203 	alpha_pci_decompose_tag(pc, bustag, &bus, &device, &function);
    204 
    205 	/*
    206 	 * There are two main variants of Miata: Miata 1 (Intel SIO)
    207 	 * and Miata {1.5,2} (Cypress).
    208 	 *
    209 	 * The Miata 1 has a CMD PCI IDE wired to compatibility mode at
    210 	 * device 4 of bus 0.  This variant apparently also has the
    211 	 * Pyxis DMA bug.
    212 	 *
    213 	 * On the Miata 1.5 and Miata 2, the Cypress PCI-ISA bridge lives
    214 	 * on device 7 of bus 0.  This device has PCI IDE wired to
    215 	 * compatibility mode on functions 1 and 2.
    216 	 *
    217 	 * There will be no interrupt mapping for these devices, so just
    218 	 * bail out now.
    219 	 */
    220 	if (bus == 0) {
    221 		if ((hwrpb->rpb_variation & SV_ST_MASK) < SV_ST_MIATA_1_5) {
    222 			/* Miata 1 */
    223 			if (device == 7)
    224 				panic("dec_550_intr_map: SIO device");
    225 			else if (device == 4)
    226 				return (1);
    227 		} else {
    228 			/* Miata 1.5 or Miata 2 */
    229 			if (device == 7) {
    230 				if (function == 0)
    231 					panic("dec_550_intr_map: SIO device");
    232 				if (function == 1 || function == 2)
    233 					return (1);
    234 			}
    235 		}
    236 	}
    237 
    238 	/*
    239 	 * The console places the interrupt mapping in the "line" value.
    240 	 * A value of (char)-1 indicates there is no mapping.
    241 	 */
    242 	if (line == 0xff) {
    243 		printf("dec_550_intr_map: no mapping for %d/%d/%d\n",
    244 		    bus, device, function);
    245 		return (1);
    246 	}
    247 
    248 #if NSIO == 0
    249 	if (DEC_550_LINE_IS_ISA(line)) {
    250 		printf("dec_550_intr_map: ISA IRQ %d for %d/%d/%d\n",
    251 		    DEC_550_LINE_ISA_IRQ(line), bus, device, function);
    252 		return (1);
    253 	}
    254 #endif
    255 
    256 	if (DEC_550_LINE_IS_ISA(line) == 0 && line >= DEC_550_MAX_IRQ)
    257 		panic("dec_550_intr_map: dec 550 irq too large (%d)\n",
    258 		    line);
    259 
    260 	*ihp = line;
    261 	return (0);
    262 }
    263 
    264 const char *
    265 dec_550_intr_string(ccv, ih)
    266 	void *ccv;
    267 	pci_intr_handle_t ih;
    268 {
    269 #if 0
    270 	struct cia_config *ccp = ccv;
    271 #endif
    272 	static char irqstr[16];		/* 12 + 2 + NULL + sanity */
    273 
    274 #if NSIO
    275 	if (DEC_550_LINE_IS_ISA(ih))
    276 		return (sio_intr_string(NULL /*XXX*/,
    277 		    DEC_550_LINE_ISA_IRQ(ih)));
    278 #endif
    279 
    280 	if (ih >= DEC_550_MAX_IRQ)
    281 		panic("dec_550_intr_string: bogus 550 IRQ 0x%lx\n", ih);
    282 	sprintf(irqstr, "dec 550 irq %ld", ih);
    283 	return (irqstr);
    284 }
    285 
    286 const struct evcnt *
    287 dec_550_intr_evcnt(ccv, ih)
    288 	void *ccv;
    289 	pci_intr_handle_t ih;
    290 {
    291 #if 0
    292 	struct cia_config *ccp = ccv;
    293 #endif
    294 
    295 #if NSIO
    296 	if (DEC_550_LINE_IS_ISA(ih))
    297 		return (sio_intr_evcnt(NULL /*XXX*/,
    298 		    DEC_550_LINE_ISA_IRQ(ih)));
    299 #endif
    300 
    301 	if (ih >= DEC_550_MAX_IRQ)
    302 		panic("dec_550_intr_evcnt: bogus 550 IRQ 0x%lx\n", ih);
    303 
    304 	return (alpha_shared_intr_evcnt(dec_550_pci_intr, ih));
    305 }
    306 
    307 void *
    308 dec_550_intr_establish(ccv, ih, level, func, arg)
    309 	void *ccv, *arg;
    310 	pci_intr_handle_t ih;
    311 	int level;
    312 	int (*func) __P((void *));
    313 {
    314 #if 0
    315 	struct cia_config *ccp = ccv;
    316 #endif
    317 	void *cookie;
    318 
    319 #if NSIO
    320 	if (DEC_550_LINE_IS_ISA(ih))
    321 		return (sio_intr_establish(NULL /*XXX*/,
    322 		    DEC_550_LINE_ISA_IRQ(ih), IST_LEVEL, level, func, arg));
    323 #endif
    324 
    325 	if (ih >= DEC_550_MAX_IRQ)
    326 		panic("dec_550_intr_establish: bogus dec 550 IRQ 0x%lx\n", ih);
    327 
    328 	cookie = alpha_shared_intr_establish(dec_550_pci_intr, ih, IST_LEVEL,
    329 	    level, func, arg, "dec 550 irq");
    330 
    331 	if (cookie != NULL && alpha_shared_intr_isactive(dec_550_pci_intr, ih))
    332 		dec_550_intr_enable(ih);
    333 	return (cookie);
    334 }
    335 
    336 void
    337 dec_550_intr_disestablish(ccv, cookie)
    338         void *ccv, *cookie;
    339 {
    340 	struct cia_config *ccp = ccv;
    341 	struct alpha_shared_intrhand *ih = cookie;
    342 	unsigned int irq = ih->ih_num;
    343 	int s;
    344 
    345 #if NSIO
    346 	/*
    347 	 * We have to determine if this is an ISA IRQ or not!  We do this
    348 	 * by checking to see if the intrhand points back to an intrhead
    349 	 * that points to our cia_config.  If not, it's an ISA IRQ.  Pretty
    350 	 * disgusting, eh?
    351 	 */
    352 	if (ih->ih_intrhead->intr_private != ccp) {
    353 		sio_intr_disestablish(NULL /*XXX*/, cookie);
    354 		return;
    355 	}
    356 #endif
    357 
    358 	s = splhigh();
    359 
    360 	alpha_shared_intr_disestablish(dec_550_pci_intr, cookie,
    361 	    "dec 550 irq");
    362 	if (alpha_shared_intr_isactive(dec_550_pci_intr, irq) == 0) {
    363 		dec_550_intr_disable(irq);
    364 		alpha_shared_intr_set_dfltsharetype(dec_550_pci_intr, irq,
    365 		    IST_NONE);
    366 	}
    367 
    368 	splx(s);
    369 }
    370 
    371 void *
    372 dec_550_pciide_compat_intr_establish(v, dev, pa, chan, func, arg)
    373 	void *v;
    374 	struct device *dev;
    375 	struct pci_attach_args *pa;
    376 	int chan;
    377 	int (*func) __P((void *));
    378 	void *arg;
    379 {
    380 	pci_chipset_tag_t pc = pa->pa_pc;
    381 	void *cookie = NULL;
    382 	int bus, irq;
    383 
    384 	alpha_pci_decompose_tag(pc, pa->pa_tag, &bus, NULL, NULL);
    385 
    386 	/*
    387 	 * If this isn't PCI bus #0, all bets are off.
    388 	 */
    389 	if (bus != 0)
    390 		return (NULL);
    391 
    392 	irq = PCIIDE_COMPAT_IRQ(chan);
    393 #if NSIO
    394 	cookie = sio_intr_establish(NULL /*XXX*/, irq, IST_EDGE, IPL_BIO,
    395 	    func, arg);
    396 #endif
    397 	return (cookie);
    398 }
    399 
    400 void
    401 dec_550_iointr(framep, vec)
    402 	void *framep;
    403 	unsigned long vec;
    404 {
    405 	int irq;
    406 
    407 	if (vec >= 0x900) {
    408 		irq = ((vec - 0x900) >> 4);
    409 
    410 		if (irq >= DEC_550_MAX_IRQ)
    411 			panic("550_iointr: vec 0x%lx out of range\n", vec);
    412 
    413 		if (!alpha_shared_intr_dispatch(dec_550_pci_intr, irq)) {
    414 			alpha_shared_intr_stray(dec_550_pci_intr, irq,
    415 			    "dec 550 irq");
    416 			if (ALPHA_SHARED_INTR_DISABLE(dec_550_pci_intr, irq))
    417 				dec_550_intr_disable(irq);
    418 		}
    419 		return;
    420 	}
    421 #if NSIO
    422 	if (vec >= 0x800) {
    423 		sio_iointr(framep, vec);
    424 		return;
    425 	}
    426 #endif
    427 	panic("dec_550_iointr: weird vec 0x%lx\n", vec);
    428 }
    429 
    430 void
    431 dec_550_intr_enable(irq)
    432 	int irq;
    433 {
    434 
    435 	cia_pyxis_intr_enable(irq + DEC_550_PCI_IRQ_BEGIN, 1);
    436 }
    437 
    438 void
    439 dec_550_intr_disable(irq)
    440 	int irq;
    441 {
    442 
    443 	cia_pyxis_intr_enable(irq + DEC_550_PCI_IRQ_BEGIN, 0);
    444 }
    445