Home | History | Annotate | Line # | Download | only in pci
pci_eb164.c revision 1.35.16.1
      1  1.35.16.1      yamt /* $NetBSD: pci_eb164.c,v 1.35.16.1 2008/05/18 12:31:24 yamt Exp $ */
      2       1.14   thorpej 
      3       1.14   thorpej /*-
      4       1.14   thorpej  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5       1.14   thorpej  * All rights reserved.
      6       1.14   thorpej  *
      7       1.14   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8       1.14   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9       1.14   thorpej  * NASA Ames Research Center.
     10       1.14   thorpej  *
     11       1.14   thorpej  * Redistribution and use in source and binary forms, with or without
     12       1.14   thorpej  * modification, are permitted provided that the following conditions
     13       1.14   thorpej  * are met:
     14       1.14   thorpej  * 1. Redistributions of source code must retain the above copyright
     15       1.14   thorpej  *    notice, this list of conditions and the following disclaimer.
     16       1.14   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.14   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18       1.14   thorpej  *    documentation and/or other materials provided with the distribution.
     19       1.14   thorpej  *
     20       1.14   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21       1.14   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22       1.14   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23       1.14   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24       1.14   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25       1.14   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26       1.14   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27       1.14   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28       1.14   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29       1.14   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30       1.14   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     31       1.14   thorpej  */
     32        1.1       cgd 
     33        1.1       cgd /*
     34        1.1       cgd  * Copyright (c) 1995, 1996 Carnegie-Mellon University.
     35        1.1       cgd  * All rights reserved.
     36        1.1       cgd  *
     37        1.1       cgd  * Author: Chris G. Demetriou
     38        1.1       cgd  *
     39        1.1       cgd  * Permission to use, copy, modify and distribute this software and
     40        1.1       cgd  * its documentation is hereby granted, provided that both the copyright
     41        1.1       cgd  * notice and this permission notice appear in all copies of the
     42        1.1       cgd  * software, derivative works or modified versions, and any portions
     43        1.1       cgd  * thereof, and that both notices appear in supporting documentation.
     44        1.1       cgd  *
     45        1.1       cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     46        1.1       cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     47        1.1       cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     48        1.1       cgd  *
     49        1.1       cgd  * Carnegie Mellon requests users of this software to return to
     50        1.1       cgd  *
     51        1.1       cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     52        1.1       cgd  *  School of Computer Science
     53        1.1       cgd  *  Carnegie Mellon University
     54        1.1       cgd  *  Pittsburgh PA 15213-3890
     55        1.1       cgd  *
     56        1.1       cgd  * any improvements or extensions that they make and grant Carnegie the
     57        1.1       cgd  * rights to redistribute these changes.
     58        1.1       cgd  */
     59        1.5       cgd 
     60        1.6       cgd #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     61        1.6       cgd 
     62  1.35.16.1      yamt __KERNEL_RCSID(0, "$NetBSD: pci_eb164.c,v 1.35.16.1 2008/05/18 12:31:24 yamt Exp $");
     63        1.1       cgd 
     64        1.1       cgd #include <sys/types.h>
     65        1.1       cgd #include <sys/param.h>
     66        1.1       cgd #include <sys/time.h>
     67        1.1       cgd #include <sys/systm.h>
     68        1.1       cgd #include <sys/errno.h>
     69        1.1       cgd #include <sys/malloc.h>
     70        1.1       cgd #include <sys/device.h>
     71        1.1       cgd #include <sys/syslog.h>
     72        1.1       cgd 
     73       1.28       mrg #include <uvm/uvm_extern.h>
     74        1.1       cgd 
     75        1.1       cgd #include <machine/autoconf.h>
     76       1.18   thorpej #include <machine/rpb.h>
     77        1.1       cgd 
     78        1.1       cgd #include <dev/pci/pcireg.h>
     79        1.1       cgd #include <dev/pci/pcivar.h>
     80       1.14   thorpej #include <dev/pci/pciidereg.h>
     81       1.14   thorpej #include <dev/pci/pciidevar.h>
     82        1.1       cgd 
     83        1.1       cgd #include <alpha/pci/ciareg.h>
     84        1.1       cgd #include <alpha/pci/ciavar.h>
     85        1.1       cgd 
     86        1.1       cgd #include <alpha/pci/pci_eb164.h>
     87        1.1       cgd 
     88        1.1       cgd #include "sio.h"
     89        1.1       cgd #if NSIO
     90        1.1       cgd #include <alpha/pci/siovar.h>
     91        1.1       cgd #endif
     92        1.1       cgd 
     93       1.29  sommerfe int	dec_eb164_intr_map __P((struct pci_attach_args *, pci_intr_handle_t *));
     94        1.1       cgd const char *dec_eb164_intr_string __P((void *, pci_intr_handle_t));
     95       1.25       cgd const struct evcnt *dec_eb164_intr_evcnt __P((void *, pci_intr_handle_t));
     96        1.1       cgd void	*dec_eb164_intr_establish __P((void *, pci_intr_handle_t,
     97        1.1       cgd 	    int, int (*func)(void *), void *));
     98        1.1       cgd void	dec_eb164_intr_disestablish __P((void *, void *));
     99        1.1       cgd 
    100       1.14   thorpej void	*dec_eb164_pciide_compat_intr_establish __P((void *, struct device *,
    101       1.14   thorpej 	    struct pci_attach_args *, int, int (*)(void *), void *));
    102       1.14   thorpej 
    103        1.3       cgd #define	EB164_SIO_IRQ	4
    104        1.3       cgd #define	EB164_MAX_IRQ	24
    105        1.3       cgd #define	PCI_STRAY_MAX	5
    106        1.3       cgd 
    107        1.3       cgd struct alpha_shared_intr *eb164_pci_intr;
    108        1.3       cgd 
    109        1.3       cgd bus_space_tag_t eb164_intrgate_iot;
    110        1.3       cgd bus_space_handle_t eb164_intrgate_ioh;
    111        1.3       cgd 
    112       1.30   thorpej void	eb164_iointr __P((void *arg, unsigned long vec));
    113        1.4       cgd extern void	eb164_intr_enable __P((int irq));	/* pci_eb164_intr.S */
    114        1.4       cgd extern void	eb164_intr_disable __P((int irq));	/* pci_eb164_intr.S */
    115        1.1       cgd 
    116        1.1       cgd void
    117        1.1       cgd pci_eb164_pickintr(ccp)
    118        1.1       cgd 	struct cia_config *ccp;
    119        1.1       cgd {
    120       1.10   thorpej 	bus_space_tag_t iot = &ccp->cc_iot;
    121        1.1       cgd 	pci_chipset_tag_t pc = &ccp->cc_pc;
    122       1.26   thorpej 	char *cp;
    123        1.3       cgd 	int i;
    124        1.1       cgd 
    125        1.1       cgd         pc->pc_intr_v = ccp;
    126        1.1       cgd         pc->pc_intr_map = dec_eb164_intr_map;
    127        1.1       cgd         pc->pc_intr_string = dec_eb164_intr_string;
    128       1.25       cgd 	pc->pc_intr_evcnt = dec_eb164_intr_evcnt;
    129        1.1       cgd         pc->pc_intr_establish = dec_eb164_intr_establish;
    130        1.1       cgd         pc->pc_intr_disestablish = dec_eb164_intr_disestablish;
    131        1.1       cgd 
    132       1.14   thorpej 	pc->pc_pciide_compat_intr_establish =
    133       1.14   thorpej 	    dec_eb164_pciide_compat_intr_establish;
    134       1.14   thorpej 
    135        1.3       cgd 	eb164_intrgate_iot = iot;
    136        1.3       cgd 	if (bus_space_map(eb164_intrgate_iot, 0x804, 3, 0,
    137        1.3       cgd 	    &eb164_intrgate_ioh) != 0)
    138        1.3       cgd 		panic("pci_eb164_pickintr: couldn't map interrupt PLD");
    139        1.3       cgd 	for (i = 0; i < EB164_MAX_IRQ; i++)
    140        1.4       cgd 		eb164_intr_disable(i);
    141        1.3       cgd 
    142       1.26   thorpej 	eb164_pci_intr = alpha_shared_intr_alloc(EB164_MAX_IRQ, 8);
    143       1.20   thorpej 	for (i = 0; i < EB164_MAX_IRQ; i++) {
    144       1.20   thorpej 		/*
    145       1.20   thorpej 		 * Systems with a Pyxis seem to have problems with
    146       1.20   thorpej 		 * stray interrupts, so just ignore them.  Sigh,
    147       1.20   thorpej 		 * I hate buggy hardware.
    148       1.20   thorpej 		 */
    149        1.3       cgd 		alpha_shared_intr_set_maxstrays(eb164_pci_intr, i,
    150       1.21   thorpej 			(ccp->cc_flags & CCF_ISPYXIS) ? 0 : PCI_STRAY_MAX);
    151       1.26   thorpej 
    152       1.26   thorpej 		cp = alpha_shared_intr_string(eb164_pci_intr, i);
    153       1.26   thorpej 		sprintf(cp, "irq %d", i);
    154       1.26   thorpej 		evcnt_attach_dynamic(alpha_shared_intr_evcnt(
    155       1.26   thorpej 		    eb164_pci_intr, i), EVCNT_TYPE_INTR, NULL,
    156       1.26   thorpej 		    "eb164", cp);
    157       1.20   thorpej 	}
    158        1.3       cgd 
    159        1.1       cgd #if NSIO
    160       1.11   thorpej 	sio_intr_setup(pc, iot);
    161        1.4       cgd 	eb164_intr_enable(EB164_SIO_IRQ);
    162        1.1       cgd #endif
    163        1.1       cgd }
    164        1.1       cgd 
    165        1.1       cgd int
    166       1.29  sommerfe dec_eb164_intr_map(pa, ihp)
    167       1.29  sommerfe 	struct pci_attach_args *pa;
    168        1.1       cgd         pci_intr_handle_t *ihp;
    169        1.1       cgd {
    170       1.29  sommerfe         pcitag_t bustag = pa->pa_intrtag;
    171       1.29  sommerfe         int buspin = pa->pa_intrpin, line = pa->pa_intrline;
    172       1.29  sommerfe 	pci_chipset_tag_t pc = pa->pa_pc;
    173       1.16   thorpej 	int bus, device, function;
    174       1.18   thorpej 	u_int64_t variation;
    175        1.1       cgd 
    176       1.15   thorpej 	if (buspin == 0) {
    177       1.15   thorpej 		/* No IRQ used. */
    178       1.15   thorpej 		return 1;
    179       1.15   thorpej 	}
    180       1.15   thorpej 	if (buspin > 4) {
    181       1.15   thorpej 		printf("dec_eb164_intr_map: bad interrupt pin %d\n", buspin);
    182       1.15   thorpej 		return 1;
    183       1.15   thorpej 	}
    184        1.1       cgd 
    185       1.31   thorpej 	pci_decompose_tag(pc, bustag, &bus, &device, &function);
    186       1.16   thorpej 
    187       1.18   thorpej 	variation = hwrpb->rpb_variation & SV_ST_MASK;
    188       1.18   thorpej 
    189       1.12   thorpej 	/*
    190       1.18   thorpej 	 *
    191       1.18   thorpej 	 * The AlphaPC 164 and AlphaPC 164LX have a CMD PCI IDE controller
    192       1.18   thorpej 	 * at bus 0 device 11.  These are wired to compatibility mode,
    193       1.18   thorpej 	 * so do not map their interrupts.
    194       1.18   thorpej 	 *
    195       1.18   thorpej 	 * The AlphaPC 164SX has PCI IDE on functions 1 and 2 of the
    196       1.18   thorpej 	 * Cypress PCI-ISA bridge at bus 0 device 8.  These, too, are
    197       1.18   thorpej 	 * wired to compatibility mode.
    198       1.18   thorpej 	 *
    199       1.18   thorpej 	 * Real EB164s have ISA IDE on the Super I/O chip.
    200       1.12   thorpej 	 */
    201       1.18   thorpej 	if (bus == 0) {
    202       1.18   thorpej 		if (variation >= SV_ST_ALPHAPC164_366 &&
    203       1.18   thorpej 		    variation <= SV_ST_ALPHAPC164LX_600) {
    204       1.18   thorpej 			if (device == 8)
    205       1.18   thorpej 				panic("dec_eb164_intr_map: SIO device");
    206       1.18   thorpej 			if (device == 11)
    207       1.18   thorpej 				return (1);
    208       1.18   thorpej 		} else if (variation >= SV_ST_ALPHAPC164SX_400 &&
    209       1.18   thorpej 			   variation <= SV_ST_ALPHAPC164SX_600) {
    210       1.18   thorpej 			if (device == 8) {
    211       1.18   thorpej 				if (function == 0)
    212       1.18   thorpej 					panic("dec_eb164_intr_map: SIO device");
    213       1.18   thorpej 				return (1);
    214       1.18   thorpej 			}
    215       1.18   thorpej 		} else {
    216       1.18   thorpej 			if (device == 8)
    217       1.18   thorpej 				panic("dec_eb164_intr_map: SIO device");
    218       1.18   thorpej 		}
    219       1.16   thorpej 	}
    220       1.16   thorpej 
    221       1.16   thorpej 	/*
    222       1.16   thorpej 	 * The console places the interrupt mapping in the "line" value.
    223       1.16   thorpej 	 * A value of (char)-1 indicates there is no mapping.
    224       1.16   thorpej 	 */
    225       1.16   thorpej 	if (line == 0xff) {
    226       1.16   thorpej 		printf("dec_eb164_intr_map: no mapping for %d/%d/%d\n",
    227       1.16   thorpej 		    bus, device, function);
    228       1.16   thorpej 		return (1);
    229        1.1       cgd 	}
    230        1.1       cgd 
    231       1.16   thorpej 	if (line > EB164_MAX_IRQ)
    232       1.32    provos 		panic("dec_eb164_intr_map: eb164 irq too large (%d)",
    233       1.16   thorpej 		    line);
    234        1.1       cgd 
    235       1.16   thorpej 	*ihp = line;
    236        1.1       cgd 	return (0);
    237        1.1       cgd }
    238        1.1       cgd 
    239        1.1       cgd const char *
    240        1.1       cgd dec_eb164_intr_string(ccv, ih)
    241        1.1       cgd 	void *ccv;
    242        1.1       cgd 	pci_intr_handle_t ih;
    243        1.1       cgd {
    244        1.2       cgd #if 0
    245        1.1       cgd 	struct cia_config *ccp = ccv;
    246        1.2       cgd #endif
    247        1.1       cgd         static char irqstr[15];          /* 11 + 2 + NULL + sanity */
    248        1.1       cgd 
    249        1.3       cgd         if (ih > EB164_MAX_IRQ)
    250       1.32    provos                 panic("dec_eb164_intr_string: bogus eb164 IRQ 0x%lx", ih);
    251       1.24   thorpej         sprintf(irqstr, "eb164 irq %ld", ih);
    252        1.1       cgd         return (irqstr);
    253       1.25       cgd }
    254       1.25       cgd 
    255       1.25       cgd const struct evcnt *
    256       1.25       cgd dec_eb164_intr_evcnt(ccv, ih)
    257       1.25       cgd 	void *ccv;
    258       1.25       cgd 	pci_intr_handle_t ih;
    259       1.25       cgd {
    260       1.25       cgd #if 0
    261       1.25       cgd 	struct cia_config *ccp = ccv;
    262       1.25       cgd #endif
    263       1.25       cgd 
    264       1.26   thorpej 	if (ih > EB164_MAX_IRQ)
    265       1.32    provos 		panic("dec_eb164_intr_string: bogus eb164 IRQ 0x%lx", ih);
    266       1.26   thorpej 	return (alpha_shared_intr_evcnt(eb164_pci_intr, ih));
    267        1.1       cgd }
    268        1.1       cgd 
    269        1.1       cgd void *
    270        1.1       cgd dec_eb164_intr_establish(ccv, ih, level, func, arg)
    271        1.1       cgd         void *ccv, *arg;
    272        1.1       cgd         pci_intr_handle_t ih;
    273        1.1       cgd         int level;
    274        1.1       cgd         int (*func) __P((void *));
    275        1.1       cgd {
    276        1.3       cgd #if 0
    277        1.3       cgd 	struct cia_config *ccp = ccv;
    278        1.3       cgd #endif
    279        1.3       cgd 	void *cookie;
    280        1.1       cgd 
    281        1.3       cgd 	if (ih > EB164_MAX_IRQ)
    282       1.32    provos 		panic("dec_eb164_intr_establish: bogus eb164 IRQ 0x%lx", ih);
    283        1.1       cgd 
    284        1.3       cgd 	cookie = alpha_shared_intr_establish(eb164_pci_intr, ih, IST_LEVEL,
    285        1.3       cgd 	    level, func, arg, "eb164 irq");
    286        1.1       cgd 
    287       1.30   thorpej 	if (cookie != NULL &&
    288       1.30   thorpej 	    alpha_shared_intr_firstactive(eb164_pci_intr, ih)) {
    289       1.35        ad 		scb_set(0x900 + SCB_IDXTOVEC(ih), eb164_iointr, NULL,
    290       1.35        ad 		   level);
    291        1.4       cgd 		eb164_intr_enable(ih);
    292       1.30   thorpej 	}
    293        1.1       cgd 	return (cookie);
    294        1.1       cgd }
    295        1.1       cgd 
    296        1.3       cgd void
    297        1.1       cgd dec_eb164_intr_disestablish(ccv, cookie)
    298        1.1       cgd         void *ccv, *cookie;
    299        1.1       cgd {
    300        1.3       cgd #if 0
    301        1.3       cgd 	struct cia_config *ccp = ccv;
    302        1.3       cgd #endif
    303       1.23   thorpej 	struct alpha_shared_intrhand *ih = cookie;
    304       1.23   thorpej 	unsigned int irq = ih->ih_num;
    305       1.23   thorpej 	int s;
    306       1.23   thorpej 
    307       1.23   thorpej 	s = splhigh();
    308       1.23   thorpej 
    309       1.23   thorpej 	alpha_shared_intr_disestablish(eb164_pci_intr, cookie,
    310       1.23   thorpej 	    "eb164 irq");
    311       1.23   thorpej 	if (alpha_shared_intr_isactive(eb164_pci_intr, irq) == 0) {
    312       1.23   thorpej 		eb164_intr_disable(irq);
    313       1.23   thorpej 		alpha_shared_intr_set_dfltsharetype(eb164_pci_intr, irq,
    314       1.23   thorpej 		    IST_NONE);
    315       1.30   thorpej 		scb_free(0x900 + SCB_IDXTOVEC(irq));
    316       1.23   thorpej 	}
    317       1.23   thorpej 
    318       1.23   thorpej 	splx(s);
    319       1.14   thorpej }
    320       1.14   thorpej 
    321       1.14   thorpej void *
    322       1.14   thorpej dec_eb164_pciide_compat_intr_establish(v, dev, pa, chan, func, arg)
    323       1.14   thorpej 	void *v;
    324       1.14   thorpej 	struct device *dev;
    325       1.14   thorpej 	struct pci_attach_args *pa;
    326       1.14   thorpej 	int chan;
    327       1.14   thorpej 	int (*func) __P((void *));
    328       1.14   thorpej 	void *arg;
    329       1.14   thorpej {
    330       1.14   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    331       1.14   thorpej 	void *cookie = NULL;
    332       1.14   thorpej 	int bus, irq;
    333       1.14   thorpej 
    334       1.31   thorpej 	pci_decompose_tag(pc, pa->pa_tag, &bus, NULL, NULL);
    335       1.14   thorpej 
    336       1.14   thorpej 	/*
    337       1.14   thorpej 	 * If this isn't PCI bus #0, all bets are off.
    338       1.14   thorpej 	 */
    339       1.14   thorpej 	if (bus != 0)
    340       1.14   thorpej 		return (NULL);
    341       1.14   thorpej 
    342       1.14   thorpej 	irq = PCIIDE_COMPAT_IRQ(chan);
    343       1.14   thorpej #if NSIO
    344       1.14   thorpej 	cookie = sio_intr_establish(NULL /*XXX*/, irq, IST_EDGE, IPL_BIO,
    345       1.14   thorpej 	    func, arg);
    346       1.27   thorpej 	if (cookie == NULL)
    347       1.27   thorpej 		return (NULL);
    348       1.27   thorpej 	printf("%s: %s channel interrupting at %s\n", dev->dv_xname,
    349       1.27   thorpej 	    PCIIDE_CHANNEL_NAME(chan), sio_intr_string(NULL /*XXX*/, irq));
    350       1.14   thorpej #endif
    351       1.14   thorpej 	return (cookie);
    352        1.1       cgd }
    353        1.1       cgd 
    354        1.1       cgd void
    355       1.30   thorpej eb164_iointr(arg, vec)
    356       1.30   thorpej 	void *arg;
    357        1.1       cgd 	unsigned long vec;
    358        1.1       cgd {
    359        1.3       cgd 	int irq;
    360        1.3       cgd 
    361       1.30   thorpej 	irq = SCB_VECTOIDX(vec - 0x900);
    362       1.30   thorpej 
    363       1.30   thorpej 	if (!alpha_shared_intr_dispatch(eb164_pci_intr, irq)) {
    364       1.30   thorpej 		alpha_shared_intr_stray(eb164_pci_intr, irq,
    365       1.30   thorpej 		    "eb164 irq");
    366       1.30   thorpej 		if (ALPHA_SHARED_INTR_DISABLE(eb164_pci_intr, irq))
    367       1.30   thorpej 			eb164_intr_disable(irq);
    368       1.33   thorpej 	} else
    369       1.33   thorpej 		alpha_shared_intr_reset_strays(eb164_pci_intr, irq);
    370        1.3       cgd }
    371        1.3       cgd 
    372        1.4       cgd #if 0		/* THIS DOES NOT WORK!  see pci_eb164_intr.S. */
    373        1.3       cgd u_int8_t eb164_intr_mask[3] = { 0xff, 0xff, 0xff };
    374        1.3       cgd 
    375        1.3       cgd void
    376        1.4       cgd eb164_intr_enable(irq)
    377        1.3       cgd 	int irq;
    378        1.3       cgd {
    379        1.3       cgd 	int byte = (irq / 8), bit = (irq % 8);
    380        1.3       cgd 
    381        1.3       cgd #if 1
    382        1.4       cgd 	printf("eb164_intr_enable: enabling %d (%d:%d)\n", irq, byte, bit);
    383        1.3       cgd #endif
    384        1.3       cgd 	eb164_intr_mask[byte] &= ~(1 << bit);
    385        1.3       cgd 
    386        1.3       cgd 	bus_space_write_1(eb164_intrgate_iot, eb164_intrgate_ioh, byte,
    387        1.3       cgd 	    eb164_intr_mask[byte]);
    388        1.3       cgd }
    389        1.3       cgd 
    390        1.3       cgd void
    391        1.4       cgd eb164_intr_disable(irq)
    392        1.3       cgd 	int irq;
    393        1.3       cgd {
    394        1.3       cgd 	int byte = (irq / 8), bit = (irq % 8);
    395        1.3       cgd 
    396        1.3       cgd #if 1
    397        1.4       cgd 	printf("eb164_intr_disable: disabling %d (%d:%d)\n", irq, byte, bit);
    398        1.3       cgd #endif
    399        1.3       cgd 	eb164_intr_mask[byte] |= (1 << bit);
    400        1.3       cgd 
    401        1.3       cgd 	bus_space_write_1(eb164_intrgate_iot, eb164_intrgate_ioh, byte,
    402        1.3       cgd 	    eb164_intr_mask[byte]);
    403        1.1       cgd }
    404        1.4       cgd #endif
    405