pci_eb164.c revision 1.6 1 1.6 cgd /* $NetBSD: pci_eb164.c,v 1.6 1997/04/07 23:40:42 cgd Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.1 cgd * Copyright (c) 1995, 1996 Carnegie-Mellon University.
5 1.1 cgd * All rights reserved.
6 1.1 cgd *
7 1.1 cgd * Author: Chris G. Demetriou
8 1.1 cgd *
9 1.1 cgd * Permission to use, copy, modify and distribute this software and
10 1.1 cgd * its documentation is hereby granted, provided that both the copyright
11 1.1 cgd * notice and this permission notice appear in all copies of the
12 1.1 cgd * software, derivative works or modified versions, and any portions
13 1.1 cgd * thereof, and that both notices appear in supporting documentation.
14 1.1 cgd *
15 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.1 cgd *
19 1.1 cgd * Carnegie Mellon requests users of this software to return to
20 1.1 cgd *
21 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 cgd * School of Computer Science
23 1.1 cgd * Carnegie Mellon University
24 1.1 cgd * Pittsburgh PA 15213-3890
25 1.1 cgd *
26 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
27 1.1 cgd * rights to redistribute these changes.
28 1.1 cgd */
29 1.5 cgd
30 1.6 cgd #include <machine/options.h> /* Config options headers */
31 1.6 cgd #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
32 1.6 cgd
33 1.6 cgd __KERNEL_RCSID(0, "$NetBSD: pci_eb164.c,v 1.6 1997/04/07 23:40:42 cgd Exp $");
34 1.1 cgd
35 1.1 cgd #include <sys/types.h>
36 1.1 cgd #include <sys/param.h>
37 1.1 cgd #include <sys/time.h>
38 1.1 cgd #include <sys/systm.h>
39 1.1 cgd #include <sys/errno.h>
40 1.1 cgd #include <sys/malloc.h>
41 1.1 cgd #include <sys/device.h>
42 1.1 cgd #include <sys/syslog.h>
43 1.1 cgd
44 1.1 cgd #include <vm/vm.h>
45 1.1 cgd
46 1.1 cgd #include <machine/autoconf.h>
47 1.1 cgd
48 1.1 cgd #include <dev/pci/pcireg.h>
49 1.1 cgd #include <dev/pci/pcivar.h>
50 1.1 cgd
51 1.1 cgd #include <alpha/pci/ciareg.h>
52 1.1 cgd #include <alpha/pci/ciavar.h>
53 1.1 cgd
54 1.1 cgd #include <alpha/pci/pci_eb164.h>
55 1.1 cgd
56 1.1 cgd #ifndef EVCNT_COUNTERS
57 1.1 cgd #include <machine/intrcnt.h>
58 1.1 cgd #endif
59 1.1 cgd
60 1.1 cgd #include "sio.h"
61 1.1 cgd #if NSIO
62 1.1 cgd #include <alpha/pci/siovar.h>
63 1.1 cgd #endif
64 1.1 cgd
65 1.1 cgd int dec_eb164_intr_map __P((void *, pcitag_t, int, int,
66 1.1 cgd pci_intr_handle_t *));
67 1.1 cgd const char *dec_eb164_intr_string __P((void *, pci_intr_handle_t));
68 1.1 cgd void *dec_eb164_intr_establish __P((void *, pci_intr_handle_t,
69 1.1 cgd int, int (*func)(void *), void *));
70 1.1 cgd void dec_eb164_intr_disestablish __P((void *, void *));
71 1.1 cgd
72 1.3 cgd #define EB164_SIO_IRQ 4
73 1.3 cgd #define EB164_MAX_IRQ 24
74 1.3 cgd #define PCI_STRAY_MAX 5
75 1.3 cgd
76 1.3 cgd struct alpha_shared_intr *eb164_pci_intr;
77 1.3 cgd #ifdef EVCNT_COUNTERS
78 1.3 cgd struct evcnt eb164_intr_evcnt;
79 1.3 cgd #endif
80 1.3 cgd
81 1.3 cgd bus_space_tag_t eb164_intrgate_iot;
82 1.3 cgd bus_space_handle_t eb164_intrgate_ioh;
83 1.3 cgd
84 1.1 cgd void eb164_iointr __P((void *framep, unsigned long vec));
85 1.4 cgd extern void eb164_intr_enable __P((int irq)); /* pci_eb164_intr.S */
86 1.4 cgd extern void eb164_intr_disable __P((int irq)); /* pci_eb164_intr.S */
87 1.1 cgd
88 1.1 cgd void
89 1.1 cgd pci_eb164_pickintr(ccp)
90 1.1 cgd struct cia_config *ccp;
91 1.1 cgd {
92 1.1 cgd bus_space_tag_t iot = ccp->cc_iot;
93 1.1 cgd pci_chipset_tag_t pc = &ccp->cc_pc;
94 1.3 cgd int i;
95 1.1 cgd
96 1.1 cgd pc->pc_intr_v = ccp;
97 1.1 cgd pc->pc_intr_map = dec_eb164_intr_map;
98 1.1 cgd pc->pc_intr_string = dec_eb164_intr_string;
99 1.1 cgd pc->pc_intr_establish = dec_eb164_intr_establish;
100 1.1 cgd pc->pc_intr_disestablish = dec_eb164_intr_disestablish;
101 1.1 cgd
102 1.3 cgd eb164_intrgate_iot = iot;
103 1.3 cgd if (bus_space_map(eb164_intrgate_iot, 0x804, 3, 0,
104 1.3 cgd &eb164_intrgate_ioh) != 0)
105 1.3 cgd panic("pci_eb164_pickintr: couldn't map interrupt PLD");
106 1.3 cgd for (i = 0; i < EB164_MAX_IRQ; i++)
107 1.4 cgd eb164_intr_disable(i);
108 1.3 cgd
109 1.3 cgd eb164_pci_intr = alpha_shared_intr_alloc(EB164_MAX_IRQ);
110 1.3 cgd for (i = 0; i < EB164_MAX_IRQ; i++)
111 1.3 cgd alpha_shared_intr_set_maxstrays(eb164_pci_intr, i,
112 1.3 cgd PCI_STRAY_MAX);
113 1.3 cgd
114 1.1 cgd #if NSIO
115 1.1 cgd sio_intr_setup(iot);
116 1.4 cgd eb164_intr_enable(EB164_SIO_IRQ);
117 1.1 cgd #endif
118 1.1 cgd
119 1.1 cgd set_iointr(eb164_iointr);
120 1.1 cgd }
121 1.1 cgd
122 1.1 cgd int
123 1.1 cgd dec_eb164_intr_map(ccv, bustag, buspin, line, ihp)
124 1.1 cgd void *ccv;
125 1.1 cgd pcitag_t bustag;
126 1.1 cgd int buspin, line;
127 1.1 cgd pci_intr_handle_t *ihp;
128 1.1 cgd {
129 1.1 cgd struct cia_config *ccp = ccv;
130 1.1 cgd pci_chipset_tag_t pc = &ccp->cc_pc;
131 1.1 cgd int device;
132 1.3 cgd int eb164_irq, pinbase, pinoff;
133 1.1 cgd
134 1.1 cgd if (buspin == 0) {
135 1.1 cgd /* No IRQ used. */
136 1.1 cgd return 1;
137 1.1 cgd }
138 1.1 cgd if (buspin > 4) {
139 1.1 cgd printf("pci_map_int: bad interrupt pin %d\n", buspin);
140 1.1 cgd return 1;
141 1.1 cgd }
142 1.1 cgd
143 1.1 cgd pci_decompose_tag(pc, bustag, NULL, &device, NULL);
144 1.1 cgd switch (device) {
145 1.3 cgd #if 0 /* THIS CODE SHOULD NEVER BE CALLED FOR THE SIO */
146 1.3 cgd case 8: /* SIO */
147 1.3 cgd eb164_irq = 4;
148 1.3 cgd break;
149 1.3 cgd #endif
150 1.3 cgd
151 1.1 cgd case 11:
152 1.3 cgd eb164_irq = 5; /* IDE */
153 1.1 cgd break;
154 1.1 cgd
155 1.4 cgd case 5:
156 1.3 cgd case 6:
157 1.1 cgd case 7:
158 1.1 cgd case 9:
159 1.3 cgd switch (buspin) {
160 1.3 cgd case 1:
161 1.3 cgd pinbase = 0;
162 1.3 cgd break;
163 1.3 cgd case 2:
164 1.3 cgd case 3:
165 1.3 cgd case 4:
166 1.3 cgd pinbase = (buspin * 4) - 1;
167 1.3 cgd break;
168 1.3 cgd #ifdef DIAGNOSTIC
169 1.3 cgd default:
170 1.3 cgd panic("dec_eb164_intr_map: slot buspin switch");
171 1.3 cgd #endif
172 1.3 cgd };
173 1.3 cgd switch (device) {
174 1.3 cgd case 5:
175 1.3 cgd pinoff = 2;
176 1.3 cgd break;
177 1.3 cgd
178 1.3 cgd case 6:
179 1.3 cgd case 7:
180 1.3 cgd case 9:
181 1.3 cgd pinoff = device - 6;
182 1.3 cgd break;
183 1.3 cgd #ifdef DIAGNOSTIC
184 1.3 cgd default:
185 1.3 cgd panic("dec_eb164_intr_map: slot device switch");
186 1.3 cgd #endif
187 1.3 cgd }
188 1.3 cgd eb164_irq = pinoff + pinbase;
189 1.1 cgd break;
190 1.1 cgd default:
191 1.1 cgd panic("pci_eb164_map_int: invalid device number %d\n",
192 1.1 cgd device);
193 1.1 cgd }
194 1.1 cgd
195 1.3 cgd if (eb164_irq > EB164_MAX_IRQ)
196 1.1 cgd panic("pci_eb164_map_int: eb164_irq too large (%d)\n",
197 1.1 cgd eb164_irq);
198 1.1 cgd
199 1.1 cgd *ihp = eb164_irq;
200 1.1 cgd return (0);
201 1.1 cgd }
202 1.1 cgd
203 1.1 cgd const char *
204 1.1 cgd dec_eb164_intr_string(ccv, ih)
205 1.1 cgd void *ccv;
206 1.1 cgd pci_intr_handle_t ih;
207 1.1 cgd {
208 1.2 cgd #if 0
209 1.1 cgd struct cia_config *ccp = ccv;
210 1.2 cgd #endif
211 1.1 cgd static char irqstr[15]; /* 11 + 2 + NULL + sanity */
212 1.1 cgd
213 1.3 cgd if (ih > EB164_MAX_IRQ)
214 1.3 cgd panic("dec_eb164_intr_string: bogus eb164 IRQ 0x%x\n", ih);
215 1.1 cgd sprintf(irqstr, "eb164 irq %d", ih);
216 1.1 cgd return (irqstr);
217 1.1 cgd }
218 1.1 cgd
219 1.1 cgd void *
220 1.1 cgd dec_eb164_intr_establish(ccv, ih, level, func, arg)
221 1.1 cgd void *ccv, *arg;
222 1.1 cgd pci_intr_handle_t ih;
223 1.1 cgd int level;
224 1.1 cgd int (*func) __P((void *));
225 1.1 cgd {
226 1.3 cgd #if 0
227 1.3 cgd struct cia_config *ccp = ccv;
228 1.3 cgd #endif
229 1.3 cgd void *cookie;
230 1.1 cgd
231 1.3 cgd if (ih > EB164_MAX_IRQ)
232 1.3 cgd panic("dec_eb164_intr_establish: bogus eb164 IRQ 0x%x\n", ih);
233 1.1 cgd
234 1.3 cgd cookie = alpha_shared_intr_establish(eb164_pci_intr, ih, IST_LEVEL,
235 1.3 cgd level, func, arg, "eb164 irq");
236 1.1 cgd
237 1.3 cgd if (cookie != NULL && alpha_shared_intr_isactive(eb164_pci_intr, ih))
238 1.4 cgd eb164_intr_enable(ih);
239 1.1 cgd return (cookie);
240 1.1 cgd }
241 1.1 cgd
242 1.3 cgd void
243 1.1 cgd dec_eb164_intr_disestablish(ccv, cookie)
244 1.1 cgd void *ccv, *cookie;
245 1.1 cgd {
246 1.3 cgd #if 0
247 1.3 cgd struct cia_config *ccp = ccv;
248 1.3 cgd #endif
249 1.1 cgd
250 1.1 cgd panic("dec_eb164_intr_disestablish not implemented"); /* XXX */
251 1.1 cgd }
252 1.1 cgd
253 1.1 cgd void
254 1.1 cgd eb164_iointr(framep, vec)
255 1.1 cgd void *framep;
256 1.1 cgd unsigned long vec;
257 1.1 cgd {
258 1.3 cgd int irq;
259 1.3 cgd
260 1.3 cgd if (vec >= 0x900) {
261 1.3 cgd if (vec >= 0x900 + (EB164_MAX_IRQ << 4))
262 1.3 cgd panic("eb164_iointr: vec 0x%x out of range\n", vec);
263 1.3 cgd irq = (vec - 0x900) >> 4;
264 1.3 cgd
265 1.3 cgd #ifdef EVCNT_COUNTERS
266 1.3 cgd eb164_intr_evcnt.ev_count++;
267 1.3 cgd #else
268 1.3 cgd if (EB164_MAX_IRQ != INTRCNT_EB164_IRQ_LEN)
269 1.3 cgd panic("eb164 interrupt counter sizes inconsistent");
270 1.3 cgd intrcnt[INTRCNT_EB164_IRQ + irq]++;
271 1.3 cgd #endif
272 1.1 cgd
273 1.3 cgd if (!alpha_shared_intr_dispatch(eb164_pci_intr, irq)) {
274 1.3 cgd alpha_shared_intr_stray(eb164_pci_intr, irq,
275 1.3 cgd "eb164 irq");
276 1.3 cgd if (eb164_pci_intr[irq].intr_nstrays ==
277 1.3 cgd eb164_pci_intr[irq].intr_maxstrays)
278 1.4 cgd eb164_intr_disable(irq);
279 1.3 cgd }
280 1.3 cgd return;
281 1.3 cgd }
282 1.3 cgd #if NSIO
283 1.3 cgd if (vec >= 0x800) {
284 1.3 cgd sio_iointr(framep, vec);
285 1.3 cgd return;
286 1.3 cgd }
287 1.3 cgd #endif
288 1.1 cgd panic("eb164_iointr: weird vec 0x%x\n", vec);
289 1.3 cgd }
290 1.3 cgd
291 1.4 cgd #if 0 /* THIS DOES NOT WORK! see pci_eb164_intr.S. */
292 1.3 cgd u_int8_t eb164_intr_mask[3] = { 0xff, 0xff, 0xff };
293 1.3 cgd
294 1.3 cgd void
295 1.4 cgd eb164_intr_enable(irq)
296 1.3 cgd int irq;
297 1.3 cgd {
298 1.3 cgd int byte = (irq / 8), bit = (irq % 8);
299 1.3 cgd
300 1.3 cgd #if 1
301 1.4 cgd printf("eb164_intr_enable: enabling %d (%d:%d)\n", irq, byte, bit);
302 1.3 cgd #endif
303 1.3 cgd eb164_intr_mask[byte] &= ~(1 << bit);
304 1.3 cgd
305 1.3 cgd bus_space_write_1(eb164_intrgate_iot, eb164_intrgate_ioh, byte,
306 1.3 cgd eb164_intr_mask[byte]);
307 1.3 cgd }
308 1.3 cgd
309 1.3 cgd void
310 1.4 cgd eb164_intr_disable(irq)
311 1.3 cgd int irq;
312 1.3 cgd {
313 1.3 cgd int byte = (irq / 8), bit = (irq % 8);
314 1.3 cgd
315 1.3 cgd #if 1
316 1.4 cgd printf("eb164_intr_disable: disabling %d (%d:%d)\n", irq, byte, bit);
317 1.3 cgd #endif
318 1.3 cgd eb164_intr_mask[byte] |= (1 << bit);
319 1.3 cgd
320 1.3 cgd bus_space_write_1(eb164_intrgate_iot, eb164_intrgate_ioh, byte,
321 1.3 cgd eb164_intr_mask[byte]);
322 1.1 cgd }
323 1.4 cgd #endif
324