Home | History | Annotate | Line # | Download | only in pci
pci_eb164.c revision 1.48
      1 /* $NetBSD: pci_eb164.c,v 1.48 2021/06/25 18:08:34 thorpej Exp $ */
      2 
      3 /*-
      4  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  * NASA Ames Research Center.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  *
     20  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30  * POSSIBILITY OF SUCH DAMAGE.
     31  */
     32 
     33 /*
     34  * Copyright (c) 1995, 1996 Carnegie-Mellon University.
     35  * All rights reserved.
     36  *
     37  * Author: Chris G. Demetriou
     38  *
     39  * Permission to use, copy, modify and distribute this software and
     40  * its documentation is hereby granted, provided that both the copyright
     41  * notice and this permission notice appear in all copies of the
     42  * software, derivative works or modified versions, and any portions
     43  * thereof, and that both notices appear in supporting documentation.
     44  *
     45  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     46  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     47  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     48  *
     49  * Carnegie Mellon requests users of this software to return to
     50  *
     51  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     52  *  School of Computer Science
     53  *  Carnegie Mellon University
     54  *  Pittsburgh PA 15213-3890
     55  *
     56  * any improvements or extensions that they make and grant Carnegie the
     57  * rights to redistribute these changes.
     58  */
     59 
     60 #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     61 
     62 __KERNEL_RCSID(0, "$NetBSD: pci_eb164.c,v 1.48 2021/06/25 18:08:34 thorpej Exp $");
     63 
     64 #include <sys/types.h>
     65 #include <sys/param.h>
     66 #include <sys/time.h>
     67 #include <sys/systm.h>
     68 #include <sys/errno.h>
     69 #include <sys/malloc.h>
     70 #include <sys/device.h>
     71 #include <sys/syslog.h>
     72 
     73 #include <machine/autoconf.h>
     74 #include <machine/rpb.h>
     75 
     76 #include <dev/pci/pcireg.h>
     77 #include <dev/pci/pcivar.h>
     78 #include <dev/pci/pciidereg.h>
     79 #include <dev/pci/pciidevar.h>
     80 
     81 #include <alpha/pci/ciareg.h>
     82 #include <alpha/pci/ciavar.h>
     83 
     84 #include "sio.h"
     85 #if NSIO
     86 #include <alpha/pci/siovar.h>
     87 #endif
     88 
     89 static int	dec_eb164_intr_map(const struct pci_attach_args *,
     90 		    pci_intr_handle_t *);
     91 
     92 #define	EB164_SIO_IRQ	4
     93 #define	EB164_MAX_IRQ	24
     94 #define	PCI_STRAY_MAX	5
     95 
     96 static bus_space_tag_t eb164_intrgate_iot;
     97 static bus_space_handle_t eb164_intrgate_ioh;
     98 
     99 /* See pci_eb164_intr.s */
    100 extern void	eb164_intr_enable(pci_chipset_tag_t, int irq);
    101 extern void	eb164_intr_disable(pci_chipset_tag_t, int irq);
    102 
    103 static void
    104 pci_eb164_pickintr(void *core, bus_space_tag_t iot, bus_space_tag_t memt,
    105     pci_chipset_tag_t pc)
    106 {
    107 	struct cia_config *ccp = core;
    108 	char *cp;
    109 	int i;
    110 
    111 	pc->pc_intr_v = core;
    112 	pc->pc_intr_map = dec_eb164_intr_map;
    113 	pc->pc_intr_string = alpha_pci_generic_intr_string;
    114 	pc->pc_intr_evcnt = alpha_pci_generic_intr_evcnt;
    115 	pc->pc_intr_establish = alpha_pci_generic_intr_establish;
    116 	pc->pc_intr_disestablish = alpha_pci_generic_intr_disestablish;
    117 
    118 	pc->pc_pciide_compat_intr_establish =
    119 	    sio_pciide_compat_intr_establish;
    120 
    121 	eb164_intrgate_iot = iot;
    122 	if (bus_space_map(eb164_intrgate_iot, 0x804, 3, 0,
    123 	    &eb164_intrgate_ioh) != 0)
    124 		panic("pci_eb164_pickintr: couldn't map interrupt PLD");
    125 	for (i = 0; i < EB164_MAX_IRQ; i++)
    126 		eb164_intr_disable(pc, i);
    127 
    128 #define PCI_EB164_IRQ_STR	8
    129 	pc->pc_shared_intrs = alpha_shared_intr_alloc(EB164_MAX_IRQ,
    130 	    PCI_EB164_IRQ_STR);
    131 	pc->pc_intr_desc = "eb164";
    132 	pc->pc_vecbase = 0x900;
    133 	pc->pc_nirq = EB164_MAX_IRQ;
    134 
    135 	pc->pc_intr_enable = eb164_intr_enable;
    136 	pc->pc_intr_disable = eb164_intr_disable;
    137 
    138 	for (i = 0; i < EB164_MAX_IRQ; i++) {
    139 		/*
    140 		 * Systems with a Pyxis seem to have problems with
    141 		 * stray interrupts, so just ignore them.  Sigh,
    142 		 * I hate buggy hardware.
    143 		 */
    144 		alpha_shared_intr_set_maxstrays(pc->pc_shared_intrs, i,
    145 			(ccp->cc_flags & CCF_ISPYXIS) ? 0 : PCI_STRAY_MAX);
    146 
    147 		cp = alpha_shared_intr_string(pc->pc_shared_intrs, i);
    148 		snprintf(cp, PCI_EB164_IRQ_STR, "irq %d", i);
    149 		evcnt_attach_dynamic(alpha_shared_intr_evcnt(
    150 		    pc->pc_shared_intrs, i), EVCNT_TYPE_INTR, NULL,
    151 		    pc->pc_intr_desc, cp);
    152 	}
    153 
    154 #if NSIO
    155 	sio_intr_setup(pc, iot);
    156 	eb164_intr_enable(pc, EB164_SIO_IRQ);
    157 #endif
    158 }
    159 ALPHA_PCI_INTR_INIT(ST_EB164, pci_eb164_pickintr)
    160 
    161 static int
    162 dec_eb164_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    163 {
    164 	pcitag_t bustag = pa->pa_intrtag;
    165 	int buspin = pa->pa_intrpin;
    166 	pci_chipset_tag_t pc = pa->pa_pc;
    167 	int bus, device, function;
    168 	uint64_t variation;
    169 
    170 	if (buspin == 0) {
    171 		/* No IRQ used. */
    172 		return 1;
    173 	}
    174 	if (buspin < 0 || buspin > 4) {
    175 		printf("dec_eb164_intr_map: bad interrupt pin %d\n", buspin);
    176 		return 1;
    177 	}
    178 
    179 	pci_decompose_tag(pc, bustag, &bus, &device, &function);
    180 
    181 	variation = hwrpb->rpb_variation & SV_ST_MASK;
    182 
    183 	/*
    184 	 *
    185 	 * The AlphaPC 164 and AlphaPC 164LX have a CMD PCI IDE controller
    186 	 * at bus 0 device 11.  These are wired to compatibility mode,
    187 	 * so do not map their interrupts.
    188 	 *
    189 	 * The AlphaPC 164SX has PCI IDE on functions 1 and 2 of the
    190 	 * Cypress PCI-ISA bridge at bus 0 device 8.  These, too, are
    191 	 * wired to compatibility mode.
    192 	 *
    193 	 * Real EB164s have ISA IDE on the Super I/O chip.
    194 	 */
    195 	if (bus == 0) {
    196 		if (variation >= SV_ST_ALPHAPC164_366 &&
    197 		    variation <= SV_ST_ALPHAPC164LX_600) {
    198 			if (device == 8)
    199 				panic("dec_eb164_intr_map: SIO device");
    200 			if (device == 11)
    201 				return (1);
    202 		} else if (variation >= SV_ST_ALPHAPC164SX_400 &&
    203 			   variation <= SV_ST_ALPHAPC164SX_600) {
    204 			if (device == 8) {
    205 				if (function == 0)
    206 					panic("dec_eb164_intr_map: SIO device");
    207 				return (1);
    208 			}
    209 		} else {
    210 			if (device == 8)
    211 				panic("dec_eb164_intr_map: SIO device");
    212 		}
    213 	}
    214 
    215 	return alpha_pci_generic_intr_map(pa, ihp);
    216 }
    217 
    218 #if 0		/* THIS DOES NOT WORK!  see pci_eb164_intr.S. */
    219 uint8_t eb164_intr_mask[3] = { 0xff, 0xff, 0xff };
    220 
    221 void
    222 eb164_intr_enable(pci_chipset_tag_t pc __unused, int irq)
    223 {
    224 	int byte = (irq / 8), bit = (irq % 8);
    225 
    226 #if 1
    227 	printf("eb164_intr_enable: enabling %d (%d:%d)\n", irq, byte, bit);
    228 #endif
    229 	eb164_intr_mask[byte] &= ~(1 << bit);
    230 
    231 	bus_space_write_1(eb164_intrgate_iot, eb164_intrgate_ioh, byte,
    232 	    eb164_intr_mask[byte]);
    233 }
    234 
    235 void
    236 eb164_intr_disable(pci_chipset_tag_t pc __unused, int irq)
    237 {
    238 	int byte = (irq / 8), bit = (irq % 8);
    239 
    240 #if 1
    241 	printf("eb164_intr_disable: disabling %d (%d:%d)\n", irq, byte, bit);
    242 #endif
    243 	eb164_intr_mask[byte] |= (1 << bit);
    244 
    245 	bus_space_write_1(eb164_intrgate_iot, eb164_intrgate_ioh, byte,
    246 	    eb164_intr_mask[byte]);
    247 }
    248 #endif
    249