Home | History | Annotate | Line # | Download | only in dev
wstsc.c revision 1.11
      1  1.11    veego /*	$NetBSD: wstsc.c,v 1.11 1996/04/21 21:12:43 veego Exp $	*/
      2   1.4      cgd 
      3   1.1   chopps /*
      4   1.2   chopps  * Copyright (c) 1994 Michael L. Hitch
      5   1.1   chopps  * Copyright (c) 1982, 1990 The Regents of the University of California.
      6   1.1   chopps  * All rights reserved.
      7   1.1   chopps  *
      8   1.1   chopps  * Redistribution and use in source and binary forms, with or without
      9   1.1   chopps  * modification, are permitted provided that the following conditions
     10   1.1   chopps  * are met:
     11   1.1   chopps  * 1. Redistributions of source code must retain the above copyright
     12   1.1   chopps  *    notice, this list of conditions and the following disclaimer.
     13   1.1   chopps  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1   chopps  *    notice, this list of conditions and the following disclaimer in the
     15   1.1   chopps  *    documentation and/or other materials provided with the distribution.
     16   1.1   chopps  * 3. All advertising materials mentioning features or use of this software
     17   1.1   chopps  *    must display the following acknowledgement:
     18   1.1   chopps  *	This product includes software developed by the University of
     19   1.1   chopps  *	California, Berkeley and its contributors.
     20   1.1   chopps  * 4. Neither the name of the University nor the names of its contributors
     21   1.1   chopps  *    may be used to endorse or promote products derived from this software
     22   1.1   chopps  *    without specific prior written permission.
     23   1.1   chopps  *
     24   1.1   chopps  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25   1.1   chopps  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26   1.1   chopps  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27   1.1   chopps  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28   1.1   chopps  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29   1.1   chopps  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30   1.1   chopps  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31   1.1   chopps  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32   1.1   chopps  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33   1.1   chopps  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34   1.1   chopps  * SUCH DAMAGE.
     35   1.1   chopps  *
     36   1.1   chopps  *	@(#)supradma.c
     37   1.1   chopps  */
     38   1.2   chopps #include <sys/param.h>
     39   1.2   chopps #include <sys/systm.h>
     40   1.2   chopps #include <sys/kernel.h>
     41   1.2   chopps #include <sys/device.h>
     42   1.2   chopps #include <scsi/scsi_all.h>
     43   1.2   chopps #include <scsi/scsiconf.h>
     44   1.2   chopps #include <amiga/amiga/device.h>
     45   1.8   chopps #include <amiga/amiga/isr.h>
     46   1.2   chopps #include <amiga/dev/scireg.h>
     47   1.2   chopps #include <amiga/dev/scivar.h>
     48   1.6   chopps #include <amiga/dev/zbusvar.h>
     49   1.2   chopps 
     50   1.2   chopps int wstscprint __P((void *auxp, char *));
     51   1.2   chopps void wstscattach __P((struct device *, struct device *, void *));
     52  1.10  thorpej int wstscmatch __P((struct device *, void *, void *));
     53   1.1   chopps 
     54   1.2   chopps int wstsc_dma_xfer_in __P((struct sci_softc *dev, int len,
     55   1.2   chopps     register u_char *buf, int phase));
     56   1.2   chopps int wstsc_dma_xfer_out __P((struct sci_softc *dev, int len,
     57   1.2   chopps     register u_char *buf, int phase));
     58   1.2   chopps int wstsc_dma_xfer_in2 __P((struct sci_softc *dev, int len,
     59   1.2   chopps     register u_short *buf, int phase));
     60   1.2   chopps int wstsc_dma_xfer_out2 __P((struct sci_softc *dev, int len,
     61   1.2   chopps     register u_short *buf, int phase));
     62  1.11    veego int wstsc_intr __P((void *));
     63   1.1   chopps 
     64   1.2   chopps struct scsi_adapter wstsc_scsiswitch = {
     65   1.2   chopps 	sci_scsicmd,
     66   1.2   chopps 	sci_minphys,
     67   1.2   chopps 	0,			/* no lun support */
     68   1.2   chopps 	0,			/* no lun support */
     69   1.2   chopps };
     70   1.2   chopps 
     71   1.2   chopps struct scsi_device wstsc_scsidev = {
     72   1.2   chopps 	NULL,		/* use default error handler */
     73   1.2   chopps 	NULL,		/* do not have a start functio */
     74   1.2   chopps 	NULL,		/* have no async handler */
     75   1.2   chopps 	NULL,		/* Use default done routine */
     76   1.2   chopps };
     77   1.1   chopps 
     78   1.2   chopps #ifdef DEBUG
     79   1.2   chopps extern int sci_debug;
     80  1.11    veego #define QPRINTF(a) if (sci_debug > 1) printf a
     81  1.11    veego #else
     82  1.11    veego #define QPRINTF(a)
     83   1.2   chopps #endif
     84   1.1   chopps 
     85   1.2   chopps extern int sci_data_wait;
     86   1.1   chopps 
     87   1.1   chopps int supradma_pseudo = 0;	/* 0=none, 1=byte, 2=word */
     88   1.1   chopps 
     89  1.10  thorpej struct cfattach wstsc_ca = {
     90  1.10  thorpej 	sizeof(struct sci_softc), wstscmatch, wstscattach
     91  1.10  thorpej };
     92  1.10  thorpej 
     93  1.10  thorpej struct cfdriver wstsc_cd = {
     94  1.10  thorpej 	NULL, "wstsc", DV_DULL, NULL, 0
     95  1.10  thorpej };
     96   1.1   chopps 
     97   1.2   chopps /*
     98   1.2   chopps  * if this a Supra WordSync board
     99   1.2   chopps  */
    100   1.2   chopps int
    101  1.10  thorpej wstscmatch(pdp, match, auxp)
    102   1.2   chopps 	struct device *pdp;
    103  1.10  thorpej 	void *match, *auxp;
    104   1.2   chopps {
    105   1.6   chopps 	struct zbus_args *zap;
    106   1.1   chopps 
    107   1.2   chopps 	zap = auxp;
    108   1.1   chopps 
    109   1.2   chopps 	/*
    110   1.2   chopps 	 * Check manufacturer and product id.
    111   1.2   chopps 	 */
    112   1.9   chopps 	if (zap->manid == 1056 && (
    113   1.9   chopps 	    zap->prodid == 12 ||	/* WordSync */
    114   1.9   chopps 	    zap->prodid == 13))		/* ByteSync */
    115   1.2   chopps 		return(1);
    116   1.2   chopps 	else
    117   1.2   chopps 		return(0);
    118   1.2   chopps }
    119   1.1   chopps 
    120   1.1   chopps void
    121   1.2   chopps wstscattach(pdp, dp, auxp)
    122   1.2   chopps 	struct device *pdp, *dp;
    123   1.2   chopps 	void *auxp;
    124   1.1   chopps {
    125   1.2   chopps 	volatile u_char *rp;
    126   1.2   chopps 	struct sci_softc *sc;
    127   1.6   chopps 	struct zbus_args *zap;
    128   1.2   chopps 
    129   1.3   chopps 	printf("\n");
    130   1.3   chopps 
    131   1.2   chopps 	zap = auxp;
    132   1.2   chopps 
    133   1.2   chopps 	sc = (struct sci_softc *)dp;
    134   1.2   chopps 	rp = zap->va;
    135   1.2   chopps 	/*
    136   1.2   chopps 	 * set up 5380 register pointers
    137   1.2   chopps 	 * (Needs check on which Supra board this is - for now,
    138   1.2   chopps 	 *  just do the WordSync)
    139   1.2   chopps 	 */
    140   1.2   chopps 	sc->sci_data = rp + 0;
    141   1.2   chopps 	sc->sci_odata = rp + 0;
    142   1.2   chopps 	sc->sci_icmd = rp + 2;
    143   1.2   chopps 	sc->sci_mode = rp + 4;
    144   1.2   chopps 	sc->sci_tcmd = rp + 6;
    145   1.2   chopps 	sc->sci_bus_csr = rp + 8;
    146   1.2   chopps 	sc->sci_sel_enb = rp + 8;
    147   1.2   chopps 	sc->sci_csr = rp + 10;
    148   1.2   chopps 	sc->sci_dma_send = rp + 10;
    149   1.2   chopps 	sc->sci_idata = rp + 12;
    150   1.2   chopps 	sc->sci_trecv = rp + 12;
    151   1.2   chopps 	sc->sci_iack = rp + 14;
    152   1.2   chopps 	sc->sci_irecv = rp + 14;
    153   1.2   chopps 
    154   1.1   chopps 	if (supradma_pseudo == 2) {
    155   1.2   chopps 		sc->dma_xfer_in = wstsc_dma_xfer_in2;
    156   1.2   chopps 		sc->dma_xfer_out = wstsc_dma_xfer_out2;
    157   1.2   chopps 	}
    158   1.2   chopps 	else if (supradma_pseudo == 1) {
    159   1.2   chopps 		sc->dma_xfer_in = wstsc_dma_xfer_in;
    160   1.2   chopps 		sc->dma_xfer_out = wstsc_dma_xfer_out;
    161   1.1   chopps 	}
    162   1.2   chopps 
    163   1.8   chopps 	sc->sc_isr.isr_intr = wstsc_intr;
    164   1.8   chopps 	sc->sc_isr.isr_arg = sc;
    165   1.8   chopps 	sc->sc_isr.isr_ipl = 2;
    166   1.8   chopps 	add_isr(&sc->sc_isr);
    167   1.8   chopps 
    168   1.2   chopps 	scireset(sc);
    169   1.2   chopps 
    170   1.2   chopps 	sc->sc_link.adapter_softc = sc;
    171   1.7   chopps 	sc->sc_link.adapter_target = 7;
    172   1.2   chopps 	sc->sc_link.adapter = &wstsc_scsiswitch;
    173   1.2   chopps 	sc->sc_link.device = &wstsc_scsidev;
    174   1.7   chopps 	sc->sc_link.openings = 1;
    175   1.2   chopps 	TAILQ_INIT(&sc->sc_xslist);
    176   1.2   chopps 
    177   1.2   chopps 	/*
    178   1.2   chopps 	 * attach all scsi units on us
    179   1.2   chopps 	 */
    180   1.2   chopps 	config_found(dp, &sc->sc_link, wstscprint);
    181   1.2   chopps }
    182   1.2   chopps 
    183   1.2   chopps /*
    184   1.2   chopps  * print diag if pnp is NULL else just extra
    185   1.2   chopps  */
    186   1.2   chopps int
    187   1.2   chopps wstscprint(auxp, pnp)
    188   1.2   chopps 	void *auxp;
    189   1.2   chopps 	char *pnp;
    190   1.2   chopps {
    191   1.2   chopps 	if (pnp == NULL)
    192   1.2   chopps 		return(UNCONF);
    193   1.2   chopps 	return(QUIET);
    194   1.1   chopps }
    195   1.1   chopps 
    196   1.2   chopps int
    197   1.2   chopps wstsc_dma_xfer_in (dev, len, buf, phase)
    198   1.1   chopps 	struct sci_softc *dev;
    199   1.1   chopps 	int len;
    200   1.1   chopps 	register u_char *buf;
    201   1.1   chopps 	int phase;
    202   1.1   chopps {
    203   1.1   chopps 	int wait = sci_data_wait;
    204   1.1   chopps 	volatile register u_char *sci_dma = dev->sci_idata;
    205   1.1   chopps 	volatile register u_char *sci_csr = dev->sci_csr;
    206  1.11    veego #ifdef DEBUG
    207  1.11    veego 	u_char *obp = (u_char *) buf;
    208  1.11    veego #endif
    209   1.1   chopps 
    210   1.1   chopps 	QPRINTF(("supradma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
    211   1.1   chopps 
    212   1.1   chopps 	*dev->sci_tcmd = phase;
    213   1.1   chopps 	*dev->sci_icmd = 0;
    214   1.1   chopps 	*dev->sci_mode = SCI_MODE_DMA;
    215   1.1   chopps 	*dev->sci_irecv = 0;
    216   1.1   chopps 
    217   1.1   chopps 	while (len >= 128) {
    218   1.1   chopps 		wait = sci_data_wait;
    219   1.1   chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    220   1.1   chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    221   1.1   chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    222   1.1   chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    223   1.1   chopps 			  || --wait < 0) {
    224   1.1   chopps #ifdef DEBUG
    225   1.1   chopps 				if (sci_debug | 1)
    226   1.1   chopps 					printf("supradma2_in fail: l%d i%x w%d\n",
    227   1.1   chopps 					len, *dev->sci_bus_csr, wait);
    228   1.1   chopps #endif
    229   1.1   chopps 				*dev->sci_mode = 0;
    230   1.1   chopps 				return 0;
    231   1.1   chopps 			}
    232   1.1   chopps 		}
    233   1.1   chopps 
    234   1.3   chopps #define R1	(*buf++ = *sci_dma)
    235   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    236   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    237   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    238   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    239   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    240   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    241   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    242   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    243   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    244   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    245   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    246   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    247   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    248   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    249   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    250   1.3   chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    251   1.1   chopps 		len -= 128;
    252   1.1   chopps 	}
    253   1.1   chopps 
    254   1.1   chopps 	while (len > 0) {
    255   1.1   chopps 		wait = sci_data_wait;
    256   1.1   chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    257   1.1   chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    258   1.1   chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    259   1.1   chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    260   1.1   chopps 			  || --wait < 0) {
    261   1.1   chopps #ifdef DEBUG
    262   1.1   chopps 				if (sci_debug | 1)
    263   1.1   chopps 					printf("supradma1_in fail: l%d i%x w%d\n",
    264   1.1   chopps 					len, *dev->sci_bus_csr, wait);
    265   1.1   chopps #endif
    266   1.1   chopps 				*dev->sci_mode = 0;
    267   1.1   chopps 				return 0;
    268   1.1   chopps 			}
    269   1.1   chopps 		}
    270   1.1   chopps 
    271   1.1   chopps 		*buf++ = *sci_dma;
    272   1.1   chopps 		len--;
    273   1.1   chopps 	}
    274   1.1   chopps 
    275   1.1   chopps 	QPRINTF(("supradma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    276   1.1   chopps 	  len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
    277   1.1   chopps 	  obp[6], obp[7], obp[8], obp[9]));
    278   1.1   chopps 
    279   1.1   chopps 	*dev->sci_mode = 0;
    280   1.1   chopps 	return 0;
    281   1.1   chopps }
    282   1.1   chopps 
    283   1.2   chopps int
    284   1.2   chopps wstsc_dma_xfer_out (dev, len, buf, phase)
    285   1.1   chopps 	struct sci_softc *dev;
    286   1.1   chopps 	int len;
    287   1.1   chopps 	register u_char *buf;
    288   1.1   chopps 	int phase;
    289   1.1   chopps {
    290   1.1   chopps 	int wait = sci_data_wait;
    291   1.1   chopps 	volatile register u_char *sci_dma = dev->sci_data;
    292   1.1   chopps 	volatile register u_char *sci_csr = dev->sci_csr;
    293   1.1   chopps 
    294   1.1   chopps 	QPRINTF(("supradma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
    295   1.1   chopps 
    296   1.1   chopps 	QPRINTF(("supradma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    297   1.1   chopps   	 len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
    298   1.1   chopps 	 buf[6], buf[7], buf[8], buf[9]));
    299   1.1   chopps 
    300   1.1   chopps 	*dev->sci_tcmd = phase;
    301   1.1   chopps 	*dev->sci_mode = SCI_MODE_DMA;
    302   1.1   chopps 	*dev->sci_icmd = SCI_ICMD_DATA;
    303   1.1   chopps 	*dev->sci_dma_send = 0;
    304   1.1   chopps 	while (len > 0) {
    305   1.1   chopps 		wait = sci_data_wait;
    306   1.1   chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    307   1.1   chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    308   1.1   chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    309   1.1   chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    310   1.1   chopps 			  || --wait < 0) {
    311   1.1   chopps #ifdef DEBUG
    312   1.1   chopps 				if (sci_debug)
    313   1.1   chopps 					printf("supradma_out fail: l%d i%x w%d\n",
    314  1.11    veego 					len, *dev->sci_bus_csr, wait);
    315   1.1   chopps #endif
    316   1.1   chopps 				*dev->sci_mode = 0;
    317   1.1   chopps 				return 0;
    318   1.1   chopps 			}
    319   1.1   chopps 		}
    320   1.1   chopps 
    321   1.1   chopps 		*sci_dma = *buf++;
    322   1.1   chopps 		len--;
    323   1.1   chopps 	}
    324   1.1   chopps 
    325   1.1   chopps 	wait = sci_data_wait;
    326   1.1   chopps 	while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
    327   1.1   chopps 	  SCI_CSR_PHASE_MATCH && --wait);
    328   1.1   chopps 
    329   1.1   chopps 
    330   1.1   chopps 	*dev->sci_mode = 0;
    331   1.1   chopps 	*dev->sci_icmd = 0;
    332   1.1   chopps 	return 0;
    333   1.1   chopps }
    334   1.1   chopps 
    335   1.1   chopps 
    336   1.2   chopps int
    337   1.2   chopps wstsc_dma_xfer_in2 (dev, len, buf, phase)
    338   1.1   chopps 	struct sci_softc *dev;
    339   1.1   chopps 	int len;
    340   1.1   chopps 	register u_short *buf;
    341   1.1   chopps 	int phase;
    342   1.1   chopps {
    343   1.1   chopps 	volatile register u_short *sci_dma = (u_short *)(dev->sci_idata + 0x10);
    344   1.1   chopps 	volatile register u_char *sci_csr = dev->sci_csr + 0x10;
    345  1.11    veego #ifdef DEBUG
    346  1.11    veego 	u_char *obp = (u_char *) buf;
    347  1.11    veego #endif
    348  1.11    veego #if 0
    349  1.11    veego 	int wait = sci_data_wait;
    350  1.11    veego #endif
    351   1.1   chopps 
    352   1.1   chopps 	QPRINTF(("supradma_in2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
    353   1.1   chopps 
    354   1.1   chopps 	*dev->sci_tcmd = phase;
    355   1.1   chopps 	*dev->sci_mode = SCI_MODE_DMA;
    356   1.1   chopps 	*dev->sci_icmd = 0;
    357   1.1   chopps 	*(dev->sci_irecv + 16) = 0;
    358   1.1   chopps 	while (len >= 128) {
    359   1.1   chopps #if 0
    360   1.1   chopps 		wait = sci_data_wait;
    361   1.1   chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    362   1.1   chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    363   1.1   chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    364   1.1   chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    365   1.1   chopps 			  || --wait < 0) {
    366   1.1   chopps #ifdef DEBUG
    367   1.1   chopps 				if (sci_debug | 1)
    368   1.1   chopps 					printf("supradma2_in2 fail: l%d i%x w%d\n",
    369   1.1   chopps 					len, *dev->sci_bus_csr, wait);
    370   1.1   chopps #endif
    371   1.1   chopps 				*dev->sci_mode &= ~SCI_MODE_DMA;
    372   1.1   chopps 				return 0;
    373   1.1   chopps 			}
    374   1.1   chopps 		}
    375   1.1   chopps #else
    376   1.1   chopps 		while (!(*sci_csr & SCI_CSR_DREQ))
    377   1.1   chopps 			;
    378   1.1   chopps #endif
    379   1.1   chopps 
    380   1.3   chopps #define R2	(*buf++ = *sci_dma)
    381   1.3   chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    382   1.3   chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    383   1.3   chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    384   1.3   chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    385   1.3   chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    386   1.3   chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    387   1.3   chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    388   1.3   chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    389   1.1   chopps 		len -= 128;
    390   1.1   chopps 	}
    391   1.1   chopps 	while (len > 0) {
    392   1.1   chopps #if 0
    393   1.1   chopps 		wait = sci_data_wait;
    394   1.1   chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    395   1.1   chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    396   1.1   chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    397   1.1   chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    398   1.1   chopps 			  || --wait < 0) {
    399   1.1   chopps #ifdef DEBUG
    400   1.1   chopps 				if (sci_debug | 1)
    401   1.1   chopps 					printf("supradma1_in2 fail: l%d i%x w%d\n",
    402   1.1   chopps 					len, *dev->sci_bus_csr, wait);
    403   1.1   chopps #endif
    404   1.1   chopps 				*dev->sci_mode &= ~SCI_MODE_DMA;
    405   1.1   chopps 				return 0;
    406   1.1   chopps 			}
    407   1.1   chopps 		}
    408   1.1   chopps #else
    409   1.1   chopps 		while (!(*sci_csr * SCI_CSR_DREQ))
    410   1.1   chopps 			;
    411   1.1   chopps #endif
    412   1.1   chopps 
    413   1.1   chopps 		*buf++ = *sci_dma;
    414   1.1   chopps 		len -= 2;
    415   1.1   chopps 	}
    416   1.1   chopps 
    417   1.1   chopps 	QPRINTF(("supradma_in2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    418   1.1   chopps 	  len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
    419   1.1   chopps 	  obp[6], obp[7], obp[8], obp[9]));
    420   1.1   chopps 
    421   1.1   chopps 	*dev->sci_irecv = 0;
    422   1.1   chopps 	*dev->sci_mode = 0;
    423   1.1   chopps 	return 0;
    424   1.1   chopps }
    425   1.1   chopps 
    426   1.2   chopps int
    427   1.2   chopps wstsc_dma_xfer_out2 (dev, len, buf, phase)
    428   1.1   chopps 	struct sci_softc *dev;
    429   1.1   chopps 	int len;
    430   1.1   chopps 	register u_short *buf;
    431   1.1   chopps 	int phase;
    432   1.1   chopps {
    433   1.1   chopps 	volatile register u_short *sci_dma = (ushort *)(dev->sci_data + 0x10);
    434   1.1   chopps 	volatile register u_char *sci_bus_csr = dev->sci_bus_csr;
    435  1.11    veego #ifdef DEBUG
    436  1.11    veego 	u_char *obp = (u_char *) buf;
    437  1.11    veego #endif
    438  1.11    veego #if 0
    439  1.11    veego 	int wait = sci_data_wait;
    440  1.11    veego #endif
    441   1.1   chopps 
    442   1.1   chopps 	QPRINTF(("supradma_out2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
    443   1.1   chopps 
    444   1.1   chopps 	QPRINTF(("supradma_out2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    445   1.1   chopps   	 len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
    446   1.1   chopps 	 obp[6], obp[7], obp[8], obp[9]));
    447   1.1   chopps 
    448   1.1   chopps 	*dev->sci_tcmd = phase;
    449   1.1   chopps 	*dev->sci_mode = SCI_MODE_DMA;
    450   1.1   chopps 	*dev->sci_icmd = SCI_ICMD_DATA;
    451   1.1   chopps 	*dev->sci_dma_send = 0;
    452   1.3   chopps 	while (len > 64) {
    453   1.3   chopps #if 0
    454   1.3   chopps 		wait = sci_data_wait;
    455   1.3   chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    456   1.3   chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    457   1.3   chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    458   1.3   chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    459   1.3   chopps 			  || --wait < 0) {
    460   1.3   chopps #ifdef DEBUG
    461   1.3   chopps 				if (sci_debug)
    462   1.3   chopps 					printf("supradma_out2 fail: l%d i%x w%d\n",
    463   1.3   chopps 					len, csr, wait);
    464   1.3   chopps #endif
    465   1.3   chopps 				*dev->sci_mode = 0;
    466   1.3   chopps 				return 0;
    467   1.3   chopps 			}
    468   1.3   chopps 		}
    469   1.3   chopps #else
    470   1.3   chopps 		*dev->sci_mode = 0;
    471   1.3   chopps 		*dev->sci_icmd &= ~SCI_ICMD_ACK;
    472   1.3   chopps 		while (!(*sci_bus_csr & SCI_BUS_REQ))
    473   1.3   chopps 			;
    474   1.3   chopps 		*dev->sci_mode = SCI_MODE_DMA;
    475   1.3   chopps 		*dev->sci_dma_send = 0;
    476   1.3   chopps #endif
    477   1.3   chopps 
    478   1.3   chopps #define W2	(*sci_dma = *buf++)
    479   1.3   chopps 		W2; W2; W2; W2; W2; W2; W2; W2;
    480   1.3   chopps 		W2; W2; W2; W2; W2; W2; W2; W2;
    481   1.3   chopps 		if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
    482   1.3   chopps 			;
    483   1.3   chopps 		len -= 64;
    484   1.3   chopps 	}
    485   1.3   chopps 
    486   1.1   chopps 	while (len > 0) {
    487   1.1   chopps #if 0
    488   1.1   chopps 		wait = sci_data_wait;
    489   1.1   chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    490   1.1   chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    491   1.1   chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    492   1.1   chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    493   1.1   chopps 			  || --wait < 0) {
    494   1.1   chopps #ifdef DEBUG
    495   1.1   chopps 				if (sci_debug)
    496   1.1   chopps 					printf("supradma_out2 fail: l%d i%x w%d\n",
    497   1.1   chopps 					len, csr, wait);
    498   1.1   chopps #endif
    499   1.1   chopps 				*dev->sci_mode = 0;
    500   1.1   chopps 				return 0;
    501   1.1   chopps 			}
    502   1.1   chopps 		}
    503   1.1   chopps #else
    504   1.1   chopps 		*dev->sci_mode = 0;
    505   1.1   chopps 		*dev->sci_icmd &= ~SCI_ICMD_ACK;
    506   1.1   chopps 		while (!(*sci_bus_csr & SCI_BUS_REQ))
    507   1.1   chopps 			;
    508   1.1   chopps 		*dev->sci_mode = SCI_MODE_DMA;
    509   1.1   chopps 		*dev->sci_dma_send = 0;
    510   1.1   chopps #endif
    511   1.1   chopps 
    512   1.3   chopps 		*sci_dma = *buf++;
    513   1.1   chopps 		if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
    514   1.1   chopps 			;
    515   1.3   chopps 		len -= 2;
    516   1.1   chopps 	}
    517   1.1   chopps 
    518   1.1   chopps #if 0
    519   1.1   chopps 	wait = sci_data_wait;
    520   1.1   chopps 	while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
    521   1.1   chopps 	  SCI_CSR_PHASE_MATCH && --wait);
    522   1.1   chopps #endif
    523   1.1   chopps 
    524   1.1   chopps 
    525   1.1   chopps 	*dev->sci_irecv = 0;
    526   1.1   chopps 	*dev->sci_icmd &= ~SCI_ICMD_ACK;
    527   1.1   chopps 	*dev->sci_mode = 0;
    528   1.1   chopps 	*dev->sci_icmd = 0;
    529   1.1   chopps 	return 0;
    530   1.1   chopps }
    531   1.1   chopps 
    532   1.2   chopps int
    533  1.11    veego wstsc_intr(arg)
    534  1.11    veego 	void *arg;
    535   1.2   chopps {
    536  1.11    veego 	struct sci_softc *dev = arg;
    537   1.2   chopps 	u_char stat;
    538   1.2   chopps 
    539   1.8   chopps 	if ((*(dev->sci_csr + 0x10) & SCI_CSR_INT) == 0)
    540   1.8   chopps 		return (0);
    541   1.8   chopps 	stat = *(dev->sci_iack + 0x10);
    542   1.8   chopps 	return (1);
    543   1.1   chopps }
    544