wstsc.c revision 1.14 1 1.14 cgd /* $NetBSD: wstsc.c,v 1.14 1996/08/28 18:59:47 cgd Exp $ */
2 1.4 cgd
3 1.1 chopps /*
4 1.2 chopps * Copyright (c) 1994 Michael L. Hitch
5 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.1 chopps * All rights reserved.
7 1.1 chopps *
8 1.1 chopps * Redistribution and use in source and binary forms, with or without
9 1.1 chopps * modification, are permitted provided that the following conditions
10 1.1 chopps * are met:
11 1.1 chopps * 1. Redistributions of source code must retain the above copyright
12 1.1 chopps * notice, this list of conditions and the following disclaimer.
13 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 chopps * notice, this list of conditions and the following disclaimer in the
15 1.1 chopps * documentation and/or other materials provided with the distribution.
16 1.1 chopps * 3. All advertising materials mentioning features or use of this software
17 1.1 chopps * must display the following acknowledgement:
18 1.1 chopps * This product includes software developed by the University of
19 1.1 chopps * California, Berkeley and its contributors.
20 1.1 chopps * 4. Neither the name of the University nor the names of its contributors
21 1.1 chopps * may be used to endorse or promote products derived from this software
22 1.1 chopps * without specific prior written permission.
23 1.1 chopps *
24 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 chopps * SUCH DAMAGE.
35 1.1 chopps *
36 1.1 chopps * @(#)supradma.c
37 1.1 chopps */
38 1.2 chopps #include <sys/param.h>
39 1.2 chopps #include <sys/systm.h>
40 1.2 chopps #include <sys/kernel.h>
41 1.2 chopps #include <sys/device.h>
42 1.2 chopps #include <scsi/scsi_all.h>
43 1.2 chopps #include <scsi/scsiconf.h>
44 1.2 chopps #include <amiga/amiga/device.h>
45 1.8 chopps #include <amiga/amiga/isr.h>
46 1.2 chopps #include <amiga/dev/scireg.h>
47 1.2 chopps #include <amiga/dev/scivar.h>
48 1.6 chopps #include <amiga/dev/zbusvar.h>
49 1.2 chopps
50 1.2 chopps void wstscattach __P((struct device *, struct device *, void *));
51 1.10 thorpej int wstscmatch __P((struct device *, void *, void *));
52 1.1 chopps
53 1.2 chopps int wstsc_dma_xfer_in __P((struct sci_softc *dev, int len,
54 1.2 chopps register u_char *buf, int phase));
55 1.2 chopps int wstsc_dma_xfer_out __P((struct sci_softc *dev, int len,
56 1.2 chopps register u_char *buf, int phase));
57 1.2 chopps int wstsc_dma_xfer_in2 __P((struct sci_softc *dev, int len,
58 1.2 chopps register u_short *buf, int phase));
59 1.2 chopps int wstsc_dma_xfer_out2 __P((struct sci_softc *dev, int len,
60 1.2 chopps register u_short *buf, int phase));
61 1.11 veego int wstsc_intr __P((void *));
62 1.1 chopps
63 1.2 chopps struct scsi_adapter wstsc_scsiswitch = {
64 1.2 chopps sci_scsicmd,
65 1.2 chopps sci_minphys,
66 1.2 chopps 0, /* no lun support */
67 1.2 chopps 0, /* no lun support */
68 1.2 chopps };
69 1.2 chopps
70 1.2 chopps struct scsi_device wstsc_scsidev = {
71 1.2 chopps NULL, /* use default error handler */
72 1.2 chopps NULL, /* do not have a start functio */
73 1.2 chopps NULL, /* have no async handler */
74 1.2 chopps NULL, /* Use default done routine */
75 1.2 chopps };
76 1.1 chopps
77 1.2 chopps #ifdef DEBUG
78 1.2 chopps extern int sci_debug;
79 1.11 veego #define QPRINTF(a) if (sci_debug > 1) printf a
80 1.11 veego #else
81 1.11 veego #define QPRINTF(a)
82 1.2 chopps #endif
83 1.1 chopps
84 1.2 chopps extern int sci_data_wait;
85 1.1 chopps
86 1.1 chopps int supradma_pseudo = 0; /* 0=none, 1=byte, 2=word */
87 1.1 chopps
88 1.10 thorpej struct cfattach wstsc_ca = {
89 1.10 thorpej sizeof(struct sci_softc), wstscmatch, wstscattach
90 1.10 thorpej };
91 1.10 thorpej
92 1.10 thorpej struct cfdriver wstsc_cd = {
93 1.10 thorpej NULL, "wstsc", DV_DULL, NULL, 0
94 1.10 thorpej };
95 1.1 chopps
96 1.2 chopps /*
97 1.2 chopps * if this a Supra WordSync board
98 1.2 chopps */
99 1.2 chopps int
100 1.10 thorpej wstscmatch(pdp, match, auxp)
101 1.2 chopps struct device *pdp;
102 1.10 thorpej void *match, *auxp;
103 1.2 chopps {
104 1.6 chopps struct zbus_args *zap;
105 1.1 chopps
106 1.2 chopps zap = auxp;
107 1.1 chopps
108 1.2 chopps /*
109 1.2 chopps * Check manufacturer and product id.
110 1.2 chopps */
111 1.9 chopps if (zap->manid == 1056 && (
112 1.9 chopps zap->prodid == 12 || /* WordSync */
113 1.9 chopps zap->prodid == 13)) /* ByteSync */
114 1.2 chopps return(1);
115 1.2 chopps else
116 1.2 chopps return(0);
117 1.2 chopps }
118 1.1 chopps
119 1.1 chopps void
120 1.2 chopps wstscattach(pdp, dp, auxp)
121 1.2 chopps struct device *pdp, *dp;
122 1.2 chopps void *auxp;
123 1.1 chopps {
124 1.2 chopps volatile u_char *rp;
125 1.2 chopps struct sci_softc *sc;
126 1.6 chopps struct zbus_args *zap;
127 1.2 chopps
128 1.3 chopps printf("\n");
129 1.3 chopps
130 1.2 chopps zap = auxp;
131 1.2 chopps
132 1.2 chopps sc = (struct sci_softc *)dp;
133 1.2 chopps rp = zap->va;
134 1.2 chopps /*
135 1.2 chopps * set up 5380 register pointers
136 1.2 chopps * (Needs check on which Supra board this is - for now,
137 1.2 chopps * just do the WordSync)
138 1.2 chopps */
139 1.2 chopps sc->sci_data = rp + 0;
140 1.2 chopps sc->sci_odata = rp + 0;
141 1.2 chopps sc->sci_icmd = rp + 2;
142 1.2 chopps sc->sci_mode = rp + 4;
143 1.2 chopps sc->sci_tcmd = rp + 6;
144 1.2 chopps sc->sci_bus_csr = rp + 8;
145 1.2 chopps sc->sci_sel_enb = rp + 8;
146 1.2 chopps sc->sci_csr = rp + 10;
147 1.2 chopps sc->sci_dma_send = rp + 10;
148 1.2 chopps sc->sci_idata = rp + 12;
149 1.2 chopps sc->sci_trecv = rp + 12;
150 1.2 chopps sc->sci_iack = rp + 14;
151 1.2 chopps sc->sci_irecv = rp + 14;
152 1.2 chopps
153 1.1 chopps if (supradma_pseudo == 2) {
154 1.12 mhitch sc->dma_xfer_in = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_in2;
155 1.12 mhitch sc->dma_xfer_out = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_out2;
156 1.2 chopps }
157 1.2 chopps else if (supradma_pseudo == 1) {
158 1.2 chopps sc->dma_xfer_in = wstsc_dma_xfer_in;
159 1.2 chopps sc->dma_xfer_out = wstsc_dma_xfer_out;
160 1.1 chopps }
161 1.2 chopps
162 1.8 chopps sc->sc_isr.isr_intr = wstsc_intr;
163 1.8 chopps sc->sc_isr.isr_arg = sc;
164 1.8 chopps sc->sc_isr.isr_ipl = 2;
165 1.8 chopps add_isr(&sc->sc_isr);
166 1.8 chopps
167 1.2 chopps scireset(sc);
168 1.2 chopps
169 1.14 cgd sc->sc_link.channel = SCSI_CHANNEL_ONLY_ONE;
170 1.2 chopps sc->sc_link.adapter_softc = sc;
171 1.7 chopps sc->sc_link.adapter_target = 7;
172 1.2 chopps sc->sc_link.adapter = &wstsc_scsiswitch;
173 1.2 chopps sc->sc_link.device = &wstsc_scsidev;
174 1.7 chopps sc->sc_link.openings = 1;
175 1.2 chopps TAILQ_INIT(&sc->sc_xslist);
176 1.2 chopps
177 1.2 chopps /*
178 1.2 chopps * attach all scsi units on us
179 1.2 chopps */
180 1.14 cgd config_found(dp, &sc->sc_link, scsiprint);
181 1.1 chopps }
182 1.1 chopps
183 1.2 chopps int
184 1.2 chopps wstsc_dma_xfer_in (dev, len, buf, phase)
185 1.1 chopps struct sci_softc *dev;
186 1.1 chopps int len;
187 1.1 chopps register u_char *buf;
188 1.1 chopps int phase;
189 1.1 chopps {
190 1.1 chopps int wait = sci_data_wait;
191 1.1 chopps volatile register u_char *sci_dma = dev->sci_idata;
192 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
193 1.11 veego #ifdef DEBUG
194 1.11 veego u_char *obp = (u_char *) buf;
195 1.11 veego #endif
196 1.1 chopps
197 1.1 chopps QPRINTF(("supradma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
198 1.1 chopps
199 1.1 chopps *dev->sci_tcmd = phase;
200 1.1 chopps *dev->sci_icmd = 0;
201 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
202 1.1 chopps *dev->sci_irecv = 0;
203 1.1 chopps
204 1.1 chopps while (len >= 128) {
205 1.1 chopps wait = sci_data_wait;
206 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
207 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
208 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
209 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
210 1.1 chopps || --wait < 0) {
211 1.1 chopps #ifdef DEBUG
212 1.1 chopps if (sci_debug | 1)
213 1.1 chopps printf("supradma2_in fail: l%d i%x w%d\n",
214 1.1 chopps len, *dev->sci_bus_csr, wait);
215 1.1 chopps #endif
216 1.1 chopps *dev->sci_mode = 0;
217 1.1 chopps return 0;
218 1.1 chopps }
219 1.1 chopps }
220 1.1 chopps
221 1.3 chopps #define R1 (*buf++ = *sci_dma)
222 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
223 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
224 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
225 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
226 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
227 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
228 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
229 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
230 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
231 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
232 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
233 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
234 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
235 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
236 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
237 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
238 1.1 chopps len -= 128;
239 1.1 chopps }
240 1.1 chopps
241 1.1 chopps while (len > 0) {
242 1.1 chopps wait = sci_data_wait;
243 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
244 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
245 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
246 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
247 1.1 chopps || --wait < 0) {
248 1.1 chopps #ifdef DEBUG
249 1.1 chopps if (sci_debug | 1)
250 1.1 chopps printf("supradma1_in fail: l%d i%x w%d\n",
251 1.1 chopps len, *dev->sci_bus_csr, wait);
252 1.1 chopps #endif
253 1.1 chopps *dev->sci_mode = 0;
254 1.1 chopps return 0;
255 1.1 chopps }
256 1.1 chopps }
257 1.1 chopps
258 1.1 chopps *buf++ = *sci_dma;
259 1.1 chopps len--;
260 1.1 chopps }
261 1.1 chopps
262 1.1 chopps QPRINTF(("supradma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
263 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
264 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
265 1.1 chopps
266 1.1 chopps *dev->sci_mode = 0;
267 1.1 chopps return 0;
268 1.1 chopps }
269 1.1 chopps
270 1.2 chopps int
271 1.2 chopps wstsc_dma_xfer_out (dev, len, buf, phase)
272 1.1 chopps struct sci_softc *dev;
273 1.1 chopps int len;
274 1.1 chopps register u_char *buf;
275 1.1 chopps int phase;
276 1.1 chopps {
277 1.1 chopps int wait = sci_data_wait;
278 1.1 chopps volatile register u_char *sci_dma = dev->sci_data;
279 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
280 1.1 chopps
281 1.1 chopps QPRINTF(("supradma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
282 1.1 chopps
283 1.1 chopps QPRINTF(("supradma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
284 1.1 chopps len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
285 1.1 chopps buf[6], buf[7], buf[8], buf[9]));
286 1.1 chopps
287 1.1 chopps *dev->sci_tcmd = phase;
288 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
289 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
290 1.1 chopps *dev->sci_dma_send = 0;
291 1.1 chopps while (len > 0) {
292 1.1 chopps wait = sci_data_wait;
293 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
294 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
295 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
296 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
297 1.1 chopps || --wait < 0) {
298 1.1 chopps #ifdef DEBUG
299 1.1 chopps if (sci_debug)
300 1.1 chopps printf("supradma_out fail: l%d i%x w%d\n",
301 1.11 veego len, *dev->sci_bus_csr, wait);
302 1.1 chopps #endif
303 1.1 chopps *dev->sci_mode = 0;
304 1.1 chopps return 0;
305 1.1 chopps }
306 1.1 chopps }
307 1.1 chopps
308 1.1 chopps *sci_dma = *buf++;
309 1.1 chopps len--;
310 1.1 chopps }
311 1.1 chopps
312 1.1 chopps wait = sci_data_wait;
313 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
314 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
315 1.1 chopps
316 1.1 chopps
317 1.1 chopps *dev->sci_mode = 0;
318 1.1 chopps *dev->sci_icmd = 0;
319 1.1 chopps return 0;
320 1.1 chopps }
321 1.1 chopps
322 1.1 chopps
323 1.2 chopps int
324 1.2 chopps wstsc_dma_xfer_in2 (dev, len, buf, phase)
325 1.1 chopps struct sci_softc *dev;
326 1.1 chopps int len;
327 1.1 chopps register u_short *buf;
328 1.1 chopps int phase;
329 1.1 chopps {
330 1.1 chopps volatile register u_short *sci_dma = (u_short *)(dev->sci_idata + 0x10);
331 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr + 0x10;
332 1.11 veego #ifdef DEBUG
333 1.11 veego u_char *obp = (u_char *) buf;
334 1.11 veego #endif
335 1.11 veego #if 0
336 1.11 veego int wait = sci_data_wait;
337 1.11 veego #endif
338 1.1 chopps
339 1.1 chopps QPRINTF(("supradma_in2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
340 1.1 chopps
341 1.1 chopps *dev->sci_tcmd = phase;
342 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
343 1.1 chopps *dev->sci_icmd = 0;
344 1.1 chopps *(dev->sci_irecv + 16) = 0;
345 1.1 chopps while (len >= 128) {
346 1.1 chopps #if 0
347 1.1 chopps wait = sci_data_wait;
348 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
349 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
350 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
351 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
352 1.1 chopps || --wait < 0) {
353 1.1 chopps #ifdef DEBUG
354 1.1 chopps if (sci_debug | 1)
355 1.1 chopps printf("supradma2_in2 fail: l%d i%x w%d\n",
356 1.1 chopps len, *dev->sci_bus_csr, wait);
357 1.1 chopps #endif
358 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
359 1.1 chopps return 0;
360 1.1 chopps }
361 1.1 chopps }
362 1.1 chopps #else
363 1.1 chopps while (!(*sci_csr & SCI_CSR_DREQ))
364 1.1 chopps ;
365 1.1 chopps #endif
366 1.1 chopps
367 1.3 chopps #define R2 (*buf++ = *sci_dma)
368 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
369 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
370 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
371 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
372 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
373 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
374 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
375 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
376 1.1 chopps len -= 128;
377 1.1 chopps }
378 1.1 chopps while (len > 0) {
379 1.1 chopps #if 0
380 1.1 chopps wait = sci_data_wait;
381 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
382 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
383 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
384 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
385 1.1 chopps || --wait < 0) {
386 1.1 chopps #ifdef DEBUG
387 1.1 chopps if (sci_debug | 1)
388 1.1 chopps printf("supradma1_in2 fail: l%d i%x w%d\n",
389 1.1 chopps len, *dev->sci_bus_csr, wait);
390 1.1 chopps #endif
391 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
392 1.1 chopps return 0;
393 1.1 chopps }
394 1.1 chopps }
395 1.1 chopps #else
396 1.1 chopps while (!(*sci_csr * SCI_CSR_DREQ))
397 1.1 chopps ;
398 1.1 chopps #endif
399 1.1 chopps
400 1.1 chopps *buf++ = *sci_dma;
401 1.1 chopps len -= 2;
402 1.1 chopps }
403 1.1 chopps
404 1.1 chopps QPRINTF(("supradma_in2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
405 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
406 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
407 1.1 chopps
408 1.1 chopps *dev->sci_irecv = 0;
409 1.1 chopps *dev->sci_mode = 0;
410 1.1 chopps return 0;
411 1.1 chopps }
412 1.1 chopps
413 1.2 chopps int
414 1.2 chopps wstsc_dma_xfer_out2 (dev, len, buf, phase)
415 1.1 chopps struct sci_softc *dev;
416 1.1 chopps int len;
417 1.1 chopps register u_short *buf;
418 1.1 chopps int phase;
419 1.1 chopps {
420 1.1 chopps volatile register u_short *sci_dma = (ushort *)(dev->sci_data + 0x10);
421 1.1 chopps volatile register u_char *sci_bus_csr = dev->sci_bus_csr;
422 1.11 veego #ifdef DEBUG
423 1.11 veego u_char *obp = (u_char *) buf;
424 1.11 veego #endif
425 1.11 veego #if 0
426 1.11 veego int wait = sci_data_wait;
427 1.11 veego #endif
428 1.1 chopps
429 1.1 chopps QPRINTF(("supradma_out2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
430 1.1 chopps
431 1.1 chopps QPRINTF(("supradma_out2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
432 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
433 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
434 1.1 chopps
435 1.1 chopps *dev->sci_tcmd = phase;
436 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
437 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
438 1.1 chopps *dev->sci_dma_send = 0;
439 1.3 chopps while (len > 64) {
440 1.3 chopps #if 0
441 1.3 chopps wait = sci_data_wait;
442 1.3 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
443 1.3 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
444 1.3 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
445 1.3 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
446 1.3 chopps || --wait < 0) {
447 1.3 chopps #ifdef DEBUG
448 1.3 chopps if (sci_debug)
449 1.3 chopps printf("supradma_out2 fail: l%d i%x w%d\n",
450 1.3 chopps len, csr, wait);
451 1.3 chopps #endif
452 1.3 chopps *dev->sci_mode = 0;
453 1.3 chopps return 0;
454 1.3 chopps }
455 1.3 chopps }
456 1.3 chopps #else
457 1.3 chopps *dev->sci_mode = 0;
458 1.3 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
459 1.3 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
460 1.3 chopps ;
461 1.3 chopps *dev->sci_mode = SCI_MODE_DMA;
462 1.3 chopps *dev->sci_dma_send = 0;
463 1.3 chopps #endif
464 1.3 chopps
465 1.3 chopps #define W2 (*sci_dma = *buf++)
466 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
467 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
468 1.3 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
469 1.3 chopps ;
470 1.3 chopps len -= 64;
471 1.3 chopps }
472 1.3 chopps
473 1.1 chopps while (len > 0) {
474 1.1 chopps #if 0
475 1.1 chopps wait = sci_data_wait;
476 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
477 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
478 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
479 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
480 1.1 chopps || --wait < 0) {
481 1.1 chopps #ifdef DEBUG
482 1.1 chopps if (sci_debug)
483 1.1 chopps printf("supradma_out2 fail: l%d i%x w%d\n",
484 1.1 chopps len, csr, wait);
485 1.1 chopps #endif
486 1.1 chopps *dev->sci_mode = 0;
487 1.1 chopps return 0;
488 1.1 chopps }
489 1.1 chopps }
490 1.1 chopps #else
491 1.1 chopps *dev->sci_mode = 0;
492 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
493 1.1 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
494 1.1 chopps ;
495 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
496 1.1 chopps *dev->sci_dma_send = 0;
497 1.1 chopps #endif
498 1.1 chopps
499 1.3 chopps *sci_dma = *buf++;
500 1.1 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
501 1.1 chopps ;
502 1.3 chopps len -= 2;
503 1.1 chopps }
504 1.1 chopps
505 1.1 chopps #if 0
506 1.1 chopps wait = sci_data_wait;
507 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
508 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
509 1.1 chopps #endif
510 1.1 chopps
511 1.1 chopps
512 1.1 chopps *dev->sci_irecv = 0;
513 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
514 1.1 chopps *dev->sci_mode = 0;
515 1.1 chopps *dev->sci_icmd = 0;
516 1.1 chopps return 0;
517 1.1 chopps }
518 1.1 chopps
519 1.2 chopps int
520 1.11 veego wstsc_intr(arg)
521 1.11 veego void *arg;
522 1.2 chopps {
523 1.11 veego struct sci_softc *dev = arg;
524 1.2 chopps u_char stat;
525 1.2 chopps
526 1.8 chopps if ((*(dev->sci_csr + 0x10) & SCI_CSR_INT) == 0)
527 1.8 chopps return (0);
528 1.8 chopps stat = *(dev->sci_iack + 0x10);
529 1.8 chopps return (1);
530 1.1 chopps }
531