wstsc.c revision 1.22 1 1.22 thorpej /* $NetBSD: wstsc.c,v 1.22 1998/11/19 21:44:37 thorpej Exp $ */
2 1.4 cgd
3 1.1 chopps /*
4 1.2 chopps * Copyright (c) 1994 Michael L. Hitch
5 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.1 chopps * All rights reserved.
7 1.1 chopps *
8 1.1 chopps * Redistribution and use in source and binary forms, with or without
9 1.1 chopps * modification, are permitted provided that the following conditions
10 1.1 chopps * are met:
11 1.1 chopps * 1. Redistributions of source code must retain the above copyright
12 1.1 chopps * notice, this list of conditions and the following disclaimer.
13 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 chopps * notice, this list of conditions and the following disclaimer in the
15 1.1 chopps * documentation and/or other materials provided with the distribution.
16 1.1 chopps * 3. All advertising materials mentioning features or use of this software
17 1.1 chopps * must display the following acknowledgement:
18 1.1 chopps * This product includes software developed by the University of
19 1.1 chopps * California, Berkeley and its contributors.
20 1.1 chopps * 4. Neither the name of the University nor the names of its contributors
21 1.1 chopps * may be used to endorse or promote products derived from this software
22 1.1 chopps * without specific prior written permission.
23 1.1 chopps *
24 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 chopps * SUCH DAMAGE.
35 1.1 chopps *
36 1.1 chopps * @(#)supradma.c
37 1.1 chopps */
38 1.2 chopps #include <sys/param.h>
39 1.2 chopps #include <sys/systm.h>
40 1.2 chopps #include <sys/kernel.h>
41 1.2 chopps #include <sys/device.h>
42 1.19 bouyer #include <dev/scsipi/scsi_all.h>
43 1.19 bouyer #include <dev/scsipi/scsipi_all.h>
44 1.19 bouyer #include <dev/scsipi/scsiconf.h>
45 1.2 chopps #include <amiga/amiga/device.h>
46 1.8 chopps #include <amiga/amiga/isr.h>
47 1.2 chopps #include <amiga/dev/scireg.h>
48 1.2 chopps #include <amiga/dev/scivar.h>
49 1.6 chopps #include <amiga/dev/zbusvar.h>
50 1.2 chopps
51 1.2 chopps void wstscattach __P((struct device *, struct device *, void *));
52 1.18 veego int wstscmatch __P((struct device *, struct cfdata *, void *));
53 1.1 chopps
54 1.2 chopps int wstsc_dma_xfer_in __P((struct sci_softc *dev, int len,
55 1.2 chopps register u_char *buf, int phase));
56 1.2 chopps int wstsc_dma_xfer_out __P((struct sci_softc *dev, int len,
57 1.2 chopps register u_char *buf, int phase));
58 1.2 chopps int wstsc_dma_xfer_in2 __P((struct sci_softc *dev, int len,
59 1.2 chopps register u_short *buf, int phase));
60 1.2 chopps int wstsc_dma_xfer_out2 __P((struct sci_softc *dev, int len,
61 1.2 chopps register u_short *buf, int phase));
62 1.11 veego int wstsc_intr __P((void *));
63 1.1 chopps
64 1.19 bouyer struct scsipi_device wstsc_scsidev = {
65 1.2 chopps NULL, /* use default error handler */
66 1.2 chopps NULL, /* do not have a start functio */
67 1.2 chopps NULL, /* have no async handler */
68 1.2 chopps NULL, /* Use default done routine */
69 1.2 chopps };
70 1.1 chopps
71 1.2 chopps #ifdef DEBUG
72 1.2 chopps extern int sci_debug;
73 1.16 christos #define QPRINTF(a) if (sci_debug > 1) printf a
74 1.11 veego #else
75 1.11 veego #define QPRINTF(a)
76 1.2 chopps #endif
77 1.1 chopps
78 1.2 chopps extern int sci_data_wait;
79 1.1 chopps
80 1.1 chopps int supradma_pseudo = 0; /* 0=none, 1=byte, 2=word */
81 1.1 chopps
82 1.10 thorpej struct cfattach wstsc_ca = {
83 1.10 thorpej sizeof(struct sci_softc), wstscmatch, wstscattach
84 1.10 thorpej };
85 1.1 chopps
86 1.2 chopps /*
87 1.2 chopps * if this a Supra WordSync board
88 1.2 chopps */
89 1.2 chopps int
90 1.18 veego wstscmatch(pdp, cfp, auxp)
91 1.2 chopps struct device *pdp;
92 1.18 veego struct cfdata *cfp;
93 1.18 veego void *auxp;
94 1.2 chopps {
95 1.6 chopps struct zbus_args *zap;
96 1.1 chopps
97 1.2 chopps zap = auxp;
98 1.1 chopps
99 1.2 chopps /*
100 1.2 chopps * Check manufacturer and product id.
101 1.2 chopps */
102 1.9 chopps if (zap->manid == 1056 && (
103 1.9 chopps zap->prodid == 12 || /* WordSync */
104 1.9 chopps zap->prodid == 13)) /* ByteSync */
105 1.2 chopps return(1);
106 1.2 chopps else
107 1.2 chopps return(0);
108 1.2 chopps }
109 1.1 chopps
110 1.1 chopps void
111 1.2 chopps wstscattach(pdp, dp, auxp)
112 1.2 chopps struct device *pdp, *dp;
113 1.2 chopps void *auxp;
114 1.1 chopps {
115 1.2 chopps volatile u_char *rp;
116 1.2 chopps struct sci_softc *sc;
117 1.6 chopps struct zbus_args *zap;
118 1.2 chopps
119 1.16 christos printf("\n");
120 1.3 chopps
121 1.2 chopps zap = auxp;
122 1.2 chopps
123 1.2 chopps sc = (struct sci_softc *)dp;
124 1.2 chopps rp = zap->va;
125 1.2 chopps /*
126 1.2 chopps * set up 5380 register pointers
127 1.2 chopps * (Needs check on which Supra board this is - for now,
128 1.2 chopps * just do the WordSync)
129 1.2 chopps */
130 1.2 chopps sc->sci_data = rp + 0;
131 1.2 chopps sc->sci_odata = rp + 0;
132 1.2 chopps sc->sci_icmd = rp + 2;
133 1.2 chopps sc->sci_mode = rp + 4;
134 1.2 chopps sc->sci_tcmd = rp + 6;
135 1.2 chopps sc->sci_bus_csr = rp + 8;
136 1.2 chopps sc->sci_sel_enb = rp + 8;
137 1.2 chopps sc->sci_csr = rp + 10;
138 1.2 chopps sc->sci_dma_send = rp + 10;
139 1.2 chopps sc->sci_idata = rp + 12;
140 1.2 chopps sc->sci_trecv = rp + 12;
141 1.2 chopps sc->sci_iack = rp + 14;
142 1.2 chopps sc->sci_irecv = rp + 14;
143 1.2 chopps
144 1.1 chopps if (supradma_pseudo == 2) {
145 1.12 mhitch sc->dma_xfer_in = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_in2;
146 1.12 mhitch sc->dma_xfer_out = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_out2;
147 1.2 chopps }
148 1.2 chopps else if (supradma_pseudo == 1) {
149 1.2 chopps sc->dma_xfer_in = wstsc_dma_xfer_in;
150 1.2 chopps sc->dma_xfer_out = wstsc_dma_xfer_out;
151 1.1 chopps }
152 1.2 chopps
153 1.8 chopps sc->sc_isr.isr_intr = wstsc_intr;
154 1.8 chopps sc->sc_isr.isr_arg = sc;
155 1.8 chopps sc->sc_isr.isr_ipl = 2;
156 1.8 chopps add_isr(&sc->sc_isr);
157 1.8 chopps
158 1.2 chopps scireset(sc);
159 1.2 chopps
160 1.22 thorpej sc->sc_adapter.scsipi_cmd = sci_scsicmd;
161 1.22 thorpej sc->sc_adapter.scsipi_minphys = sci_minphys;
162 1.22 thorpej
163 1.19 bouyer sc->sc_link.scsipi_scsi.channel = SCSI_CHANNEL_ONLY_ONE;
164 1.2 chopps sc->sc_link.adapter_softc = sc;
165 1.19 bouyer sc->sc_link.scsipi_scsi.adapter_target = 7;
166 1.22 thorpej sc->sc_link.adapter = &sc->sc_adapter;
167 1.2 chopps sc->sc_link.device = &wstsc_scsidev;
168 1.7 chopps sc->sc_link.openings = 1;
169 1.19 bouyer sc->sc_link.scsipi_scsi.max_target = 7;
170 1.19 bouyer sc->sc_link.type = BUS_SCSI;
171 1.2 chopps TAILQ_INIT(&sc->sc_xslist);
172 1.2 chopps
173 1.2 chopps /*
174 1.2 chopps * attach all scsi units on us
175 1.2 chopps */
176 1.14 cgd config_found(dp, &sc->sc_link, scsiprint);
177 1.1 chopps }
178 1.1 chopps
179 1.2 chopps int
180 1.2 chopps wstsc_dma_xfer_in (dev, len, buf, phase)
181 1.1 chopps struct sci_softc *dev;
182 1.1 chopps int len;
183 1.1 chopps register u_char *buf;
184 1.1 chopps int phase;
185 1.1 chopps {
186 1.1 chopps int wait = sci_data_wait;
187 1.1 chopps volatile register u_char *sci_dma = dev->sci_idata;
188 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
189 1.11 veego #ifdef DEBUG
190 1.11 veego u_char *obp = (u_char *) buf;
191 1.11 veego #endif
192 1.1 chopps
193 1.1 chopps QPRINTF(("supradma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
194 1.1 chopps
195 1.1 chopps *dev->sci_tcmd = phase;
196 1.1 chopps *dev->sci_icmd = 0;
197 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
198 1.1 chopps *dev->sci_irecv = 0;
199 1.1 chopps
200 1.1 chopps while (len >= 128) {
201 1.1 chopps wait = sci_data_wait;
202 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
203 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
204 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
205 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
206 1.1 chopps || --wait < 0) {
207 1.1 chopps #ifdef DEBUG
208 1.1 chopps if (sci_debug | 1)
209 1.16 christos printf("supradma2_in fail: l%d i%x w%d\n",
210 1.1 chopps len, *dev->sci_bus_csr, wait);
211 1.1 chopps #endif
212 1.1 chopps *dev->sci_mode = 0;
213 1.1 chopps return 0;
214 1.1 chopps }
215 1.1 chopps }
216 1.1 chopps
217 1.3 chopps #define R1 (*buf++ = *sci_dma)
218 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
219 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
220 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
221 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
222 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
223 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
224 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
225 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
226 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
227 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
228 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
229 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
230 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
231 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
232 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
233 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
234 1.1 chopps len -= 128;
235 1.1 chopps }
236 1.1 chopps
237 1.1 chopps while (len > 0) {
238 1.1 chopps wait = sci_data_wait;
239 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
240 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
241 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
242 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
243 1.1 chopps || --wait < 0) {
244 1.1 chopps #ifdef DEBUG
245 1.1 chopps if (sci_debug | 1)
246 1.16 christos printf("supradma1_in fail: l%d i%x w%d\n",
247 1.1 chopps len, *dev->sci_bus_csr, wait);
248 1.1 chopps #endif
249 1.1 chopps *dev->sci_mode = 0;
250 1.1 chopps return 0;
251 1.1 chopps }
252 1.1 chopps }
253 1.1 chopps
254 1.1 chopps *buf++ = *sci_dma;
255 1.1 chopps len--;
256 1.1 chopps }
257 1.1 chopps
258 1.1 chopps QPRINTF(("supradma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
259 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
260 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
261 1.1 chopps
262 1.1 chopps *dev->sci_mode = 0;
263 1.1 chopps return 0;
264 1.1 chopps }
265 1.1 chopps
266 1.2 chopps int
267 1.2 chopps wstsc_dma_xfer_out (dev, len, buf, phase)
268 1.1 chopps struct sci_softc *dev;
269 1.1 chopps int len;
270 1.1 chopps register u_char *buf;
271 1.1 chopps int phase;
272 1.1 chopps {
273 1.1 chopps int wait = sci_data_wait;
274 1.1 chopps volatile register u_char *sci_dma = dev->sci_data;
275 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
276 1.1 chopps
277 1.1 chopps QPRINTF(("supradma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
278 1.1 chopps
279 1.1 chopps QPRINTF(("supradma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
280 1.1 chopps len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
281 1.1 chopps buf[6], buf[7], buf[8], buf[9]));
282 1.1 chopps
283 1.1 chopps *dev->sci_tcmd = phase;
284 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
285 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
286 1.1 chopps *dev->sci_dma_send = 0;
287 1.1 chopps while (len > 0) {
288 1.1 chopps wait = sci_data_wait;
289 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
290 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
291 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
292 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
293 1.1 chopps || --wait < 0) {
294 1.1 chopps #ifdef DEBUG
295 1.1 chopps if (sci_debug)
296 1.16 christos printf("supradma_out fail: l%d i%x w%d\n",
297 1.11 veego len, *dev->sci_bus_csr, wait);
298 1.1 chopps #endif
299 1.1 chopps *dev->sci_mode = 0;
300 1.1 chopps return 0;
301 1.1 chopps }
302 1.1 chopps }
303 1.1 chopps
304 1.1 chopps *sci_dma = *buf++;
305 1.1 chopps len--;
306 1.1 chopps }
307 1.1 chopps
308 1.1 chopps wait = sci_data_wait;
309 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
310 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
311 1.1 chopps
312 1.1 chopps
313 1.1 chopps *dev->sci_mode = 0;
314 1.1 chopps *dev->sci_icmd = 0;
315 1.1 chopps return 0;
316 1.1 chopps }
317 1.1 chopps
318 1.1 chopps
319 1.2 chopps int
320 1.2 chopps wstsc_dma_xfer_in2 (dev, len, buf, phase)
321 1.1 chopps struct sci_softc *dev;
322 1.1 chopps int len;
323 1.1 chopps register u_short *buf;
324 1.1 chopps int phase;
325 1.1 chopps {
326 1.1 chopps volatile register u_short *sci_dma = (u_short *)(dev->sci_idata + 0x10);
327 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr + 0x10;
328 1.11 veego #ifdef DEBUG
329 1.11 veego u_char *obp = (u_char *) buf;
330 1.11 veego #endif
331 1.11 veego #if 0
332 1.11 veego int wait = sci_data_wait;
333 1.11 veego #endif
334 1.1 chopps
335 1.1 chopps QPRINTF(("supradma_in2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
336 1.1 chopps
337 1.1 chopps *dev->sci_tcmd = phase;
338 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
339 1.1 chopps *dev->sci_icmd = 0;
340 1.1 chopps *(dev->sci_irecv + 16) = 0;
341 1.1 chopps while (len >= 128) {
342 1.1 chopps #if 0
343 1.1 chopps wait = sci_data_wait;
344 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
345 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
346 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
347 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
348 1.1 chopps || --wait < 0) {
349 1.1 chopps #ifdef DEBUG
350 1.1 chopps if (sci_debug | 1)
351 1.16 christos printf("supradma2_in2 fail: l%d i%x w%d\n",
352 1.1 chopps len, *dev->sci_bus_csr, wait);
353 1.1 chopps #endif
354 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
355 1.1 chopps return 0;
356 1.1 chopps }
357 1.1 chopps }
358 1.1 chopps #else
359 1.1 chopps while (!(*sci_csr & SCI_CSR_DREQ))
360 1.1 chopps ;
361 1.1 chopps #endif
362 1.1 chopps
363 1.3 chopps #define R2 (*buf++ = *sci_dma)
364 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
365 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
366 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
367 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
368 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
369 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
370 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
371 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
372 1.1 chopps len -= 128;
373 1.1 chopps }
374 1.1 chopps while (len > 0) {
375 1.1 chopps #if 0
376 1.1 chopps wait = sci_data_wait;
377 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
378 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
379 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
380 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
381 1.1 chopps || --wait < 0) {
382 1.1 chopps #ifdef DEBUG
383 1.1 chopps if (sci_debug | 1)
384 1.16 christos printf("supradma1_in2 fail: l%d i%x w%d\n",
385 1.1 chopps len, *dev->sci_bus_csr, wait);
386 1.1 chopps #endif
387 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
388 1.1 chopps return 0;
389 1.1 chopps }
390 1.1 chopps }
391 1.1 chopps #else
392 1.1 chopps while (!(*sci_csr * SCI_CSR_DREQ))
393 1.1 chopps ;
394 1.1 chopps #endif
395 1.1 chopps
396 1.1 chopps *buf++ = *sci_dma;
397 1.1 chopps len -= 2;
398 1.1 chopps }
399 1.1 chopps
400 1.1 chopps QPRINTF(("supradma_in2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
401 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
402 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
403 1.1 chopps
404 1.1 chopps *dev->sci_irecv = 0;
405 1.1 chopps *dev->sci_mode = 0;
406 1.1 chopps return 0;
407 1.1 chopps }
408 1.1 chopps
409 1.2 chopps int
410 1.2 chopps wstsc_dma_xfer_out2 (dev, len, buf, phase)
411 1.1 chopps struct sci_softc *dev;
412 1.1 chopps int len;
413 1.1 chopps register u_short *buf;
414 1.1 chopps int phase;
415 1.1 chopps {
416 1.1 chopps volatile register u_short *sci_dma = (ushort *)(dev->sci_data + 0x10);
417 1.1 chopps volatile register u_char *sci_bus_csr = dev->sci_bus_csr;
418 1.11 veego #ifdef DEBUG
419 1.11 veego u_char *obp = (u_char *) buf;
420 1.11 veego #endif
421 1.11 veego #if 0
422 1.11 veego int wait = sci_data_wait;
423 1.11 veego #endif
424 1.1 chopps
425 1.1 chopps QPRINTF(("supradma_out2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
426 1.1 chopps
427 1.1 chopps QPRINTF(("supradma_out2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
428 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
429 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
430 1.1 chopps
431 1.1 chopps *dev->sci_tcmd = phase;
432 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
433 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
434 1.1 chopps *dev->sci_dma_send = 0;
435 1.3 chopps while (len > 64) {
436 1.3 chopps #if 0
437 1.3 chopps wait = sci_data_wait;
438 1.3 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
439 1.3 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
440 1.3 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
441 1.3 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
442 1.3 chopps || --wait < 0) {
443 1.3 chopps #ifdef DEBUG
444 1.3 chopps if (sci_debug)
445 1.16 christos printf("supradma_out2 fail: l%d i%x w%d\n",
446 1.3 chopps len, csr, wait);
447 1.3 chopps #endif
448 1.3 chopps *dev->sci_mode = 0;
449 1.3 chopps return 0;
450 1.3 chopps }
451 1.3 chopps }
452 1.3 chopps #else
453 1.3 chopps *dev->sci_mode = 0;
454 1.3 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
455 1.3 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
456 1.3 chopps ;
457 1.3 chopps *dev->sci_mode = SCI_MODE_DMA;
458 1.3 chopps *dev->sci_dma_send = 0;
459 1.3 chopps #endif
460 1.3 chopps
461 1.3 chopps #define W2 (*sci_dma = *buf++)
462 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
463 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
464 1.3 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
465 1.3 chopps ;
466 1.3 chopps len -= 64;
467 1.3 chopps }
468 1.3 chopps
469 1.1 chopps while (len > 0) {
470 1.1 chopps #if 0
471 1.1 chopps wait = sci_data_wait;
472 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
473 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
474 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
475 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
476 1.1 chopps || --wait < 0) {
477 1.1 chopps #ifdef DEBUG
478 1.1 chopps if (sci_debug)
479 1.16 christos printf("supradma_out2 fail: l%d i%x w%d\n",
480 1.1 chopps len, csr, wait);
481 1.1 chopps #endif
482 1.1 chopps *dev->sci_mode = 0;
483 1.1 chopps return 0;
484 1.1 chopps }
485 1.1 chopps }
486 1.1 chopps #else
487 1.1 chopps *dev->sci_mode = 0;
488 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
489 1.1 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
490 1.1 chopps ;
491 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
492 1.1 chopps *dev->sci_dma_send = 0;
493 1.1 chopps #endif
494 1.1 chopps
495 1.3 chopps *sci_dma = *buf++;
496 1.1 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
497 1.1 chopps ;
498 1.3 chopps len -= 2;
499 1.1 chopps }
500 1.1 chopps
501 1.1 chopps #if 0
502 1.1 chopps wait = sci_data_wait;
503 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
504 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
505 1.1 chopps #endif
506 1.1 chopps
507 1.1 chopps
508 1.1 chopps *dev->sci_irecv = 0;
509 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
510 1.1 chopps *dev->sci_mode = 0;
511 1.1 chopps *dev->sci_icmd = 0;
512 1.1 chopps return 0;
513 1.1 chopps }
514 1.1 chopps
515 1.2 chopps int
516 1.11 veego wstsc_intr(arg)
517 1.11 veego void *arg;
518 1.2 chopps {
519 1.11 veego struct sci_softc *dev = arg;
520 1.2 chopps u_char stat;
521 1.2 chopps
522 1.8 chopps if ((*(dev->sci_csr + 0x10) & SCI_CSR_INT) == 0)
523 1.8 chopps return (0);
524 1.8 chopps stat = *(dev->sci_iack + 0x10);
525 1.8 chopps return (1);
526 1.1 chopps }
527