wstsc.c revision 1.24 1 1.24 bouyer /* $NetBSD: wstsc.c,v 1.24 2001/04/25 17:53:09 bouyer Exp $ */
2 1.4 cgd
3 1.1 chopps /*
4 1.2 chopps * Copyright (c) 1994 Michael L. Hitch
5 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.1 chopps * All rights reserved.
7 1.1 chopps *
8 1.1 chopps * Redistribution and use in source and binary forms, with or without
9 1.1 chopps * modification, are permitted provided that the following conditions
10 1.1 chopps * are met:
11 1.1 chopps * 1. Redistributions of source code must retain the above copyright
12 1.1 chopps * notice, this list of conditions and the following disclaimer.
13 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 chopps * notice, this list of conditions and the following disclaimer in the
15 1.1 chopps * documentation and/or other materials provided with the distribution.
16 1.1 chopps * 3. All advertising materials mentioning features or use of this software
17 1.1 chopps * must display the following acknowledgement:
18 1.1 chopps * This product includes software developed by the University of
19 1.1 chopps * California, Berkeley and its contributors.
20 1.1 chopps * 4. Neither the name of the University nor the names of its contributors
21 1.1 chopps * may be used to endorse or promote products derived from this software
22 1.1 chopps * without specific prior written permission.
23 1.1 chopps *
24 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 chopps * SUCH DAMAGE.
35 1.1 chopps *
36 1.1 chopps * @(#)supradma.c
37 1.1 chopps */
38 1.2 chopps #include <sys/param.h>
39 1.2 chopps #include <sys/systm.h>
40 1.2 chopps #include <sys/kernel.h>
41 1.2 chopps #include <sys/device.h>
42 1.19 bouyer #include <dev/scsipi/scsi_all.h>
43 1.19 bouyer #include <dev/scsipi/scsipi_all.h>
44 1.19 bouyer #include <dev/scsipi/scsiconf.h>
45 1.2 chopps #include <amiga/amiga/device.h>
46 1.8 chopps #include <amiga/amiga/isr.h>
47 1.2 chopps #include <amiga/dev/scireg.h>
48 1.2 chopps #include <amiga/dev/scivar.h>
49 1.6 chopps #include <amiga/dev/zbusvar.h>
50 1.2 chopps
51 1.2 chopps void wstscattach __P((struct device *, struct device *, void *));
52 1.18 veego int wstscmatch __P((struct device *, struct cfdata *, void *));
53 1.1 chopps
54 1.2 chopps int wstsc_dma_xfer_in __P((struct sci_softc *dev, int len,
55 1.2 chopps register u_char *buf, int phase));
56 1.2 chopps int wstsc_dma_xfer_out __P((struct sci_softc *dev, int len,
57 1.2 chopps register u_char *buf, int phase));
58 1.2 chopps int wstsc_dma_xfer_in2 __P((struct sci_softc *dev, int len,
59 1.2 chopps register u_short *buf, int phase));
60 1.2 chopps int wstsc_dma_xfer_out2 __P((struct sci_softc *dev, int len,
61 1.2 chopps register u_short *buf, int phase));
62 1.11 veego int wstsc_intr __P((void *));
63 1.1 chopps
64 1.2 chopps #ifdef DEBUG
65 1.2 chopps extern int sci_debug;
66 1.16 christos #define QPRINTF(a) if (sci_debug > 1) printf a
67 1.11 veego #else
68 1.11 veego #define QPRINTF(a)
69 1.2 chopps #endif
70 1.1 chopps
71 1.2 chopps extern int sci_data_wait;
72 1.1 chopps
73 1.1 chopps int supradma_pseudo = 0; /* 0=none, 1=byte, 2=word */
74 1.1 chopps
75 1.10 thorpej struct cfattach wstsc_ca = {
76 1.10 thorpej sizeof(struct sci_softc), wstscmatch, wstscattach
77 1.10 thorpej };
78 1.1 chopps
79 1.2 chopps /*
80 1.2 chopps * if this a Supra WordSync board
81 1.2 chopps */
82 1.2 chopps int
83 1.18 veego wstscmatch(pdp, cfp, auxp)
84 1.2 chopps struct device *pdp;
85 1.18 veego struct cfdata *cfp;
86 1.18 veego void *auxp;
87 1.2 chopps {
88 1.6 chopps struct zbus_args *zap;
89 1.1 chopps
90 1.2 chopps zap = auxp;
91 1.1 chopps
92 1.2 chopps /*
93 1.2 chopps * Check manufacturer and product id.
94 1.2 chopps */
95 1.9 chopps if (zap->manid == 1056 && (
96 1.9 chopps zap->prodid == 12 || /* WordSync */
97 1.9 chopps zap->prodid == 13)) /* ByteSync */
98 1.2 chopps return(1);
99 1.2 chopps else
100 1.2 chopps return(0);
101 1.2 chopps }
102 1.1 chopps
103 1.1 chopps void
104 1.2 chopps wstscattach(pdp, dp, auxp)
105 1.2 chopps struct device *pdp, *dp;
106 1.2 chopps void *auxp;
107 1.1 chopps {
108 1.2 chopps volatile u_char *rp;
109 1.24 bouyer struct sci_softc *sc = (struct sci_softc *)dp;
110 1.6 chopps struct zbus_args *zap;
111 1.24 bouyer struct scsipi_adapter *adapt = &sc->sc_adapter;
112 1.24 bouyer struct scsipi_channel *chan = &sc->sc_channel;
113 1.2 chopps
114 1.16 christos printf("\n");
115 1.3 chopps
116 1.2 chopps zap = auxp;
117 1.2 chopps
118 1.2 chopps rp = zap->va;
119 1.2 chopps /*
120 1.2 chopps * set up 5380 register pointers
121 1.2 chopps * (Needs check on which Supra board this is - for now,
122 1.2 chopps * just do the WordSync)
123 1.2 chopps */
124 1.2 chopps sc->sci_data = rp + 0;
125 1.2 chopps sc->sci_odata = rp + 0;
126 1.2 chopps sc->sci_icmd = rp + 2;
127 1.2 chopps sc->sci_mode = rp + 4;
128 1.2 chopps sc->sci_tcmd = rp + 6;
129 1.2 chopps sc->sci_bus_csr = rp + 8;
130 1.2 chopps sc->sci_sel_enb = rp + 8;
131 1.2 chopps sc->sci_csr = rp + 10;
132 1.2 chopps sc->sci_dma_send = rp + 10;
133 1.2 chopps sc->sci_idata = rp + 12;
134 1.2 chopps sc->sci_trecv = rp + 12;
135 1.2 chopps sc->sci_iack = rp + 14;
136 1.2 chopps sc->sci_irecv = rp + 14;
137 1.2 chopps
138 1.1 chopps if (supradma_pseudo == 2) {
139 1.12 mhitch sc->dma_xfer_in = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_in2;
140 1.12 mhitch sc->dma_xfer_out = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_out2;
141 1.2 chopps }
142 1.2 chopps else if (supradma_pseudo == 1) {
143 1.2 chopps sc->dma_xfer_in = wstsc_dma_xfer_in;
144 1.2 chopps sc->dma_xfer_out = wstsc_dma_xfer_out;
145 1.1 chopps }
146 1.2 chopps
147 1.8 chopps sc->sc_isr.isr_intr = wstsc_intr;
148 1.8 chopps sc->sc_isr.isr_arg = sc;
149 1.8 chopps sc->sc_isr.isr_ipl = 2;
150 1.8 chopps add_isr(&sc->sc_isr);
151 1.8 chopps
152 1.2 chopps scireset(sc);
153 1.2 chopps
154 1.24 bouyer /*
155 1.24 bouyer * Fill in the scsipi_adapter.
156 1.24 bouyer */
157 1.24 bouyer memset(adapt, 0, sizeof(*adapt));
158 1.24 bouyer adapt->adapt_dev = &sc->sc_dev;
159 1.24 bouyer adapt->adapt_nchannels = 1;
160 1.24 bouyer adapt->adapt_openings = 7;
161 1.24 bouyer adapt->adapt_max_periph = 1;
162 1.24 bouyer adapt->adapt_request = sci_scsipi_request;
163 1.24 bouyer adapt->adapt_minphys = sci_minphys;
164 1.22 thorpej
165 1.24 bouyer /*
166 1.24 bouyer * Fill in the scsipi_channel.
167 1.24 bouyer */
168 1.24 bouyer memset(chan, 0, sizeof(*chan));
169 1.24 bouyer chan->chan_adapter = adapt;
170 1.24 bouyer chan->chan_bustype = &scsi_bustype;
171 1.24 bouyer chan->chan_channel = 0;
172 1.24 bouyer chan->chan_ntargets = 8;
173 1.24 bouyer chan->chan_nluns = 8;
174 1.24 bouyer chan->chan_id = 7;
175 1.2 chopps
176 1.2 chopps /*
177 1.2 chopps * attach all scsi units on us
178 1.2 chopps */
179 1.24 bouyer config_found(dp, chan, scsiprint);
180 1.1 chopps }
181 1.1 chopps
182 1.2 chopps int
183 1.2 chopps wstsc_dma_xfer_in (dev, len, buf, phase)
184 1.1 chopps struct sci_softc *dev;
185 1.1 chopps int len;
186 1.1 chopps register u_char *buf;
187 1.1 chopps int phase;
188 1.1 chopps {
189 1.1 chopps int wait = sci_data_wait;
190 1.1 chopps volatile register u_char *sci_dma = dev->sci_idata;
191 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
192 1.11 veego #ifdef DEBUG
193 1.11 veego u_char *obp = (u_char *) buf;
194 1.11 veego #endif
195 1.1 chopps
196 1.1 chopps QPRINTF(("supradma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
197 1.1 chopps
198 1.1 chopps *dev->sci_tcmd = phase;
199 1.1 chopps *dev->sci_icmd = 0;
200 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
201 1.1 chopps *dev->sci_irecv = 0;
202 1.1 chopps
203 1.1 chopps while (len >= 128) {
204 1.1 chopps wait = sci_data_wait;
205 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
206 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
207 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
208 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
209 1.1 chopps || --wait < 0) {
210 1.1 chopps #ifdef DEBUG
211 1.1 chopps if (sci_debug | 1)
212 1.16 christos printf("supradma2_in fail: l%d i%x w%d\n",
213 1.1 chopps len, *dev->sci_bus_csr, wait);
214 1.1 chopps #endif
215 1.1 chopps *dev->sci_mode = 0;
216 1.1 chopps return 0;
217 1.1 chopps }
218 1.1 chopps }
219 1.1 chopps
220 1.3 chopps #define R1 (*buf++ = *sci_dma)
221 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
222 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
223 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
224 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
225 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
226 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
227 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
228 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
229 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
230 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
231 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
232 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
233 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
234 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
235 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
236 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
237 1.1 chopps len -= 128;
238 1.1 chopps }
239 1.1 chopps
240 1.1 chopps while (len > 0) {
241 1.1 chopps wait = sci_data_wait;
242 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
243 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
244 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
245 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
246 1.1 chopps || --wait < 0) {
247 1.1 chopps #ifdef DEBUG
248 1.1 chopps if (sci_debug | 1)
249 1.16 christos printf("supradma1_in fail: l%d i%x w%d\n",
250 1.1 chopps len, *dev->sci_bus_csr, wait);
251 1.1 chopps #endif
252 1.1 chopps *dev->sci_mode = 0;
253 1.1 chopps return 0;
254 1.1 chopps }
255 1.1 chopps }
256 1.1 chopps
257 1.1 chopps *buf++ = *sci_dma;
258 1.1 chopps len--;
259 1.1 chopps }
260 1.1 chopps
261 1.1 chopps QPRINTF(("supradma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
262 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
263 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
264 1.1 chopps
265 1.1 chopps *dev->sci_mode = 0;
266 1.1 chopps return 0;
267 1.1 chopps }
268 1.1 chopps
269 1.2 chopps int
270 1.2 chopps wstsc_dma_xfer_out (dev, len, buf, phase)
271 1.1 chopps struct sci_softc *dev;
272 1.1 chopps int len;
273 1.1 chopps register u_char *buf;
274 1.1 chopps int phase;
275 1.1 chopps {
276 1.1 chopps int wait = sci_data_wait;
277 1.1 chopps volatile register u_char *sci_dma = dev->sci_data;
278 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
279 1.1 chopps
280 1.1 chopps QPRINTF(("supradma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
281 1.1 chopps
282 1.1 chopps QPRINTF(("supradma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
283 1.1 chopps len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
284 1.1 chopps buf[6], buf[7], buf[8], buf[9]));
285 1.1 chopps
286 1.1 chopps *dev->sci_tcmd = phase;
287 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
288 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
289 1.1 chopps *dev->sci_dma_send = 0;
290 1.1 chopps while (len > 0) {
291 1.1 chopps wait = sci_data_wait;
292 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
293 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
294 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
295 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
296 1.1 chopps || --wait < 0) {
297 1.1 chopps #ifdef DEBUG
298 1.1 chopps if (sci_debug)
299 1.16 christos printf("supradma_out fail: l%d i%x w%d\n",
300 1.11 veego len, *dev->sci_bus_csr, wait);
301 1.1 chopps #endif
302 1.1 chopps *dev->sci_mode = 0;
303 1.1 chopps return 0;
304 1.1 chopps }
305 1.1 chopps }
306 1.1 chopps
307 1.1 chopps *sci_dma = *buf++;
308 1.1 chopps len--;
309 1.1 chopps }
310 1.1 chopps
311 1.1 chopps wait = sci_data_wait;
312 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
313 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
314 1.1 chopps
315 1.1 chopps
316 1.1 chopps *dev->sci_mode = 0;
317 1.1 chopps *dev->sci_icmd = 0;
318 1.1 chopps return 0;
319 1.1 chopps }
320 1.1 chopps
321 1.1 chopps
322 1.2 chopps int
323 1.2 chopps wstsc_dma_xfer_in2 (dev, len, buf, phase)
324 1.1 chopps struct sci_softc *dev;
325 1.1 chopps int len;
326 1.1 chopps register u_short *buf;
327 1.1 chopps int phase;
328 1.1 chopps {
329 1.1 chopps volatile register u_short *sci_dma = (u_short *)(dev->sci_idata + 0x10);
330 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr + 0x10;
331 1.11 veego #ifdef DEBUG
332 1.11 veego u_char *obp = (u_char *) buf;
333 1.11 veego #endif
334 1.11 veego #if 0
335 1.11 veego int wait = sci_data_wait;
336 1.11 veego #endif
337 1.1 chopps
338 1.1 chopps QPRINTF(("supradma_in2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
339 1.1 chopps
340 1.1 chopps *dev->sci_tcmd = phase;
341 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
342 1.1 chopps *dev->sci_icmd = 0;
343 1.1 chopps *(dev->sci_irecv + 16) = 0;
344 1.1 chopps while (len >= 128) {
345 1.1 chopps #if 0
346 1.1 chopps wait = sci_data_wait;
347 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
348 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
349 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
350 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
351 1.1 chopps || --wait < 0) {
352 1.1 chopps #ifdef DEBUG
353 1.1 chopps if (sci_debug | 1)
354 1.16 christos printf("supradma2_in2 fail: l%d i%x w%d\n",
355 1.1 chopps len, *dev->sci_bus_csr, wait);
356 1.1 chopps #endif
357 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
358 1.1 chopps return 0;
359 1.1 chopps }
360 1.1 chopps }
361 1.1 chopps #else
362 1.1 chopps while (!(*sci_csr & SCI_CSR_DREQ))
363 1.1 chopps ;
364 1.1 chopps #endif
365 1.1 chopps
366 1.3 chopps #define R2 (*buf++ = *sci_dma)
367 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
368 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
369 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
370 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
371 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
372 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
373 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
374 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
375 1.1 chopps len -= 128;
376 1.1 chopps }
377 1.1 chopps while (len > 0) {
378 1.1 chopps #if 0
379 1.1 chopps wait = sci_data_wait;
380 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
381 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
382 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
383 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
384 1.1 chopps || --wait < 0) {
385 1.1 chopps #ifdef DEBUG
386 1.1 chopps if (sci_debug | 1)
387 1.16 christos printf("supradma1_in2 fail: l%d i%x w%d\n",
388 1.1 chopps len, *dev->sci_bus_csr, wait);
389 1.1 chopps #endif
390 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
391 1.1 chopps return 0;
392 1.1 chopps }
393 1.1 chopps }
394 1.1 chopps #else
395 1.1 chopps while (!(*sci_csr * SCI_CSR_DREQ))
396 1.1 chopps ;
397 1.1 chopps #endif
398 1.1 chopps
399 1.1 chopps *buf++ = *sci_dma;
400 1.1 chopps len -= 2;
401 1.1 chopps }
402 1.1 chopps
403 1.1 chopps QPRINTF(("supradma_in2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
404 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
405 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
406 1.1 chopps
407 1.1 chopps *dev->sci_irecv = 0;
408 1.1 chopps *dev->sci_mode = 0;
409 1.1 chopps return 0;
410 1.1 chopps }
411 1.1 chopps
412 1.2 chopps int
413 1.2 chopps wstsc_dma_xfer_out2 (dev, len, buf, phase)
414 1.1 chopps struct sci_softc *dev;
415 1.1 chopps int len;
416 1.1 chopps register u_short *buf;
417 1.1 chopps int phase;
418 1.1 chopps {
419 1.1 chopps volatile register u_short *sci_dma = (ushort *)(dev->sci_data + 0x10);
420 1.1 chopps volatile register u_char *sci_bus_csr = dev->sci_bus_csr;
421 1.11 veego #ifdef DEBUG
422 1.11 veego u_char *obp = (u_char *) buf;
423 1.11 veego #endif
424 1.11 veego #if 0
425 1.11 veego int wait = sci_data_wait;
426 1.11 veego #endif
427 1.1 chopps
428 1.1 chopps QPRINTF(("supradma_out2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
429 1.1 chopps
430 1.1 chopps QPRINTF(("supradma_out2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
431 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
432 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
433 1.1 chopps
434 1.1 chopps *dev->sci_tcmd = phase;
435 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
436 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
437 1.1 chopps *dev->sci_dma_send = 0;
438 1.3 chopps while (len > 64) {
439 1.3 chopps #if 0
440 1.3 chopps wait = sci_data_wait;
441 1.3 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
442 1.3 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
443 1.3 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
444 1.3 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
445 1.3 chopps || --wait < 0) {
446 1.3 chopps #ifdef DEBUG
447 1.3 chopps if (sci_debug)
448 1.16 christos printf("supradma_out2 fail: l%d i%x w%d\n",
449 1.3 chopps len, csr, wait);
450 1.3 chopps #endif
451 1.3 chopps *dev->sci_mode = 0;
452 1.3 chopps return 0;
453 1.3 chopps }
454 1.3 chopps }
455 1.3 chopps #else
456 1.3 chopps *dev->sci_mode = 0;
457 1.3 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
458 1.3 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
459 1.3 chopps ;
460 1.3 chopps *dev->sci_mode = SCI_MODE_DMA;
461 1.3 chopps *dev->sci_dma_send = 0;
462 1.3 chopps #endif
463 1.3 chopps
464 1.3 chopps #define W2 (*sci_dma = *buf++)
465 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
466 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
467 1.3 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
468 1.3 chopps ;
469 1.3 chopps len -= 64;
470 1.3 chopps }
471 1.3 chopps
472 1.1 chopps while (len > 0) {
473 1.1 chopps #if 0
474 1.1 chopps wait = sci_data_wait;
475 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
476 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
477 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
478 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
479 1.1 chopps || --wait < 0) {
480 1.1 chopps #ifdef DEBUG
481 1.1 chopps if (sci_debug)
482 1.16 christos printf("supradma_out2 fail: l%d i%x w%d\n",
483 1.1 chopps len, csr, wait);
484 1.1 chopps #endif
485 1.1 chopps *dev->sci_mode = 0;
486 1.1 chopps return 0;
487 1.1 chopps }
488 1.1 chopps }
489 1.1 chopps #else
490 1.1 chopps *dev->sci_mode = 0;
491 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
492 1.1 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
493 1.1 chopps ;
494 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
495 1.1 chopps *dev->sci_dma_send = 0;
496 1.1 chopps #endif
497 1.1 chopps
498 1.3 chopps *sci_dma = *buf++;
499 1.1 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
500 1.1 chopps ;
501 1.3 chopps len -= 2;
502 1.1 chopps }
503 1.1 chopps
504 1.1 chopps #if 0
505 1.1 chopps wait = sci_data_wait;
506 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
507 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
508 1.1 chopps #endif
509 1.1 chopps
510 1.1 chopps
511 1.1 chopps *dev->sci_irecv = 0;
512 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
513 1.1 chopps *dev->sci_mode = 0;
514 1.1 chopps *dev->sci_icmd = 0;
515 1.1 chopps return 0;
516 1.1 chopps }
517 1.1 chopps
518 1.2 chopps int
519 1.11 veego wstsc_intr(arg)
520 1.11 veego void *arg;
521 1.2 chopps {
522 1.11 veego struct sci_softc *dev = arg;
523 1.2 chopps u_char stat;
524 1.2 chopps
525 1.8 chopps if ((*(dev->sci_csr + 0x10) & SCI_CSR_INT) == 0)
526 1.8 chopps return (0);
527 1.8 chopps stat = *(dev->sci_iack + 0x10);
528 1.8 chopps return (1);
529 1.1 chopps }
530