wstsc.c revision 1.24.8.3 1 1.24.8.3 nathanw /* $NetBSD: wstsc.c,v 1.24.8.3 2002/10/18 02:35:06 nathanw Exp $ */
2 1.24.8.2 nathanw
3 1.24.8.2 nathanw /*
4 1.24.8.2 nathanw * Copyright (c) 1994 Michael L. Hitch
5 1.24.8.2 nathanw * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.24.8.2 nathanw * All rights reserved.
7 1.24.8.2 nathanw *
8 1.24.8.2 nathanw * Redistribution and use in source and binary forms, with or without
9 1.24.8.2 nathanw * modification, are permitted provided that the following conditions
10 1.24.8.2 nathanw * are met:
11 1.24.8.2 nathanw * 1. Redistributions of source code must retain the above copyright
12 1.24.8.2 nathanw * notice, this list of conditions and the following disclaimer.
13 1.24.8.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
14 1.24.8.2 nathanw * notice, this list of conditions and the following disclaimer in the
15 1.24.8.2 nathanw * documentation and/or other materials provided with the distribution.
16 1.24.8.2 nathanw * 3. All advertising materials mentioning features or use of this software
17 1.24.8.2 nathanw * must display the following acknowledgement:
18 1.24.8.2 nathanw * This product includes software developed by the University of
19 1.24.8.2 nathanw * California, Berkeley and its contributors.
20 1.24.8.2 nathanw * 4. Neither the name of the University nor the names of its contributors
21 1.24.8.2 nathanw * may be used to endorse or promote products derived from this software
22 1.24.8.2 nathanw * without specific prior written permission.
23 1.24.8.2 nathanw *
24 1.24.8.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.24.8.2 nathanw * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.24.8.2 nathanw * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.24.8.2 nathanw * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.24.8.2 nathanw * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.24.8.2 nathanw * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.24.8.2 nathanw * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.24.8.2 nathanw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.24.8.2 nathanw * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.24.8.2 nathanw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.24.8.2 nathanw * SUCH DAMAGE.
35 1.24.8.2 nathanw *
36 1.24.8.2 nathanw * @(#)supradma.c
37 1.24.8.2 nathanw */
38 1.24.8.2 nathanw
39 1.24.8.2 nathanw #include <sys/cdefs.h>
40 1.24.8.3 nathanw __KERNEL_RCSID(0, "$NetBSD: wstsc.c,v 1.24.8.3 2002/10/18 02:35:06 nathanw Exp $");
41 1.24.8.2 nathanw
42 1.24.8.2 nathanw #include <sys/param.h>
43 1.24.8.2 nathanw #include <sys/systm.h>
44 1.24.8.2 nathanw #include <sys/kernel.h>
45 1.24.8.2 nathanw #include <sys/device.h>
46 1.24.8.2 nathanw #include <dev/scsipi/scsi_all.h>
47 1.24.8.2 nathanw #include <dev/scsipi/scsipi_all.h>
48 1.24.8.2 nathanw #include <dev/scsipi/scsiconf.h>
49 1.24.8.2 nathanw #include <amiga/amiga/device.h>
50 1.24.8.2 nathanw #include <amiga/amiga/isr.h>
51 1.24.8.2 nathanw #include <amiga/dev/scireg.h>
52 1.24.8.2 nathanw #include <amiga/dev/scivar.h>
53 1.24.8.2 nathanw #include <amiga/dev/zbusvar.h>
54 1.24.8.2 nathanw
55 1.24.8.2 nathanw void wstscattach(struct device *, struct device *, void *);
56 1.24.8.2 nathanw int wstscmatch(struct device *, struct cfdata *, void *);
57 1.24.8.2 nathanw
58 1.24.8.2 nathanw int wstsc_dma_xfer_in(struct sci_softc *dev, int len,
59 1.24.8.2 nathanw register u_char *buf, int phase);
60 1.24.8.2 nathanw int wstsc_dma_xfer_out(struct sci_softc *dev, int len,
61 1.24.8.2 nathanw register u_char *buf, int phase);
62 1.24.8.2 nathanw int wstsc_dma_xfer_in2(struct sci_softc *dev, int len,
63 1.24.8.2 nathanw register u_short *buf, int phase);
64 1.24.8.2 nathanw int wstsc_dma_xfer_out2(struct sci_softc *dev, int len,
65 1.24.8.2 nathanw register u_short *buf, int phase);
66 1.24.8.2 nathanw int wstsc_intr(void *);
67 1.24.8.2 nathanw
68 1.24.8.2 nathanw #ifdef DEBUG
69 1.24.8.2 nathanw extern int sci_debug;
70 1.24.8.2 nathanw #define QPRINTF(a) if (sci_debug > 1) printf a
71 1.24.8.2 nathanw #else
72 1.24.8.2 nathanw #define QPRINTF(a)
73 1.24.8.2 nathanw #endif
74 1.24.8.2 nathanw
75 1.24.8.2 nathanw extern int sci_data_wait;
76 1.24.8.2 nathanw
77 1.24.8.2 nathanw int supradma_pseudo = 0; /* 0=none, 1=byte, 2=word */
78 1.24.8.2 nathanw
79 1.24.8.3 nathanw CFATTACH_DECL(wstsc, sizeof(struct sci_softc),
80 1.24.8.3 nathanw wstscmatch, wstscattach, NULL, NULL);
81 1.24.8.2 nathanw
82 1.24.8.2 nathanw /*
83 1.24.8.2 nathanw * if this a Supra WordSync board
84 1.24.8.2 nathanw */
85 1.24.8.2 nathanw int
86 1.24.8.2 nathanw wstscmatch(struct device *pdp, struct cfdata *cfp, void *auxp)
87 1.24.8.2 nathanw {
88 1.24.8.2 nathanw struct zbus_args *zap;
89 1.24.8.2 nathanw
90 1.24.8.2 nathanw zap = auxp;
91 1.24.8.2 nathanw
92 1.24.8.2 nathanw /*
93 1.24.8.2 nathanw * Check manufacturer and product id.
94 1.24.8.2 nathanw */
95 1.24.8.2 nathanw if (zap->manid == 1056 && (
96 1.24.8.2 nathanw zap->prodid == 12 || /* WordSync */
97 1.24.8.2 nathanw zap->prodid == 13)) /* ByteSync */
98 1.24.8.2 nathanw return(1);
99 1.24.8.2 nathanw else
100 1.24.8.2 nathanw return(0);
101 1.24.8.2 nathanw }
102 1.24.8.2 nathanw
103 1.24.8.2 nathanw void
104 1.24.8.2 nathanw wstscattach(struct device *pdp, struct device *dp, void *auxp)
105 1.24.8.2 nathanw {
106 1.24.8.2 nathanw volatile u_char *rp;
107 1.24.8.2 nathanw struct sci_softc *sc = (struct sci_softc *)dp;
108 1.24.8.2 nathanw struct zbus_args *zap;
109 1.24.8.2 nathanw struct scsipi_adapter *adapt = &sc->sc_adapter;
110 1.24.8.2 nathanw struct scsipi_channel *chan = &sc->sc_channel;
111 1.24.8.2 nathanw
112 1.24.8.2 nathanw printf("\n");
113 1.24.8.2 nathanw
114 1.24.8.2 nathanw zap = auxp;
115 1.24.8.2 nathanw
116 1.24.8.2 nathanw rp = zap->va;
117 1.24.8.2 nathanw /*
118 1.24.8.2 nathanw * set up 5380 register pointers
119 1.24.8.2 nathanw * (Needs check on which Supra board this is - for now,
120 1.24.8.2 nathanw * just do the WordSync)
121 1.24.8.2 nathanw */
122 1.24.8.2 nathanw sc->sci_data = rp + 0;
123 1.24.8.2 nathanw sc->sci_odata = rp + 0;
124 1.24.8.2 nathanw sc->sci_icmd = rp + 2;
125 1.24.8.2 nathanw sc->sci_mode = rp + 4;
126 1.24.8.2 nathanw sc->sci_tcmd = rp + 6;
127 1.24.8.2 nathanw sc->sci_bus_csr = rp + 8;
128 1.24.8.2 nathanw sc->sci_sel_enb = rp + 8;
129 1.24.8.2 nathanw sc->sci_csr = rp + 10;
130 1.24.8.2 nathanw sc->sci_dma_send = rp + 10;
131 1.24.8.2 nathanw sc->sci_idata = rp + 12;
132 1.24.8.2 nathanw sc->sci_trecv = rp + 12;
133 1.24.8.2 nathanw sc->sci_iack = rp + 14;
134 1.24.8.2 nathanw sc->sci_irecv = rp + 14;
135 1.24.8.2 nathanw
136 1.24.8.2 nathanw if (supradma_pseudo == 2) {
137 1.24.8.2 nathanw sc->dma_xfer_in = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_in2;
138 1.24.8.2 nathanw sc->dma_xfer_out = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_out2;
139 1.24.8.2 nathanw }
140 1.24.8.2 nathanw else if (supradma_pseudo == 1) {
141 1.24.8.2 nathanw sc->dma_xfer_in = wstsc_dma_xfer_in;
142 1.24.8.2 nathanw sc->dma_xfer_out = wstsc_dma_xfer_out;
143 1.24.8.2 nathanw }
144 1.24.8.2 nathanw
145 1.24.8.2 nathanw sc->sc_isr.isr_intr = wstsc_intr;
146 1.24.8.2 nathanw sc->sc_isr.isr_arg = sc;
147 1.24.8.2 nathanw sc->sc_isr.isr_ipl = 2;
148 1.24.8.2 nathanw add_isr(&sc->sc_isr);
149 1.24.8.2 nathanw
150 1.24.8.2 nathanw scireset(sc);
151 1.24.8.2 nathanw
152 1.24.8.2 nathanw /*
153 1.24.8.2 nathanw * Fill in the scsipi_adapter.
154 1.24.8.2 nathanw */
155 1.24.8.2 nathanw memset(adapt, 0, sizeof(*adapt));
156 1.24.8.2 nathanw adapt->adapt_dev = &sc->sc_dev;
157 1.24.8.2 nathanw adapt->adapt_nchannels = 1;
158 1.24.8.2 nathanw adapt->adapt_openings = 7;
159 1.24.8.2 nathanw adapt->adapt_max_periph = 1;
160 1.24.8.2 nathanw adapt->adapt_request = sci_scsipi_request;
161 1.24.8.2 nathanw adapt->adapt_minphys = sci_minphys;
162 1.24.8.2 nathanw
163 1.24.8.2 nathanw /*
164 1.24.8.2 nathanw * Fill in the scsipi_channel.
165 1.24.8.2 nathanw */
166 1.24.8.2 nathanw memset(chan, 0, sizeof(*chan));
167 1.24.8.2 nathanw chan->chan_adapter = adapt;
168 1.24.8.2 nathanw chan->chan_bustype = &scsi_bustype;
169 1.24.8.2 nathanw chan->chan_channel = 0;
170 1.24.8.2 nathanw chan->chan_ntargets = 8;
171 1.24.8.2 nathanw chan->chan_nluns = 8;
172 1.24.8.2 nathanw chan->chan_id = 7;
173 1.24.8.2 nathanw
174 1.24.8.2 nathanw /*
175 1.24.8.2 nathanw * attach all scsi units on us
176 1.24.8.2 nathanw */
177 1.24.8.2 nathanw config_found(dp, chan, scsiprint);
178 1.24.8.2 nathanw }
179 1.24.8.2 nathanw
180 1.24.8.2 nathanw int
181 1.24.8.2 nathanw wstsc_dma_xfer_in(struct sci_softc *dev, int len, register u_char *buf,
182 1.24.8.2 nathanw int phase)
183 1.24.8.2 nathanw {
184 1.24.8.2 nathanw int wait = sci_data_wait;
185 1.24.8.2 nathanw volatile register u_char *sci_dma = dev->sci_idata;
186 1.24.8.2 nathanw volatile register u_char *sci_csr = dev->sci_csr;
187 1.24.8.2 nathanw #ifdef DEBUG
188 1.24.8.2 nathanw u_char *obp = (u_char *) buf;
189 1.24.8.2 nathanw #endif
190 1.24.8.2 nathanw
191 1.24.8.2 nathanw QPRINTF(("supradma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
192 1.24.8.2 nathanw
193 1.24.8.2 nathanw *dev->sci_tcmd = phase;
194 1.24.8.2 nathanw *dev->sci_icmd = 0;
195 1.24.8.2 nathanw *dev->sci_mode = SCI_MODE_DMA;
196 1.24.8.2 nathanw *dev->sci_irecv = 0;
197 1.24.8.2 nathanw
198 1.24.8.2 nathanw while (len >= 128) {
199 1.24.8.2 nathanw wait = sci_data_wait;
200 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
201 1.24.8.2 nathanw (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
202 1.24.8.2 nathanw if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
203 1.24.8.2 nathanw || !(*dev->sci_bus_csr & SCI_BUS_BSY)
204 1.24.8.2 nathanw || --wait < 0) {
205 1.24.8.2 nathanw #ifdef DEBUG
206 1.24.8.2 nathanw if (sci_debug | 1)
207 1.24.8.2 nathanw printf("supradma2_in fail: l%d i%x w%d\n",
208 1.24.8.2 nathanw len, *dev->sci_bus_csr, wait);
209 1.24.8.2 nathanw #endif
210 1.24.8.2 nathanw *dev->sci_mode = 0;
211 1.24.8.2 nathanw return 0;
212 1.24.8.2 nathanw }
213 1.24.8.2 nathanw }
214 1.24.8.2 nathanw
215 1.24.8.2 nathanw #define R1 (*buf++ = *sci_dma)
216 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
217 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
218 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
219 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
220 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
221 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
222 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
223 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
224 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
225 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
226 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
227 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
228 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
229 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
230 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
231 1.24.8.2 nathanw R1; R1; R1; R1; R1; R1; R1; R1;
232 1.24.8.2 nathanw len -= 128;
233 1.24.8.2 nathanw }
234 1.24.8.2 nathanw
235 1.24.8.2 nathanw while (len > 0) {
236 1.24.8.2 nathanw wait = sci_data_wait;
237 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
238 1.24.8.2 nathanw (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
239 1.24.8.2 nathanw if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
240 1.24.8.2 nathanw || !(*dev->sci_bus_csr & SCI_BUS_BSY)
241 1.24.8.2 nathanw || --wait < 0) {
242 1.24.8.2 nathanw #ifdef DEBUG
243 1.24.8.2 nathanw if (sci_debug | 1)
244 1.24.8.2 nathanw printf("supradma1_in fail: l%d i%x w%d\n",
245 1.24.8.2 nathanw len, *dev->sci_bus_csr, wait);
246 1.24.8.2 nathanw #endif
247 1.24.8.2 nathanw *dev->sci_mode = 0;
248 1.24.8.2 nathanw return 0;
249 1.24.8.2 nathanw }
250 1.24.8.2 nathanw }
251 1.24.8.2 nathanw
252 1.24.8.2 nathanw *buf++ = *sci_dma;
253 1.24.8.2 nathanw len--;
254 1.24.8.2 nathanw }
255 1.24.8.2 nathanw
256 1.24.8.2 nathanw QPRINTF(("supradma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
257 1.24.8.2 nathanw len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
258 1.24.8.2 nathanw obp[6], obp[7], obp[8], obp[9]));
259 1.24.8.2 nathanw
260 1.24.8.2 nathanw *dev->sci_mode = 0;
261 1.24.8.2 nathanw return 0;
262 1.24.8.2 nathanw }
263 1.24.8.2 nathanw
264 1.24.8.2 nathanw int
265 1.24.8.2 nathanw wstsc_dma_xfer_out(struct sci_softc *dev, int len, register u_char *buf,
266 1.24.8.2 nathanw int phase)
267 1.24.8.2 nathanw {
268 1.24.8.2 nathanw int wait = sci_data_wait;
269 1.24.8.2 nathanw volatile register u_char *sci_dma = dev->sci_data;
270 1.24.8.2 nathanw volatile register u_char *sci_csr = dev->sci_csr;
271 1.24.8.2 nathanw
272 1.24.8.2 nathanw QPRINTF(("supradma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
273 1.24.8.2 nathanw
274 1.24.8.2 nathanw QPRINTF(("supradma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
275 1.24.8.2 nathanw len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
276 1.24.8.2 nathanw buf[6], buf[7], buf[8], buf[9]));
277 1.24.8.2 nathanw
278 1.24.8.2 nathanw *dev->sci_tcmd = phase;
279 1.24.8.2 nathanw *dev->sci_mode = SCI_MODE_DMA;
280 1.24.8.2 nathanw *dev->sci_icmd = SCI_ICMD_DATA;
281 1.24.8.2 nathanw *dev->sci_dma_send = 0;
282 1.24.8.2 nathanw while (len > 0) {
283 1.24.8.2 nathanw wait = sci_data_wait;
284 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
285 1.24.8.2 nathanw (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
286 1.24.8.2 nathanw if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
287 1.24.8.2 nathanw || !(*dev->sci_bus_csr & SCI_BUS_BSY)
288 1.24.8.2 nathanw || --wait < 0) {
289 1.24.8.2 nathanw #ifdef DEBUG
290 1.24.8.2 nathanw if (sci_debug)
291 1.24.8.2 nathanw printf("supradma_out fail: l%d i%x w%d\n",
292 1.24.8.2 nathanw len, *dev->sci_bus_csr, wait);
293 1.24.8.2 nathanw #endif
294 1.24.8.2 nathanw *dev->sci_mode = 0;
295 1.24.8.2 nathanw return 0;
296 1.24.8.2 nathanw }
297 1.24.8.2 nathanw }
298 1.24.8.2 nathanw
299 1.24.8.2 nathanw *sci_dma = *buf++;
300 1.24.8.2 nathanw len--;
301 1.24.8.2 nathanw }
302 1.24.8.2 nathanw
303 1.24.8.2 nathanw wait = sci_data_wait;
304 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
305 1.24.8.2 nathanw SCI_CSR_PHASE_MATCH && --wait);
306 1.24.8.2 nathanw
307 1.24.8.2 nathanw
308 1.24.8.2 nathanw *dev->sci_mode = 0;
309 1.24.8.2 nathanw *dev->sci_icmd = 0;
310 1.24.8.2 nathanw return 0;
311 1.24.8.2 nathanw }
312 1.24.8.2 nathanw
313 1.24.8.2 nathanw
314 1.24.8.2 nathanw int
315 1.24.8.2 nathanw wstsc_dma_xfer_in2(struct sci_softc *dev, int len, register u_short *buf,
316 1.24.8.2 nathanw int phase)
317 1.24.8.2 nathanw {
318 1.24.8.2 nathanw volatile register u_short *sci_dma = (u_short *)(dev->sci_idata + 0x10);
319 1.24.8.2 nathanw volatile register u_char *sci_csr = dev->sci_csr + 0x10;
320 1.24.8.2 nathanw #ifdef DEBUG
321 1.24.8.2 nathanw u_char *obp = (u_char *) buf;
322 1.24.8.2 nathanw #endif
323 1.24.8.2 nathanw #if 0
324 1.24.8.2 nathanw int wait = sci_data_wait;
325 1.24.8.2 nathanw #endif
326 1.24.8.2 nathanw
327 1.24.8.2 nathanw QPRINTF(("supradma_in2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
328 1.24.8.2 nathanw
329 1.24.8.2 nathanw *dev->sci_tcmd = phase;
330 1.24.8.2 nathanw *dev->sci_mode = SCI_MODE_DMA;
331 1.24.8.2 nathanw *dev->sci_icmd = 0;
332 1.24.8.2 nathanw *(dev->sci_irecv + 16) = 0;
333 1.24.8.2 nathanw while (len >= 128) {
334 1.24.8.2 nathanw #if 0
335 1.24.8.2 nathanw wait = sci_data_wait;
336 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
337 1.24.8.2 nathanw (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
338 1.24.8.2 nathanw if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
339 1.24.8.2 nathanw || !(*dev->sci_bus_csr & SCI_BUS_BSY)
340 1.24.8.2 nathanw || --wait < 0) {
341 1.24.8.2 nathanw #ifdef DEBUG
342 1.24.8.2 nathanw if (sci_debug | 1)
343 1.24.8.2 nathanw printf("supradma2_in2 fail: l%d i%x w%d\n",
344 1.24.8.2 nathanw len, *dev->sci_bus_csr, wait);
345 1.24.8.2 nathanw #endif
346 1.24.8.2 nathanw *dev->sci_mode &= ~SCI_MODE_DMA;
347 1.24.8.2 nathanw return 0;
348 1.24.8.2 nathanw }
349 1.24.8.2 nathanw }
350 1.24.8.2 nathanw #else
351 1.24.8.2 nathanw while (!(*sci_csr & SCI_CSR_DREQ))
352 1.24.8.2 nathanw ;
353 1.24.8.2 nathanw #endif
354 1.24.8.2 nathanw
355 1.24.8.2 nathanw #define R2 (*buf++ = *sci_dma)
356 1.24.8.2 nathanw R2; R2; R2; R2; R2; R2; R2; R2;
357 1.24.8.2 nathanw R2; R2; R2; R2; R2; R2; R2; R2;
358 1.24.8.2 nathanw R2; R2; R2; R2; R2; R2; R2; R2;
359 1.24.8.2 nathanw R2; R2; R2; R2; R2; R2; R2; R2;
360 1.24.8.2 nathanw R2; R2; R2; R2; R2; R2; R2; R2;
361 1.24.8.2 nathanw R2; R2; R2; R2; R2; R2; R2; R2;
362 1.24.8.2 nathanw R2; R2; R2; R2; R2; R2; R2; R2;
363 1.24.8.2 nathanw R2; R2; R2; R2; R2; R2; R2; R2;
364 1.24.8.2 nathanw len -= 128;
365 1.24.8.2 nathanw }
366 1.24.8.2 nathanw while (len > 0) {
367 1.24.8.2 nathanw #if 0
368 1.24.8.2 nathanw wait = sci_data_wait;
369 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
370 1.24.8.2 nathanw (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
371 1.24.8.2 nathanw if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
372 1.24.8.2 nathanw || !(*dev->sci_bus_csr & SCI_BUS_BSY)
373 1.24.8.2 nathanw || --wait < 0) {
374 1.24.8.2 nathanw #ifdef DEBUG
375 1.24.8.2 nathanw if (sci_debug | 1)
376 1.24.8.2 nathanw printf("supradma1_in2 fail: l%d i%x w%d\n",
377 1.24.8.2 nathanw len, *dev->sci_bus_csr, wait);
378 1.24.8.2 nathanw #endif
379 1.24.8.2 nathanw *dev->sci_mode &= ~SCI_MODE_DMA;
380 1.24.8.2 nathanw return 0;
381 1.24.8.2 nathanw }
382 1.24.8.2 nathanw }
383 1.24.8.2 nathanw #else
384 1.24.8.2 nathanw while (!(*sci_csr * SCI_CSR_DREQ))
385 1.24.8.2 nathanw ;
386 1.24.8.2 nathanw #endif
387 1.24.8.2 nathanw
388 1.24.8.2 nathanw *buf++ = *sci_dma;
389 1.24.8.2 nathanw len -= 2;
390 1.24.8.2 nathanw }
391 1.24.8.2 nathanw
392 1.24.8.2 nathanw QPRINTF(("supradma_in2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
393 1.24.8.2 nathanw len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
394 1.24.8.2 nathanw obp[6], obp[7], obp[8], obp[9]));
395 1.24.8.2 nathanw
396 1.24.8.2 nathanw *dev->sci_irecv = 0;
397 1.24.8.2 nathanw *dev->sci_mode = 0;
398 1.24.8.2 nathanw return 0;
399 1.24.8.2 nathanw }
400 1.24.8.2 nathanw
401 1.24.8.2 nathanw int
402 1.24.8.2 nathanw wstsc_dma_xfer_out2(struct sci_softc *dev, int len, register u_short *buf,
403 1.24.8.2 nathanw int phase)
404 1.24.8.2 nathanw {
405 1.24.8.2 nathanw volatile register u_short *sci_dma = (ushort *)(dev->sci_data + 0x10);
406 1.24.8.2 nathanw volatile register u_char *sci_bus_csr = dev->sci_bus_csr;
407 1.24.8.2 nathanw #ifdef DEBUG
408 1.24.8.2 nathanw u_char *obp = (u_char *) buf;
409 1.24.8.2 nathanw #endif
410 1.24.8.2 nathanw #if 0
411 1.24.8.2 nathanw int wait = sci_data_wait;
412 1.24.8.2 nathanw #endif
413 1.24.8.2 nathanw
414 1.24.8.2 nathanw QPRINTF(("supradma_out2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
415 1.24.8.2 nathanw
416 1.24.8.2 nathanw QPRINTF(("supradma_out2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
417 1.24.8.2 nathanw len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
418 1.24.8.2 nathanw obp[6], obp[7], obp[8], obp[9]));
419 1.24.8.2 nathanw
420 1.24.8.2 nathanw *dev->sci_tcmd = phase;
421 1.24.8.2 nathanw *dev->sci_mode = SCI_MODE_DMA;
422 1.24.8.2 nathanw *dev->sci_icmd = SCI_ICMD_DATA;
423 1.24.8.2 nathanw *dev->sci_dma_send = 0;
424 1.24.8.2 nathanw while (len > 64) {
425 1.24.8.2 nathanw #if 0
426 1.24.8.2 nathanw wait = sci_data_wait;
427 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
428 1.24.8.2 nathanw (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
429 1.24.8.2 nathanw if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
430 1.24.8.2 nathanw || !(*dev->sci_bus_csr & SCI_BUS_BSY)
431 1.24.8.2 nathanw || --wait < 0) {
432 1.24.8.2 nathanw #ifdef DEBUG
433 1.24.8.2 nathanw if (sci_debug)
434 1.24.8.2 nathanw printf("supradma_out2 fail: l%d i%x w%d\n",
435 1.24.8.2 nathanw len, csr, wait);
436 1.24.8.2 nathanw #endif
437 1.24.8.2 nathanw *dev->sci_mode = 0;
438 1.24.8.2 nathanw return 0;
439 1.24.8.2 nathanw }
440 1.24.8.2 nathanw }
441 1.24.8.2 nathanw #else
442 1.24.8.2 nathanw *dev->sci_mode = 0;
443 1.24.8.2 nathanw *dev->sci_icmd &= ~SCI_ICMD_ACK;
444 1.24.8.2 nathanw while (!(*sci_bus_csr & SCI_BUS_REQ))
445 1.24.8.2 nathanw ;
446 1.24.8.2 nathanw *dev->sci_mode = SCI_MODE_DMA;
447 1.24.8.2 nathanw *dev->sci_dma_send = 0;
448 1.24.8.2 nathanw #endif
449 1.24.8.2 nathanw
450 1.24.8.2 nathanw #define W2 (*sci_dma = *buf++)
451 1.24.8.2 nathanw W2; W2; W2; W2; W2; W2; W2; W2;
452 1.24.8.2 nathanw W2; W2; W2; W2; W2; W2; W2; W2;
453 1.24.8.2 nathanw if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
454 1.24.8.2 nathanw ;
455 1.24.8.2 nathanw len -= 64;
456 1.24.8.2 nathanw }
457 1.24.8.2 nathanw
458 1.24.8.2 nathanw while (len > 0) {
459 1.24.8.2 nathanw #if 0
460 1.24.8.2 nathanw wait = sci_data_wait;
461 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
462 1.24.8.2 nathanw (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
463 1.24.8.2 nathanw if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
464 1.24.8.2 nathanw || !(*dev->sci_bus_csr & SCI_BUS_BSY)
465 1.24.8.2 nathanw || --wait < 0) {
466 1.24.8.2 nathanw #ifdef DEBUG
467 1.24.8.2 nathanw if (sci_debug)
468 1.24.8.2 nathanw printf("supradma_out2 fail: l%d i%x w%d\n",
469 1.24.8.2 nathanw len, csr, wait);
470 1.24.8.2 nathanw #endif
471 1.24.8.2 nathanw *dev->sci_mode = 0;
472 1.24.8.2 nathanw return 0;
473 1.24.8.2 nathanw }
474 1.24.8.2 nathanw }
475 1.24.8.2 nathanw #else
476 1.24.8.2 nathanw *dev->sci_mode = 0;
477 1.24.8.2 nathanw *dev->sci_icmd &= ~SCI_ICMD_ACK;
478 1.24.8.2 nathanw while (!(*sci_bus_csr & SCI_BUS_REQ))
479 1.24.8.2 nathanw ;
480 1.24.8.2 nathanw *dev->sci_mode = SCI_MODE_DMA;
481 1.24.8.2 nathanw *dev->sci_dma_send = 0;
482 1.24.8.2 nathanw #endif
483 1.24.8.2 nathanw
484 1.24.8.2 nathanw *sci_dma = *buf++;
485 1.24.8.2 nathanw if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
486 1.24.8.2 nathanw ;
487 1.24.8.2 nathanw len -= 2;
488 1.24.8.2 nathanw }
489 1.24.8.2 nathanw
490 1.24.8.2 nathanw #if 0
491 1.24.8.2 nathanw wait = sci_data_wait;
492 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
493 1.24.8.2 nathanw SCI_CSR_PHASE_MATCH && --wait);
494 1.24.8.2 nathanw #endif
495 1.24.8.2 nathanw
496 1.24.8.2 nathanw
497 1.24.8.2 nathanw *dev->sci_irecv = 0;
498 1.24.8.2 nathanw *dev->sci_icmd &= ~SCI_ICMD_ACK;
499 1.24.8.2 nathanw *dev->sci_mode = 0;
500 1.24.8.2 nathanw *dev->sci_icmd = 0;
501 1.24.8.2 nathanw return 0;
502 1.24.8.2 nathanw }
503 1.24.8.2 nathanw
504 1.24.8.2 nathanw int
505 1.24.8.2 nathanw wstsc_intr(void *arg)
506 1.24.8.2 nathanw {
507 1.24.8.2 nathanw struct sci_softc *dev = arg;
508 1.24.8.2 nathanw u_char stat;
509 1.24.8.2 nathanw
510 1.24.8.2 nathanw if ((*(dev->sci_csr + 0x10) & SCI_CSR_INT) == 0)
511 1.24.8.2 nathanw return (0);
512 1.24.8.2 nathanw stat = *(dev->sci_iack + 0x10);
513 1.24.8.2 nathanw return (1);
514 1.24.8.2 nathanw }
515