wstsc.c revision 1.26 1 1.26 aymeric /* $NetBSD: wstsc.c,v 1.26 2002/01/28 09:57:04 aymeric Exp $ */
2 1.4 cgd
3 1.1 chopps /*
4 1.2 chopps * Copyright (c) 1994 Michael L. Hitch
5 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.1 chopps * All rights reserved.
7 1.1 chopps *
8 1.1 chopps * Redistribution and use in source and binary forms, with or without
9 1.1 chopps * modification, are permitted provided that the following conditions
10 1.1 chopps * are met:
11 1.1 chopps * 1. Redistributions of source code must retain the above copyright
12 1.1 chopps * notice, this list of conditions and the following disclaimer.
13 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 chopps * notice, this list of conditions and the following disclaimer in the
15 1.1 chopps * documentation and/or other materials provided with the distribution.
16 1.1 chopps * 3. All advertising materials mentioning features or use of this software
17 1.1 chopps * must display the following acknowledgement:
18 1.1 chopps * This product includes software developed by the University of
19 1.1 chopps * California, Berkeley and its contributors.
20 1.1 chopps * 4. Neither the name of the University nor the names of its contributors
21 1.1 chopps * may be used to endorse or promote products derived from this software
22 1.1 chopps * without specific prior written permission.
23 1.1 chopps *
24 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 chopps * SUCH DAMAGE.
35 1.1 chopps *
36 1.1 chopps * @(#)supradma.c
37 1.1 chopps */
38 1.26 aymeric
39 1.26 aymeric #include <sys/cdefs.h>
40 1.26 aymeric __KERNEL_RCSID(0, "$NetBSD: wstsc.c,v 1.26 2002/01/28 09:57:04 aymeric Exp $");
41 1.26 aymeric
42 1.2 chopps #include <sys/param.h>
43 1.2 chopps #include <sys/systm.h>
44 1.2 chopps #include <sys/kernel.h>
45 1.2 chopps #include <sys/device.h>
46 1.19 bouyer #include <dev/scsipi/scsi_all.h>
47 1.19 bouyer #include <dev/scsipi/scsipi_all.h>
48 1.19 bouyer #include <dev/scsipi/scsiconf.h>
49 1.2 chopps #include <amiga/amiga/device.h>
50 1.8 chopps #include <amiga/amiga/isr.h>
51 1.2 chopps #include <amiga/dev/scireg.h>
52 1.2 chopps #include <amiga/dev/scivar.h>
53 1.6 chopps #include <amiga/dev/zbusvar.h>
54 1.2 chopps
55 1.25 aymeric void wstscattach(struct device *, struct device *, void *);
56 1.25 aymeric int wstscmatch(struct device *, struct cfdata *, void *);
57 1.1 chopps
58 1.25 aymeric int wstsc_dma_xfer_in(struct sci_softc *dev, int len,
59 1.25 aymeric register u_char *buf, int phase);
60 1.25 aymeric int wstsc_dma_xfer_out(struct sci_softc *dev, int len,
61 1.25 aymeric register u_char *buf, int phase);
62 1.25 aymeric int wstsc_dma_xfer_in2(struct sci_softc *dev, int len,
63 1.25 aymeric register u_short *buf, int phase);
64 1.25 aymeric int wstsc_dma_xfer_out2(struct sci_softc *dev, int len,
65 1.25 aymeric register u_short *buf, int phase);
66 1.25 aymeric int wstsc_intr(void *);
67 1.1 chopps
68 1.2 chopps #ifdef DEBUG
69 1.2 chopps extern int sci_debug;
70 1.16 christos #define QPRINTF(a) if (sci_debug > 1) printf a
71 1.11 veego #else
72 1.11 veego #define QPRINTF(a)
73 1.2 chopps #endif
74 1.1 chopps
75 1.2 chopps extern int sci_data_wait;
76 1.1 chopps
77 1.1 chopps int supradma_pseudo = 0; /* 0=none, 1=byte, 2=word */
78 1.1 chopps
79 1.10 thorpej struct cfattach wstsc_ca = {
80 1.10 thorpej sizeof(struct sci_softc), wstscmatch, wstscattach
81 1.10 thorpej };
82 1.1 chopps
83 1.2 chopps /*
84 1.2 chopps * if this a Supra WordSync board
85 1.2 chopps */
86 1.2 chopps int
87 1.25 aymeric wstscmatch(struct device *pdp, struct cfdata *cfp, void *auxp)
88 1.2 chopps {
89 1.6 chopps struct zbus_args *zap;
90 1.1 chopps
91 1.2 chopps zap = auxp;
92 1.1 chopps
93 1.2 chopps /*
94 1.2 chopps * Check manufacturer and product id.
95 1.2 chopps */
96 1.9 chopps if (zap->manid == 1056 && (
97 1.9 chopps zap->prodid == 12 || /* WordSync */
98 1.9 chopps zap->prodid == 13)) /* ByteSync */
99 1.2 chopps return(1);
100 1.2 chopps else
101 1.2 chopps return(0);
102 1.2 chopps }
103 1.1 chopps
104 1.1 chopps void
105 1.25 aymeric wstscattach(struct device *pdp, struct device *dp, void *auxp)
106 1.1 chopps {
107 1.2 chopps volatile u_char *rp;
108 1.24 bouyer struct sci_softc *sc = (struct sci_softc *)dp;
109 1.6 chopps struct zbus_args *zap;
110 1.24 bouyer struct scsipi_adapter *adapt = &sc->sc_adapter;
111 1.24 bouyer struct scsipi_channel *chan = &sc->sc_channel;
112 1.2 chopps
113 1.16 christos printf("\n");
114 1.3 chopps
115 1.2 chopps zap = auxp;
116 1.25 aymeric
117 1.2 chopps rp = zap->va;
118 1.2 chopps /*
119 1.2 chopps * set up 5380 register pointers
120 1.2 chopps * (Needs check on which Supra board this is - for now,
121 1.2 chopps * just do the WordSync)
122 1.2 chopps */
123 1.2 chopps sc->sci_data = rp + 0;
124 1.2 chopps sc->sci_odata = rp + 0;
125 1.2 chopps sc->sci_icmd = rp + 2;
126 1.2 chopps sc->sci_mode = rp + 4;
127 1.2 chopps sc->sci_tcmd = rp + 6;
128 1.2 chopps sc->sci_bus_csr = rp + 8;
129 1.2 chopps sc->sci_sel_enb = rp + 8;
130 1.2 chopps sc->sci_csr = rp + 10;
131 1.2 chopps sc->sci_dma_send = rp + 10;
132 1.2 chopps sc->sci_idata = rp + 12;
133 1.2 chopps sc->sci_trecv = rp + 12;
134 1.2 chopps sc->sci_iack = rp + 14;
135 1.2 chopps sc->sci_irecv = rp + 14;
136 1.2 chopps
137 1.1 chopps if (supradma_pseudo == 2) {
138 1.12 mhitch sc->dma_xfer_in = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_in2;
139 1.12 mhitch sc->dma_xfer_out = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_out2;
140 1.2 chopps }
141 1.2 chopps else if (supradma_pseudo == 1) {
142 1.2 chopps sc->dma_xfer_in = wstsc_dma_xfer_in;
143 1.2 chopps sc->dma_xfer_out = wstsc_dma_xfer_out;
144 1.1 chopps }
145 1.2 chopps
146 1.8 chopps sc->sc_isr.isr_intr = wstsc_intr;
147 1.8 chopps sc->sc_isr.isr_arg = sc;
148 1.8 chopps sc->sc_isr.isr_ipl = 2;
149 1.8 chopps add_isr(&sc->sc_isr);
150 1.8 chopps
151 1.2 chopps scireset(sc);
152 1.2 chopps
153 1.24 bouyer /*
154 1.24 bouyer * Fill in the scsipi_adapter.
155 1.24 bouyer */
156 1.24 bouyer memset(adapt, 0, sizeof(*adapt));
157 1.24 bouyer adapt->adapt_dev = &sc->sc_dev;
158 1.24 bouyer adapt->adapt_nchannels = 1;
159 1.24 bouyer adapt->adapt_openings = 7;
160 1.24 bouyer adapt->adapt_max_periph = 1;
161 1.24 bouyer adapt->adapt_request = sci_scsipi_request;
162 1.24 bouyer adapt->adapt_minphys = sci_minphys;
163 1.22 thorpej
164 1.24 bouyer /*
165 1.24 bouyer * Fill in the scsipi_channel.
166 1.24 bouyer */
167 1.24 bouyer memset(chan, 0, sizeof(*chan));
168 1.24 bouyer chan->chan_adapter = adapt;
169 1.24 bouyer chan->chan_bustype = &scsi_bustype;
170 1.24 bouyer chan->chan_channel = 0;
171 1.24 bouyer chan->chan_ntargets = 8;
172 1.24 bouyer chan->chan_nluns = 8;
173 1.24 bouyer chan->chan_id = 7;
174 1.2 chopps
175 1.2 chopps /*
176 1.2 chopps * attach all scsi units on us
177 1.2 chopps */
178 1.24 bouyer config_found(dp, chan, scsiprint);
179 1.1 chopps }
180 1.1 chopps
181 1.2 chopps int
182 1.25 aymeric wstsc_dma_xfer_in(struct sci_softc *dev, int len, register u_char *buf,
183 1.25 aymeric int phase)
184 1.1 chopps {
185 1.1 chopps int wait = sci_data_wait;
186 1.1 chopps volatile register u_char *sci_dma = dev->sci_idata;
187 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
188 1.11 veego #ifdef DEBUG
189 1.11 veego u_char *obp = (u_char *) buf;
190 1.11 veego #endif
191 1.1 chopps
192 1.1 chopps QPRINTF(("supradma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
193 1.1 chopps
194 1.1 chopps *dev->sci_tcmd = phase;
195 1.1 chopps *dev->sci_icmd = 0;
196 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
197 1.1 chopps *dev->sci_irecv = 0;
198 1.1 chopps
199 1.1 chopps while (len >= 128) {
200 1.1 chopps wait = sci_data_wait;
201 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
202 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
203 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
204 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
205 1.1 chopps || --wait < 0) {
206 1.1 chopps #ifdef DEBUG
207 1.1 chopps if (sci_debug | 1)
208 1.16 christos printf("supradma2_in fail: l%d i%x w%d\n",
209 1.1 chopps len, *dev->sci_bus_csr, wait);
210 1.1 chopps #endif
211 1.1 chopps *dev->sci_mode = 0;
212 1.1 chopps return 0;
213 1.1 chopps }
214 1.1 chopps }
215 1.1 chopps
216 1.3 chopps #define R1 (*buf++ = *sci_dma)
217 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
218 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
219 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
220 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
221 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
222 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
223 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
224 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
225 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
226 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
227 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
228 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
229 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
230 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
231 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
232 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
233 1.1 chopps len -= 128;
234 1.1 chopps }
235 1.1 chopps
236 1.1 chopps while (len > 0) {
237 1.1 chopps wait = sci_data_wait;
238 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
239 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
240 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
241 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
242 1.1 chopps || --wait < 0) {
243 1.1 chopps #ifdef DEBUG
244 1.1 chopps if (sci_debug | 1)
245 1.16 christos printf("supradma1_in fail: l%d i%x w%d\n",
246 1.1 chopps len, *dev->sci_bus_csr, wait);
247 1.1 chopps #endif
248 1.1 chopps *dev->sci_mode = 0;
249 1.1 chopps return 0;
250 1.1 chopps }
251 1.1 chopps }
252 1.1 chopps
253 1.1 chopps *buf++ = *sci_dma;
254 1.1 chopps len--;
255 1.1 chopps }
256 1.1 chopps
257 1.1 chopps QPRINTF(("supradma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
258 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
259 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
260 1.1 chopps
261 1.1 chopps *dev->sci_mode = 0;
262 1.1 chopps return 0;
263 1.1 chopps }
264 1.1 chopps
265 1.2 chopps int
266 1.25 aymeric wstsc_dma_xfer_out(struct sci_softc *dev, int len, register u_char *buf,
267 1.25 aymeric int phase)
268 1.1 chopps {
269 1.1 chopps int wait = sci_data_wait;
270 1.1 chopps volatile register u_char *sci_dma = dev->sci_data;
271 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
272 1.1 chopps
273 1.1 chopps QPRINTF(("supradma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
274 1.1 chopps
275 1.1 chopps QPRINTF(("supradma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
276 1.1 chopps len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
277 1.1 chopps buf[6], buf[7], buf[8], buf[9]));
278 1.1 chopps
279 1.1 chopps *dev->sci_tcmd = phase;
280 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
281 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
282 1.1 chopps *dev->sci_dma_send = 0;
283 1.1 chopps while (len > 0) {
284 1.1 chopps wait = sci_data_wait;
285 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
286 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
287 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
288 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
289 1.1 chopps || --wait < 0) {
290 1.1 chopps #ifdef DEBUG
291 1.1 chopps if (sci_debug)
292 1.16 christos printf("supradma_out fail: l%d i%x w%d\n",
293 1.11 veego len, *dev->sci_bus_csr, wait);
294 1.1 chopps #endif
295 1.1 chopps *dev->sci_mode = 0;
296 1.1 chopps return 0;
297 1.1 chopps }
298 1.1 chopps }
299 1.1 chopps
300 1.1 chopps *sci_dma = *buf++;
301 1.1 chopps len--;
302 1.1 chopps }
303 1.1 chopps
304 1.1 chopps wait = sci_data_wait;
305 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
306 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
307 1.1 chopps
308 1.1 chopps
309 1.1 chopps *dev->sci_mode = 0;
310 1.1 chopps *dev->sci_icmd = 0;
311 1.1 chopps return 0;
312 1.1 chopps }
313 1.1 chopps
314 1.1 chopps
315 1.2 chopps int
316 1.25 aymeric wstsc_dma_xfer_in2(struct sci_softc *dev, int len, register u_short *buf,
317 1.25 aymeric int phase)
318 1.1 chopps {
319 1.1 chopps volatile register u_short *sci_dma = (u_short *)(dev->sci_idata + 0x10);
320 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr + 0x10;
321 1.11 veego #ifdef DEBUG
322 1.11 veego u_char *obp = (u_char *) buf;
323 1.11 veego #endif
324 1.11 veego #if 0
325 1.11 veego int wait = sci_data_wait;
326 1.11 veego #endif
327 1.1 chopps
328 1.1 chopps QPRINTF(("supradma_in2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
329 1.1 chopps
330 1.1 chopps *dev->sci_tcmd = phase;
331 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
332 1.1 chopps *dev->sci_icmd = 0;
333 1.1 chopps *(dev->sci_irecv + 16) = 0;
334 1.1 chopps while (len >= 128) {
335 1.1 chopps #if 0
336 1.1 chopps wait = sci_data_wait;
337 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
338 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
339 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
340 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
341 1.1 chopps || --wait < 0) {
342 1.1 chopps #ifdef DEBUG
343 1.1 chopps if (sci_debug | 1)
344 1.16 christos printf("supradma2_in2 fail: l%d i%x w%d\n",
345 1.1 chopps len, *dev->sci_bus_csr, wait);
346 1.1 chopps #endif
347 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
348 1.1 chopps return 0;
349 1.1 chopps }
350 1.1 chopps }
351 1.1 chopps #else
352 1.1 chopps while (!(*sci_csr & SCI_CSR_DREQ))
353 1.1 chopps ;
354 1.1 chopps #endif
355 1.1 chopps
356 1.3 chopps #define R2 (*buf++ = *sci_dma)
357 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
358 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
359 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
360 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
361 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
362 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
363 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
364 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
365 1.1 chopps len -= 128;
366 1.1 chopps }
367 1.1 chopps while (len > 0) {
368 1.1 chopps #if 0
369 1.1 chopps wait = sci_data_wait;
370 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
371 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
372 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
373 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
374 1.1 chopps || --wait < 0) {
375 1.1 chopps #ifdef DEBUG
376 1.1 chopps if (sci_debug | 1)
377 1.16 christos printf("supradma1_in2 fail: l%d i%x w%d\n",
378 1.1 chopps len, *dev->sci_bus_csr, wait);
379 1.1 chopps #endif
380 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
381 1.1 chopps return 0;
382 1.1 chopps }
383 1.1 chopps }
384 1.1 chopps #else
385 1.1 chopps while (!(*sci_csr * SCI_CSR_DREQ))
386 1.1 chopps ;
387 1.1 chopps #endif
388 1.1 chopps
389 1.1 chopps *buf++ = *sci_dma;
390 1.1 chopps len -= 2;
391 1.1 chopps }
392 1.1 chopps
393 1.1 chopps QPRINTF(("supradma_in2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
394 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
395 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
396 1.1 chopps
397 1.1 chopps *dev->sci_irecv = 0;
398 1.1 chopps *dev->sci_mode = 0;
399 1.1 chopps return 0;
400 1.1 chopps }
401 1.1 chopps
402 1.2 chopps int
403 1.25 aymeric wstsc_dma_xfer_out2(struct sci_softc *dev, int len, register u_short *buf,
404 1.25 aymeric int phase)
405 1.1 chopps {
406 1.1 chopps volatile register u_short *sci_dma = (ushort *)(dev->sci_data + 0x10);
407 1.1 chopps volatile register u_char *sci_bus_csr = dev->sci_bus_csr;
408 1.11 veego #ifdef DEBUG
409 1.11 veego u_char *obp = (u_char *) buf;
410 1.11 veego #endif
411 1.11 veego #if 0
412 1.11 veego int wait = sci_data_wait;
413 1.11 veego #endif
414 1.1 chopps
415 1.1 chopps QPRINTF(("supradma_out2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
416 1.1 chopps
417 1.1 chopps QPRINTF(("supradma_out2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
418 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
419 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
420 1.1 chopps
421 1.1 chopps *dev->sci_tcmd = phase;
422 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
423 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
424 1.1 chopps *dev->sci_dma_send = 0;
425 1.3 chopps while (len > 64) {
426 1.3 chopps #if 0
427 1.3 chopps wait = sci_data_wait;
428 1.3 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
429 1.3 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
430 1.3 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
431 1.3 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
432 1.3 chopps || --wait < 0) {
433 1.3 chopps #ifdef DEBUG
434 1.3 chopps if (sci_debug)
435 1.16 christos printf("supradma_out2 fail: l%d i%x w%d\n",
436 1.3 chopps len, csr, wait);
437 1.3 chopps #endif
438 1.3 chopps *dev->sci_mode = 0;
439 1.3 chopps return 0;
440 1.3 chopps }
441 1.3 chopps }
442 1.3 chopps #else
443 1.3 chopps *dev->sci_mode = 0;
444 1.3 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
445 1.3 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
446 1.3 chopps ;
447 1.3 chopps *dev->sci_mode = SCI_MODE_DMA;
448 1.3 chopps *dev->sci_dma_send = 0;
449 1.3 chopps #endif
450 1.3 chopps
451 1.3 chopps #define W2 (*sci_dma = *buf++)
452 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
453 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
454 1.3 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
455 1.3 chopps ;
456 1.3 chopps len -= 64;
457 1.3 chopps }
458 1.3 chopps
459 1.1 chopps while (len > 0) {
460 1.1 chopps #if 0
461 1.1 chopps wait = sci_data_wait;
462 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
463 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
464 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
465 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
466 1.1 chopps || --wait < 0) {
467 1.1 chopps #ifdef DEBUG
468 1.1 chopps if (sci_debug)
469 1.16 christos printf("supradma_out2 fail: l%d i%x w%d\n",
470 1.1 chopps len, csr, wait);
471 1.1 chopps #endif
472 1.1 chopps *dev->sci_mode = 0;
473 1.1 chopps return 0;
474 1.1 chopps }
475 1.1 chopps }
476 1.1 chopps #else
477 1.1 chopps *dev->sci_mode = 0;
478 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
479 1.1 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
480 1.1 chopps ;
481 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
482 1.1 chopps *dev->sci_dma_send = 0;
483 1.1 chopps #endif
484 1.1 chopps
485 1.3 chopps *sci_dma = *buf++;
486 1.1 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
487 1.1 chopps ;
488 1.3 chopps len -= 2;
489 1.1 chopps }
490 1.1 chopps
491 1.1 chopps #if 0
492 1.1 chopps wait = sci_data_wait;
493 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
494 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
495 1.1 chopps #endif
496 1.1 chopps
497 1.1 chopps
498 1.1 chopps *dev->sci_irecv = 0;
499 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
500 1.1 chopps *dev->sci_mode = 0;
501 1.1 chopps *dev->sci_icmd = 0;
502 1.1 chopps return 0;
503 1.1 chopps }
504 1.1 chopps
505 1.2 chopps int
506 1.25 aymeric wstsc_intr(void *arg)
507 1.2 chopps {
508 1.11 veego struct sci_softc *dev = arg;
509 1.2 chopps u_char stat;
510 1.2 chopps
511 1.8 chopps if ((*(dev->sci_csr + 0x10) & SCI_CSR_INT) == 0)
512 1.8 chopps return (0);
513 1.8 chopps stat = *(dev->sci_iack + 0x10);
514 1.8 chopps return (1);
515 1.1 chopps }
516