wstsc.c revision 1.29 1 1.29 agc /* $NetBSD: wstsc.c,v 1.29 2003/08/07 16:26:45 agc Exp $ */
2 1.4 cgd
3 1.1 chopps /*
4 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California.
5 1.1 chopps * All rights reserved.
6 1.1 chopps *
7 1.1 chopps * Redistribution and use in source and binary forms, with or without
8 1.1 chopps * modification, are permitted provided that the following conditions
9 1.1 chopps * are met:
10 1.1 chopps * 1. Redistributions of source code must retain the above copyright
11 1.1 chopps * notice, this list of conditions and the following disclaimer.
12 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 chopps * notice, this list of conditions and the following disclaimer in the
14 1.1 chopps * documentation and/or other materials provided with the distribution.
15 1.29 agc * 3. Neither the name of the University nor the names of its contributors
16 1.29 agc * may be used to endorse or promote products derived from this software
17 1.29 agc * without specific prior written permission.
18 1.29 agc *
19 1.29 agc * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
20 1.29 agc * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21 1.29 agc * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 1.29 agc * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
23 1.29 agc * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
24 1.29 agc * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
25 1.29 agc * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26 1.29 agc * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
27 1.29 agc * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 1.29 agc * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 1.29 agc * SUCH DAMAGE.
30 1.29 agc *
31 1.29 agc * @(#)supradma.c
32 1.29 agc */
33 1.29 agc
34 1.29 agc /*
35 1.29 agc * Copyright (c) 1994 Michael L. Hitch
36 1.29 agc *
37 1.29 agc * Redistribution and use in source and binary forms, with or without
38 1.29 agc * modification, are permitted provided that the following conditions
39 1.29 agc * are met:
40 1.29 agc * 1. Redistributions of source code must retain the above copyright
41 1.29 agc * notice, this list of conditions and the following disclaimer.
42 1.29 agc * 2. Redistributions in binary form must reproduce the above copyright
43 1.29 agc * notice, this list of conditions and the following disclaimer in the
44 1.29 agc * documentation and/or other materials provided with the distribution.
45 1.1 chopps * 3. All advertising materials mentioning features or use of this software
46 1.1 chopps * must display the following acknowledgement:
47 1.1 chopps * This product includes software developed by the University of
48 1.1 chopps * California, Berkeley and its contributors.
49 1.1 chopps * 4. Neither the name of the University nor the names of its contributors
50 1.1 chopps * may be used to endorse or promote products derived from this software
51 1.1 chopps * without specific prior written permission.
52 1.1 chopps *
53 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
54 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
55 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
56 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
57 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
58 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
59 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
60 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
61 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
62 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
63 1.1 chopps * SUCH DAMAGE.
64 1.1 chopps *
65 1.1 chopps * @(#)supradma.c
66 1.1 chopps */
67 1.26 aymeric
68 1.26 aymeric #include <sys/cdefs.h>
69 1.29 agc __KERNEL_RCSID(0, "$NetBSD: wstsc.c,v 1.29 2003/08/07 16:26:45 agc Exp $");
70 1.26 aymeric
71 1.2 chopps #include <sys/param.h>
72 1.2 chopps #include <sys/systm.h>
73 1.2 chopps #include <sys/kernel.h>
74 1.2 chopps #include <sys/device.h>
75 1.19 bouyer #include <dev/scsipi/scsi_all.h>
76 1.19 bouyer #include <dev/scsipi/scsipi_all.h>
77 1.19 bouyer #include <dev/scsipi/scsiconf.h>
78 1.2 chopps #include <amiga/amiga/device.h>
79 1.8 chopps #include <amiga/amiga/isr.h>
80 1.2 chopps #include <amiga/dev/scireg.h>
81 1.2 chopps #include <amiga/dev/scivar.h>
82 1.6 chopps #include <amiga/dev/zbusvar.h>
83 1.2 chopps
84 1.25 aymeric void wstscattach(struct device *, struct device *, void *);
85 1.25 aymeric int wstscmatch(struct device *, struct cfdata *, void *);
86 1.1 chopps
87 1.25 aymeric int wstsc_dma_xfer_in(struct sci_softc *dev, int len,
88 1.25 aymeric register u_char *buf, int phase);
89 1.25 aymeric int wstsc_dma_xfer_out(struct sci_softc *dev, int len,
90 1.25 aymeric register u_char *buf, int phase);
91 1.25 aymeric int wstsc_dma_xfer_in2(struct sci_softc *dev, int len,
92 1.25 aymeric register u_short *buf, int phase);
93 1.25 aymeric int wstsc_dma_xfer_out2(struct sci_softc *dev, int len,
94 1.25 aymeric register u_short *buf, int phase);
95 1.25 aymeric int wstsc_intr(void *);
96 1.1 chopps
97 1.2 chopps #ifdef DEBUG
98 1.2 chopps extern int sci_debug;
99 1.16 christos #define QPRINTF(a) if (sci_debug > 1) printf a
100 1.11 veego #else
101 1.11 veego #define QPRINTF(a)
102 1.2 chopps #endif
103 1.1 chopps
104 1.2 chopps extern int sci_data_wait;
105 1.1 chopps
106 1.1 chopps int supradma_pseudo = 0; /* 0=none, 1=byte, 2=word */
107 1.1 chopps
108 1.28 thorpej CFATTACH_DECL(wstsc, sizeof(struct sci_softc),
109 1.28 thorpej wstscmatch, wstscattach, NULL, NULL);
110 1.1 chopps
111 1.2 chopps /*
112 1.2 chopps * if this a Supra WordSync board
113 1.2 chopps */
114 1.2 chopps int
115 1.25 aymeric wstscmatch(struct device *pdp, struct cfdata *cfp, void *auxp)
116 1.2 chopps {
117 1.6 chopps struct zbus_args *zap;
118 1.1 chopps
119 1.2 chopps zap = auxp;
120 1.1 chopps
121 1.2 chopps /*
122 1.2 chopps * Check manufacturer and product id.
123 1.2 chopps */
124 1.9 chopps if (zap->manid == 1056 && (
125 1.9 chopps zap->prodid == 12 || /* WordSync */
126 1.9 chopps zap->prodid == 13)) /* ByteSync */
127 1.2 chopps return(1);
128 1.2 chopps else
129 1.2 chopps return(0);
130 1.2 chopps }
131 1.1 chopps
132 1.1 chopps void
133 1.25 aymeric wstscattach(struct device *pdp, struct device *dp, void *auxp)
134 1.1 chopps {
135 1.2 chopps volatile u_char *rp;
136 1.24 bouyer struct sci_softc *sc = (struct sci_softc *)dp;
137 1.6 chopps struct zbus_args *zap;
138 1.24 bouyer struct scsipi_adapter *adapt = &sc->sc_adapter;
139 1.24 bouyer struct scsipi_channel *chan = &sc->sc_channel;
140 1.2 chopps
141 1.16 christos printf("\n");
142 1.3 chopps
143 1.2 chopps zap = auxp;
144 1.25 aymeric
145 1.2 chopps rp = zap->va;
146 1.2 chopps /*
147 1.2 chopps * set up 5380 register pointers
148 1.2 chopps * (Needs check on which Supra board this is - for now,
149 1.2 chopps * just do the WordSync)
150 1.2 chopps */
151 1.2 chopps sc->sci_data = rp + 0;
152 1.2 chopps sc->sci_odata = rp + 0;
153 1.2 chopps sc->sci_icmd = rp + 2;
154 1.2 chopps sc->sci_mode = rp + 4;
155 1.2 chopps sc->sci_tcmd = rp + 6;
156 1.2 chopps sc->sci_bus_csr = rp + 8;
157 1.2 chopps sc->sci_sel_enb = rp + 8;
158 1.2 chopps sc->sci_csr = rp + 10;
159 1.2 chopps sc->sci_dma_send = rp + 10;
160 1.2 chopps sc->sci_idata = rp + 12;
161 1.2 chopps sc->sci_trecv = rp + 12;
162 1.2 chopps sc->sci_iack = rp + 14;
163 1.2 chopps sc->sci_irecv = rp + 14;
164 1.2 chopps
165 1.1 chopps if (supradma_pseudo == 2) {
166 1.12 mhitch sc->dma_xfer_in = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_in2;
167 1.12 mhitch sc->dma_xfer_out = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_out2;
168 1.2 chopps }
169 1.2 chopps else if (supradma_pseudo == 1) {
170 1.2 chopps sc->dma_xfer_in = wstsc_dma_xfer_in;
171 1.2 chopps sc->dma_xfer_out = wstsc_dma_xfer_out;
172 1.1 chopps }
173 1.2 chopps
174 1.8 chopps sc->sc_isr.isr_intr = wstsc_intr;
175 1.8 chopps sc->sc_isr.isr_arg = sc;
176 1.8 chopps sc->sc_isr.isr_ipl = 2;
177 1.8 chopps add_isr(&sc->sc_isr);
178 1.8 chopps
179 1.2 chopps scireset(sc);
180 1.2 chopps
181 1.24 bouyer /*
182 1.24 bouyer * Fill in the scsipi_adapter.
183 1.24 bouyer */
184 1.24 bouyer memset(adapt, 0, sizeof(*adapt));
185 1.24 bouyer adapt->adapt_dev = &sc->sc_dev;
186 1.24 bouyer adapt->adapt_nchannels = 1;
187 1.24 bouyer adapt->adapt_openings = 7;
188 1.24 bouyer adapt->adapt_max_periph = 1;
189 1.24 bouyer adapt->adapt_request = sci_scsipi_request;
190 1.24 bouyer adapt->adapt_minphys = sci_minphys;
191 1.22 thorpej
192 1.24 bouyer /*
193 1.24 bouyer * Fill in the scsipi_channel.
194 1.24 bouyer */
195 1.24 bouyer memset(chan, 0, sizeof(*chan));
196 1.24 bouyer chan->chan_adapter = adapt;
197 1.24 bouyer chan->chan_bustype = &scsi_bustype;
198 1.24 bouyer chan->chan_channel = 0;
199 1.24 bouyer chan->chan_ntargets = 8;
200 1.24 bouyer chan->chan_nluns = 8;
201 1.24 bouyer chan->chan_id = 7;
202 1.2 chopps
203 1.2 chopps /*
204 1.2 chopps * attach all scsi units on us
205 1.2 chopps */
206 1.24 bouyer config_found(dp, chan, scsiprint);
207 1.1 chopps }
208 1.1 chopps
209 1.2 chopps int
210 1.25 aymeric wstsc_dma_xfer_in(struct sci_softc *dev, int len, register u_char *buf,
211 1.25 aymeric int phase)
212 1.1 chopps {
213 1.1 chopps int wait = sci_data_wait;
214 1.1 chopps volatile register u_char *sci_dma = dev->sci_idata;
215 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
216 1.11 veego #ifdef DEBUG
217 1.11 veego u_char *obp = (u_char *) buf;
218 1.11 veego #endif
219 1.1 chopps
220 1.1 chopps QPRINTF(("supradma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
221 1.1 chopps
222 1.1 chopps *dev->sci_tcmd = phase;
223 1.1 chopps *dev->sci_icmd = 0;
224 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
225 1.1 chopps *dev->sci_irecv = 0;
226 1.1 chopps
227 1.1 chopps while (len >= 128) {
228 1.1 chopps wait = sci_data_wait;
229 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
230 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
231 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
232 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
233 1.1 chopps || --wait < 0) {
234 1.1 chopps #ifdef DEBUG
235 1.1 chopps if (sci_debug | 1)
236 1.16 christos printf("supradma2_in fail: l%d i%x w%d\n",
237 1.1 chopps len, *dev->sci_bus_csr, wait);
238 1.1 chopps #endif
239 1.1 chopps *dev->sci_mode = 0;
240 1.1 chopps return 0;
241 1.1 chopps }
242 1.1 chopps }
243 1.1 chopps
244 1.3 chopps #define R1 (*buf++ = *sci_dma)
245 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
246 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
247 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
248 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
249 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
250 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
251 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
252 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
253 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
254 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
255 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
256 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
257 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
258 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
259 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
260 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
261 1.1 chopps len -= 128;
262 1.1 chopps }
263 1.1 chopps
264 1.1 chopps while (len > 0) {
265 1.1 chopps wait = sci_data_wait;
266 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
267 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
268 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
269 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
270 1.1 chopps || --wait < 0) {
271 1.1 chopps #ifdef DEBUG
272 1.1 chopps if (sci_debug | 1)
273 1.16 christos printf("supradma1_in fail: l%d i%x w%d\n",
274 1.1 chopps len, *dev->sci_bus_csr, wait);
275 1.1 chopps #endif
276 1.1 chopps *dev->sci_mode = 0;
277 1.1 chopps return 0;
278 1.1 chopps }
279 1.1 chopps }
280 1.1 chopps
281 1.1 chopps *buf++ = *sci_dma;
282 1.1 chopps len--;
283 1.1 chopps }
284 1.1 chopps
285 1.1 chopps QPRINTF(("supradma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
286 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
287 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
288 1.1 chopps
289 1.1 chopps *dev->sci_mode = 0;
290 1.1 chopps return 0;
291 1.1 chopps }
292 1.1 chopps
293 1.2 chopps int
294 1.25 aymeric wstsc_dma_xfer_out(struct sci_softc *dev, int len, register u_char *buf,
295 1.25 aymeric int phase)
296 1.1 chopps {
297 1.1 chopps int wait = sci_data_wait;
298 1.1 chopps volatile register u_char *sci_dma = dev->sci_data;
299 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
300 1.1 chopps
301 1.1 chopps QPRINTF(("supradma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
302 1.1 chopps
303 1.1 chopps QPRINTF(("supradma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
304 1.1 chopps len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
305 1.1 chopps buf[6], buf[7], buf[8], buf[9]));
306 1.1 chopps
307 1.1 chopps *dev->sci_tcmd = phase;
308 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
309 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
310 1.1 chopps *dev->sci_dma_send = 0;
311 1.1 chopps while (len > 0) {
312 1.1 chopps wait = sci_data_wait;
313 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
314 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
315 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
316 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
317 1.1 chopps || --wait < 0) {
318 1.1 chopps #ifdef DEBUG
319 1.1 chopps if (sci_debug)
320 1.16 christos printf("supradma_out fail: l%d i%x w%d\n",
321 1.11 veego len, *dev->sci_bus_csr, wait);
322 1.1 chopps #endif
323 1.1 chopps *dev->sci_mode = 0;
324 1.1 chopps return 0;
325 1.1 chopps }
326 1.1 chopps }
327 1.1 chopps
328 1.1 chopps *sci_dma = *buf++;
329 1.1 chopps len--;
330 1.1 chopps }
331 1.1 chopps
332 1.1 chopps wait = sci_data_wait;
333 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
334 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
335 1.1 chopps
336 1.1 chopps
337 1.1 chopps *dev->sci_mode = 0;
338 1.1 chopps *dev->sci_icmd = 0;
339 1.1 chopps return 0;
340 1.1 chopps }
341 1.1 chopps
342 1.1 chopps
343 1.2 chopps int
344 1.25 aymeric wstsc_dma_xfer_in2(struct sci_softc *dev, int len, register u_short *buf,
345 1.25 aymeric int phase)
346 1.1 chopps {
347 1.1 chopps volatile register u_short *sci_dma = (u_short *)(dev->sci_idata + 0x10);
348 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr + 0x10;
349 1.11 veego #ifdef DEBUG
350 1.11 veego u_char *obp = (u_char *) buf;
351 1.11 veego #endif
352 1.11 veego #if 0
353 1.11 veego int wait = sci_data_wait;
354 1.11 veego #endif
355 1.1 chopps
356 1.1 chopps QPRINTF(("supradma_in2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
357 1.1 chopps
358 1.1 chopps *dev->sci_tcmd = phase;
359 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
360 1.1 chopps *dev->sci_icmd = 0;
361 1.1 chopps *(dev->sci_irecv + 16) = 0;
362 1.1 chopps while (len >= 128) {
363 1.1 chopps #if 0
364 1.1 chopps wait = sci_data_wait;
365 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
366 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
367 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
368 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
369 1.1 chopps || --wait < 0) {
370 1.1 chopps #ifdef DEBUG
371 1.1 chopps if (sci_debug | 1)
372 1.16 christos printf("supradma2_in2 fail: l%d i%x w%d\n",
373 1.1 chopps len, *dev->sci_bus_csr, wait);
374 1.1 chopps #endif
375 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
376 1.1 chopps return 0;
377 1.1 chopps }
378 1.1 chopps }
379 1.1 chopps #else
380 1.1 chopps while (!(*sci_csr & SCI_CSR_DREQ))
381 1.1 chopps ;
382 1.1 chopps #endif
383 1.1 chopps
384 1.3 chopps #define R2 (*buf++ = *sci_dma)
385 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
386 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
387 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
388 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
389 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
390 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
391 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
392 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
393 1.1 chopps len -= 128;
394 1.1 chopps }
395 1.1 chopps while (len > 0) {
396 1.1 chopps #if 0
397 1.1 chopps wait = sci_data_wait;
398 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
399 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
400 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
401 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
402 1.1 chopps || --wait < 0) {
403 1.1 chopps #ifdef DEBUG
404 1.1 chopps if (sci_debug | 1)
405 1.16 christos printf("supradma1_in2 fail: l%d i%x w%d\n",
406 1.1 chopps len, *dev->sci_bus_csr, wait);
407 1.1 chopps #endif
408 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
409 1.1 chopps return 0;
410 1.1 chopps }
411 1.1 chopps }
412 1.1 chopps #else
413 1.1 chopps while (!(*sci_csr * SCI_CSR_DREQ))
414 1.1 chopps ;
415 1.1 chopps #endif
416 1.1 chopps
417 1.1 chopps *buf++ = *sci_dma;
418 1.1 chopps len -= 2;
419 1.1 chopps }
420 1.1 chopps
421 1.1 chopps QPRINTF(("supradma_in2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
422 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
423 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
424 1.1 chopps
425 1.1 chopps *dev->sci_irecv = 0;
426 1.1 chopps *dev->sci_mode = 0;
427 1.1 chopps return 0;
428 1.1 chopps }
429 1.1 chopps
430 1.2 chopps int
431 1.25 aymeric wstsc_dma_xfer_out2(struct sci_softc *dev, int len, register u_short *buf,
432 1.25 aymeric int phase)
433 1.1 chopps {
434 1.1 chopps volatile register u_short *sci_dma = (ushort *)(dev->sci_data + 0x10);
435 1.1 chopps volatile register u_char *sci_bus_csr = dev->sci_bus_csr;
436 1.11 veego #ifdef DEBUG
437 1.11 veego u_char *obp = (u_char *) buf;
438 1.11 veego #endif
439 1.11 veego #if 0
440 1.11 veego int wait = sci_data_wait;
441 1.11 veego #endif
442 1.1 chopps
443 1.1 chopps QPRINTF(("supradma_out2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
444 1.1 chopps
445 1.1 chopps QPRINTF(("supradma_out2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
446 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
447 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
448 1.1 chopps
449 1.1 chopps *dev->sci_tcmd = phase;
450 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
451 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
452 1.1 chopps *dev->sci_dma_send = 0;
453 1.3 chopps while (len > 64) {
454 1.3 chopps #if 0
455 1.3 chopps wait = sci_data_wait;
456 1.3 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
457 1.3 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
458 1.3 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
459 1.3 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
460 1.3 chopps || --wait < 0) {
461 1.3 chopps #ifdef DEBUG
462 1.3 chopps if (sci_debug)
463 1.16 christos printf("supradma_out2 fail: l%d i%x w%d\n",
464 1.3 chopps len, csr, wait);
465 1.3 chopps #endif
466 1.3 chopps *dev->sci_mode = 0;
467 1.3 chopps return 0;
468 1.3 chopps }
469 1.3 chopps }
470 1.3 chopps #else
471 1.3 chopps *dev->sci_mode = 0;
472 1.3 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
473 1.3 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
474 1.3 chopps ;
475 1.3 chopps *dev->sci_mode = SCI_MODE_DMA;
476 1.3 chopps *dev->sci_dma_send = 0;
477 1.3 chopps #endif
478 1.3 chopps
479 1.3 chopps #define W2 (*sci_dma = *buf++)
480 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
481 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
482 1.3 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
483 1.3 chopps ;
484 1.3 chopps len -= 64;
485 1.3 chopps }
486 1.3 chopps
487 1.1 chopps while (len > 0) {
488 1.1 chopps #if 0
489 1.1 chopps wait = sci_data_wait;
490 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
491 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
492 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
493 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
494 1.1 chopps || --wait < 0) {
495 1.1 chopps #ifdef DEBUG
496 1.1 chopps if (sci_debug)
497 1.16 christos printf("supradma_out2 fail: l%d i%x w%d\n",
498 1.1 chopps len, csr, wait);
499 1.1 chopps #endif
500 1.1 chopps *dev->sci_mode = 0;
501 1.1 chopps return 0;
502 1.1 chopps }
503 1.1 chopps }
504 1.1 chopps #else
505 1.1 chopps *dev->sci_mode = 0;
506 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
507 1.1 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
508 1.1 chopps ;
509 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
510 1.1 chopps *dev->sci_dma_send = 0;
511 1.1 chopps #endif
512 1.1 chopps
513 1.3 chopps *sci_dma = *buf++;
514 1.1 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
515 1.1 chopps ;
516 1.3 chopps len -= 2;
517 1.1 chopps }
518 1.1 chopps
519 1.1 chopps #if 0
520 1.1 chopps wait = sci_data_wait;
521 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
522 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
523 1.1 chopps #endif
524 1.1 chopps
525 1.1 chopps
526 1.1 chopps *dev->sci_irecv = 0;
527 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
528 1.1 chopps *dev->sci_mode = 0;
529 1.1 chopps *dev->sci_icmd = 0;
530 1.1 chopps return 0;
531 1.1 chopps }
532 1.1 chopps
533 1.2 chopps int
534 1.25 aymeric wstsc_intr(void *arg)
535 1.2 chopps {
536 1.11 veego struct sci_softc *dev = arg;
537 1.2 chopps u_char stat;
538 1.2 chopps
539 1.8 chopps if ((*(dev->sci_csr + 0x10) & SCI_CSR_INT) == 0)
540 1.8 chopps return (0);
541 1.8 chopps stat = *(dev->sci_iack + 0x10);
542 1.8 chopps return (1);
543 1.1 chopps }
544