Home | History | Annotate | Line # | Download | only in dev
wstsc.c revision 1.32.122.2
      1  1.32.122.2       tls /*	$NetBSD: wstsc.c,v 1.32.122.2 2014/08/20 00:02:43 tls Exp $ */
      2         1.4       cgd 
      3         1.1    chopps /*
      4         1.1    chopps  * Copyright (c) 1982, 1990 The Regents of the University of California.
      5         1.1    chopps  * All rights reserved.
      6         1.1    chopps  *
      7         1.1    chopps  * Redistribution and use in source and binary forms, with or without
      8         1.1    chopps  * modification, are permitted provided that the following conditions
      9         1.1    chopps  * are met:
     10         1.1    chopps  * 1. Redistributions of source code must retain the above copyright
     11         1.1    chopps  *    notice, this list of conditions and the following disclaimer.
     12         1.1    chopps  * 2. Redistributions in binary form must reproduce the above copyright
     13         1.1    chopps  *    notice, this list of conditions and the following disclaimer in the
     14         1.1    chopps  *    documentation and/or other materials provided with the distribution.
     15        1.29       agc  * 3. Neither the name of the University nor the names of its contributors
     16        1.29       agc  *    may be used to endorse or promote products derived from this software
     17        1.29       agc  *    without specific prior written permission.
     18        1.29       agc  *
     19        1.29       agc  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20        1.29       agc  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21        1.29       agc  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22        1.29       agc  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23        1.29       agc  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24        1.29       agc  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25        1.29       agc  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26        1.29       agc  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27        1.29       agc  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28        1.29       agc  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29        1.29       agc  * SUCH DAMAGE.
     30        1.29       agc  *
     31        1.29       agc  *	@(#)supradma.c
     32        1.29       agc  */
     33        1.29       agc 
     34        1.29       agc /*
     35        1.29       agc  * Copyright (c) 1994 Michael L. Hitch
     36        1.29       agc  *
     37        1.29       agc  * Redistribution and use in source and binary forms, with or without
     38        1.29       agc  * modification, are permitted provided that the following conditions
     39        1.29       agc  * are met:
     40        1.29       agc  * 1. Redistributions of source code must retain the above copyright
     41        1.29       agc  *    notice, this list of conditions and the following disclaimer.
     42        1.29       agc  * 2. Redistributions in binary form must reproduce the above copyright
     43        1.29       agc  *    notice, this list of conditions and the following disclaimer in the
     44        1.29       agc  *    documentation and/or other materials provided with the distribution.
     45         1.1    chopps  *
     46        1.30    mhitch  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     47        1.30    mhitch  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     48        1.30    mhitch  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     49        1.30    mhitch  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     50        1.30    mhitch  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     51        1.30    mhitch  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     52        1.30    mhitch  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     53        1.30    mhitch  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     54        1.30    mhitch  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     55        1.30    mhitch  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     56         1.1    chopps  *
     57         1.1    chopps  *	@(#)supradma.c
     58         1.1    chopps  */
     59        1.26   aymeric 
     60        1.26   aymeric #include <sys/cdefs.h>
     61  1.32.122.2       tls __KERNEL_RCSID(0, "$NetBSD: wstsc.c,v 1.32.122.2 2014/08/20 00:02:43 tls Exp $");
     62        1.26   aymeric 
     63         1.2    chopps #include <sys/param.h>
     64         1.2    chopps #include <sys/systm.h>
     65         1.2    chopps #include <sys/kernel.h>
     66         1.2    chopps #include <sys/device.h>
     67        1.19    bouyer #include <dev/scsipi/scsi_all.h>
     68        1.19    bouyer #include <dev/scsipi/scsipi_all.h>
     69        1.19    bouyer #include <dev/scsipi/scsiconf.h>
     70         1.2    chopps #include <amiga/amiga/device.h>
     71         1.8    chopps #include <amiga/amiga/isr.h>
     72         1.2    chopps #include <amiga/dev/scireg.h>
     73         1.2    chopps #include <amiga/dev/scivar.h>
     74         1.6    chopps #include <amiga/dev/zbusvar.h>
     75         1.2    chopps 
     76  1.32.122.1       tls void wstscattach(device_t, device_t, void *);
     77  1.32.122.1       tls int wstscmatch(device_t, cfdata_t, void *);
     78         1.1    chopps 
     79        1.25   aymeric int wstsc_dma_xfer_in(struct sci_softc *dev, int len,
     80        1.25   aymeric     register u_char *buf, int phase);
     81        1.25   aymeric int wstsc_dma_xfer_out(struct sci_softc *dev, int len,
     82        1.25   aymeric     register u_char *buf, int phase);
     83        1.25   aymeric int wstsc_dma_xfer_in2(struct sci_softc *dev, int len,
     84        1.25   aymeric     register u_short *buf, int phase);
     85        1.25   aymeric int wstsc_dma_xfer_out2(struct sci_softc *dev, int len,
     86        1.25   aymeric     register u_short *buf, int phase);
     87        1.25   aymeric int wstsc_intr(void *);
     88         1.1    chopps 
     89         1.2    chopps #ifdef DEBUG
     90         1.2    chopps extern int sci_debug;
     91        1.16  christos #define QPRINTF(a) if (sci_debug > 1) printf a
     92        1.11     veego #else
     93        1.11     veego #define QPRINTF(a)
     94         1.2    chopps #endif
     95         1.1    chopps 
     96         1.2    chopps extern int sci_data_wait;
     97         1.1    chopps 
     98         1.1    chopps int supradma_pseudo = 0;	/* 0=none, 1=byte, 2=word */
     99         1.1    chopps 
    100  1.32.122.1       tls CFATTACH_DECL_NEW(wstsc, sizeof(struct sci_softc),
    101        1.28   thorpej     wstscmatch, wstscattach, NULL, NULL);
    102         1.1    chopps 
    103         1.2    chopps /*
    104         1.2    chopps  * if this a Supra WordSync board
    105         1.2    chopps  */
    106         1.2    chopps int
    107  1.32.122.1       tls wstscmatch(device_t parent, cfdata_t cf, void *aux)
    108         1.2    chopps {
    109         1.6    chopps 	struct zbus_args *zap;
    110         1.1    chopps 
    111  1.32.122.1       tls 	zap = aux;
    112         1.1    chopps 
    113         1.2    chopps 	/*
    114         1.2    chopps 	 * Check manufacturer and product id.
    115         1.2    chopps 	 */
    116         1.9    chopps 	if (zap->manid == 1056 && (
    117         1.9    chopps 	    zap->prodid == 12 ||	/* WordSync */
    118         1.9    chopps 	    zap->prodid == 13))		/* ByteSync */
    119         1.2    chopps 		return(1);
    120         1.2    chopps 	else
    121         1.2    chopps 		return(0);
    122         1.2    chopps }
    123         1.1    chopps 
    124         1.1    chopps void
    125  1.32.122.1       tls wstscattach(device_t parent, device_t self, void *aux)
    126         1.1    chopps {
    127         1.2    chopps 	volatile u_char *rp;
    128  1.32.122.1       tls 	struct sci_softc *sc = device_private(self);
    129         1.6    chopps 	struct zbus_args *zap;
    130        1.24    bouyer 	struct scsipi_adapter *adapt = &sc->sc_adapter;
    131        1.24    bouyer 	struct scsipi_channel *chan = &sc->sc_channel;
    132         1.2    chopps 
    133  1.32.122.1       tls 	sc->sc_dev = self;
    134  1.32.122.1       tls 
    135        1.16  christos 	printf("\n");
    136         1.3    chopps 
    137  1.32.122.1       tls 	zap = aux;
    138        1.25   aymeric 
    139         1.2    chopps 	rp = zap->va;
    140         1.2    chopps 	/*
    141         1.2    chopps 	 * set up 5380 register pointers
    142         1.2    chopps 	 * (Needs check on which Supra board this is - for now,
    143         1.2    chopps 	 *  just do the WordSync)
    144         1.2    chopps 	 */
    145         1.2    chopps 	sc->sci_data = rp + 0;
    146         1.2    chopps 	sc->sci_odata = rp + 0;
    147         1.2    chopps 	sc->sci_icmd = rp + 2;
    148         1.2    chopps 	sc->sci_mode = rp + 4;
    149         1.2    chopps 	sc->sci_tcmd = rp + 6;
    150         1.2    chopps 	sc->sci_bus_csr = rp + 8;
    151         1.2    chopps 	sc->sci_sel_enb = rp + 8;
    152         1.2    chopps 	sc->sci_csr = rp + 10;
    153         1.2    chopps 	sc->sci_dma_send = rp + 10;
    154         1.2    chopps 	sc->sci_idata = rp + 12;
    155         1.2    chopps 	sc->sci_trecv = rp + 12;
    156         1.2    chopps 	sc->sci_iack = rp + 14;
    157         1.2    chopps 	sc->sci_irecv = rp + 14;
    158         1.2    chopps 
    159         1.1    chopps 	if (supradma_pseudo == 2) {
    160        1.12    mhitch 		sc->dma_xfer_in = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_in2;
    161        1.12    mhitch 		sc->dma_xfer_out = (int(*)(struct sci_softc *, int, u_char *, int))wstsc_dma_xfer_out2;
    162         1.2    chopps 	}
    163         1.2    chopps 	else if (supradma_pseudo == 1) {
    164         1.2    chopps 		sc->dma_xfer_in = wstsc_dma_xfer_in;
    165         1.2    chopps 		sc->dma_xfer_out = wstsc_dma_xfer_out;
    166         1.1    chopps 	}
    167         1.2    chopps 
    168         1.8    chopps 	sc->sc_isr.isr_intr = wstsc_intr;
    169         1.8    chopps 	sc->sc_isr.isr_arg = sc;
    170         1.8    chopps 	sc->sc_isr.isr_ipl = 2;
    171         1.8    chopps 	add_isr(&sc->sc_isr);
    172         1.8    chopps 
    173         1.2    chopps 	scireset(sc);
    174         1.2    chopps 
    175        1.24    bouyer 	/*
    176        1.24    bouyer 	 * Fill in the scsipi_adapter.
    177        1.24    bouyer 	 */
    178        1.24    bouyer 	memset(adapt, 0, sizeof(*adapt));
    179  1.32.122.1       tls 	adapt->adapt_dev = self;
    180        1.24    bouyer 	adapt->adapt_nchannels = 1;
    181        1.24    bouyer 	adapt->adapt_openings = 7;
    182        1.24    bouyer 	adapt->adapt_max_periph = 1;
    183        1.24    bouyer 	adapt->adapt_request = sci_scsipi_request;
    184        1.24    bouyer 	adapt->adapt_minphys = sci_minphys;
    185        1.22   thorpej 
    186        1.24    bouyer 	/*
    187        1.24    bouyer 	 * Fill in the scsipi_channel.
    188        1.24    bouyer 	 */
    189        1.24    bouyer 	memset(chan, 0, sizeof(*chan));
    190        1.24    bouyer 	chan->chan_adapter = adapt;
    191        1.24    bouyer 	chan->chan_bustype = &scsi_bustype;
    192        1.24    bouyer 	chan->chan_channel = 0;
    193        1.24    bouyer 	chan->chan_ntargets = 8;
    194        1.24    bouyer 	chan->chan_nluns = 8;
    195        1.24    bouyer 	chan->chan_id = 7;
    196         1.2    chopps 
    197         1.2    chopps 	/*
    198         1.2    chopps 	 * attach all scsi units on us
    199         1.2    chopps 	 */
    200  1.32.122.1       tls 	config_found(self, chan, scsiprint);
    201         1.1    chopps }
    202         1.1    chopps 
    203         1.2    chopps int
    204        1.25   aymeric wstsc_dma_xfer_in(struct sci_softc *dev, int len, register u_char *buf,
    205        1.25   aymeric                   int phase)
    206         1.1    chopps {
    207         1.1    chopps 	int wait = sci_data_wait;
    208         1.1    chopps 	volatile register u_char *sci_dma = dev->sci_idata;
    209         1.1    chopps 	volatile register u_char *sci_csr = dev->sci_csr;
    210        1.11     veego #ifdef DEBUG
    211        1.11     veego 	u_char *obp = (u_char *) buf;
    212        1.11     veego #endif
    213         1.1    chopps 
    214         1.1    chopps 	QPRINTF(("supradma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
    215         1.1    chopps 
    216         1.1    chopps 	*dev->sci_tcmd = phase;
    217         1.1    chopps 	*dev->sci_icmd = 0;
    218         1.1    chopps 	*dev->sci_mode = SCI_MODE_DMA;
    219         1.1    chopps 	*dev->sci_irecv = 0;
    220         1.1    chopps 
    221         1.1    chopps 	while (len >= 128) {
    222         1.1    chopps 		wait = sci_data_wait;
    223         1.1    chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    224         1.1    chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    225         1.1    chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    226         1.1    chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    227         1.1    chopps 			  || --wait < 0) {
    228         1.1    chopps #ifdef DEBUG
    229         1.1    chopps 				if (sci_debug | 1)
    230        1.16  christos 					printf("supradma2_in fail: l%d i%x w%d\n",
    231         1.1    chopps 					len, *dev->sci_bus_csr, wait);
    232         1.1    chopps #endif
    233         1.1    chopps 				*dev->sci_mode = 0;
    234         1.1    chopps 				return 0;
    235         1.1    chopps 			}
    236         1.1    chopps 		}
    237         1.1    chopps 
    238         1.3    chopps #define R1	(*buf++ = *sci_dma)
    239         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    240         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    241         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    242         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    243         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    244         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    245         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    246         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    247         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    248         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    249         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    250         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    251         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    252         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    253         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    254         1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    255         1.1    chopps 		len -= 128;
    256         1.1    chopps 	}
    257         1.1    chopps 
    258         1.1    chopps 	while (len > 0) {
    259         1.1    chopps 		wait = sci_data_wait;
    260         1.1    chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    261         1.1    chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    262         1.1    chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    263         1.1    chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    264         1.1    chopps 			  || --wait < 0) {
    265         1.1    chopps #ifdef DEBUG
    266         1.1    chopps 				if (sci_debug | 1)
    267        1.16  christos 					printf("supradma1_in fail: l%d i%x w%d\n",
    268         1.1    chopps 					len, *dev->sci_bus_csr, wait);
    269         1.1    chopps #endif
    270         1.1    chopps 				*dev->sci_mode = 0;
    271         1.1    chopps 				return 0;
    272         1.1    chopps 			}
    273         1.1    chopps 		}
    274         1.1    chopps 
    275         1.1    chopps 		*buf++ = *sci_dma;
    276         1.1    chopps 		len--;
    277         1.1    chopps 	}
    278         1.1    chopps 
    279         1.1    chopps 	QPRINTF(("supradma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    280         1.1    chopps 	  len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
    281         1.1    chopps 	  obp[6], obp[7], obp[8], obp[9]));
    282         1.1    chopps 
    283         1.1    chopps 	*dev->sci_mode = 0;
    284         1.1    chopps 	return 0;
    285         1.1    chopps }
    286         1.1    chopps 
    287         1.2    chopps int
    288        1.25   aymeric wstsc_dma_xfer_out(struct sci_softc *dev, int len, register u_char *buf,
    289        1.25   aymeric                    int phase)
    290         1.1    chopps {
    291         1.1    chopps 	int wait = sci_data_wait;
    292         1.1    chopps 	volatile register u_char *sci_dma = dev->sci_data;
    293         1.1    chopps 	volatile register u_char *sci_csr = dev->sci_csr;
    294         1.1    chopps 
    295         1.1    chopps 	QPRINTF(("supradma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
    296         1.1    chopps 
    297         1.1    chopps 	QPRINTF(("supradma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    298         1.1    chopps   	 len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
    299         1.1    chopps 	 buf[6], buf[7], buf[8], buf[9]));
    300         1.1    chopps 
    301         1.1    chopps 	*dev->sci_tcmd = phase;
    302         1.1    chopps 	*dev->sci_mode = SCI_MODE_DMA;
    303         1.1    chopps 	*dev->sci_icmd = SCI_ICMD_DATA;
    304         1.1    chopps 	*dev->sci_dma_send = 0;
    305         1.1    chopps 	while (len > 0) {
    306         1.1    chopps 		wait = sci_data_wait;
    307         1.1    chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    308         1.1    chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    309         1.1    chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    310         1.1    chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    311         1.1    chopps 			  || --wait < 0) {
    312         1.1    chopps #ifdef DEBUG
    313         1.1    chopps 				if (sci_debug)
    314        1.16  christos 					printf("supradma_out fail: l%d i%x w%d\n",
    315        1.11     veego 					len, *dev->sci_bus_csr, wait);
    316         1.1    chopps #endif
    317         1.1    chopps 				*dev->sci_mode = 0;
    318         1.1    chopps 				return 0;
    319         1.1    chopps 			}
    320         1.1    chopps 		}
    321         1.1    chopps 
    322         1.1    chopps 		*sci_dma = *buf++;
    323         1.1    chopps 		len--;
    324         1.1    chopps 	}
    325         1.1    chopps 
    326         1.1    chopps 	wait = sci_data_wait;
    327         1.1    chopps 	while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
    328         1.1    chopps 	  SCI_CSR_PHASE_MATCH && --wait);
    329         1.1    chopps 
    330         1.1    chopps 
    331         1.1    chopps 	*dev->sci_mode = 0;
    332         1.1    chopps 	*dev->sci_icmd = 0;
    333         1.1    chopps 	return 0;
    334         1.1    chopps }
    335         1.1    chopps 
    336         1.1    chopps 
    337         1.2    chopps int
    338        1.25   aymeric wstsc_dma_xfer_in2(struct sci_softc *dev, int len, register u_short *buf,
    339        1.25   aymeric                    int phase)
    340         1.1    chopps {
    341        1.31       jmc 	volatile register u_short *sci_dma =
    342        1.31       jmc 	    (volatile u_short *)(dev->sci_idata + 0x10);
    343         1.1    chopps 	volatile register u_char *sci_csr = dev->sci_csr + 0x10;
    344        1.11     veego #ifdef DEBUG
    345        1.11     veego 	u_char *obp = (u_char *) buf;
    346        1.11     veego #endif
    347        1.11     veego #if 0
    348        1.11     veego 	int wait = sci_data_wait;
    349        1.11     veego #endif
    350         1.1    chopps 
    351         1.1    chopps 	QPRINTF(("supradma_in2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
    352         1.1    chopps 
    353         1.1    chopps 	*dev->sci_tcmd = phase;
    354         1.1    chopps 	*dev->sci_mode = SCI_MODE_DMA;
    355         1.1    chopps 	*dev->sci_icmd = 0;
    356         1.1    chopps 	*(dev->sci_irecv + 16) = 0;
    357         1.1    chopps 	while (len >= 128) {
    358         1.1    chopps #if 0
    359         1.1    chopps 		wait = sci_data_wait;
    360         1.1    chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    361         1.1    chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    362         1.1    chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    363         1.1    chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    364         1.1    chopps 			  || --wait < 0) {
    365         1.1    chopps #ifdef DEBUG
    366         1.1    chopps 				if (sci_debug | 1)
    367        1.16  christos 					printf("supradma2_in2 fail: l%d i%x w%d\n",
    368         1.1    chopps 					len, *dev->sci_bus_csr, wait);
    369         1.1    chopps #endif
    370         1.1    chopps 				*dev->sci_mode &= ~SCI_MODE_DMA;
    371         1.1    chopps 				return 0;
    372         1.1    chopps 			}
    373         1.1    chopps 		}
    374         1.1    chopps #else
    375         1.1    chopps 		while (!(*sci_csr & SCI_CSR_DREQ))
    376         1.1    chopps 			;
    377         1.1    chopps #endif
    378         1.1    chopps 
    379         1.3    chopps #define R2	(*buf++ = *sci_dma)
    380         1.3    chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    381         1.3    chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    382         1.3    chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    383         1.3    chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    384         1.3    chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    385         1.3    chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    386         1.3    chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    387         1.3    chopps 		R2; R2; R2; R2; R2; R2; R2; R2;
    388         1.1    chopps 		len -= 128;
    389         1.1    chopps 	}
    390         1.1    chopps 	while (len > 0) {
    391         1.1    chopps #if 0
    392         1.1    chopps 		wait = sci_data_wait;
    393         1.1    chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    394         1.1    chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    395         1.1    chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    396         1.1    chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    397         1.1    chopps 			  || --wait < 0) {
    398         1.1    chopps #ifdef DEBUG
    399         1.1    chopps 				if (sci_debug | 1)
    400        1.16  christos 					printf("supradma1_in2 fail: l%d i%x w%d\n",
    401         1.1    chopps 					len, *dev->sci_bus_csr, wait);
    402         1.1    chopps #endif
    403         1.1    chopps 				*dev->sci_mode &= ~SCI_MODE_DMA;
    404         1.1    chopps 				return 0;
    405         1.1    chopps 			}
    406         1.1    chopps 		}
    407         1.1    chopps #else
    408         1.1    chopps 		while (!(*sci_csr * SCI_CSR_DREQ))
    409         1.1    chopps 			;
    410         1.1    chopps #endif
    411         1.1    chopps 
    412         1.1    chopps 		*buf++ = *sci_dma;
    413         1.1    chopps 		len -= 2;
    414         1.1    chopps 	}
    415         1.1    chopps 
    416         1.1    chopps 	QPRINTF(("supradma_in2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    417         1.1    chopps 	  len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
    418         1.1    chopps 	  obp[6], obp[7], obp[8], obp[9]));
    419         1.1    chopps 
    420         1.1    chopps 	*dev->sci_irecv = 0;
    421         1.1    chopps 	*dev->sci_mode = 0;
    422         1.1    chopps 	return 0;
    423         1.1    chopps }
    424         1.1    chopps 
    425         1.2    chopps int
    426        1.25   aymeric wstsc_dma_xfer_out2(struct sci_softc *dev, int len, register u_short *buf,
    427        1.25   aymeric                     int phase)
    428         1.1    chopps {
    429        1.31       jmc 	volatile register u_short *sci_dma =
    430        1.31       jmc 	    (volatile ushort *)(dev->sci_data + 0x10);
    431         1.1    chopps 	volatile register u_char *sci_bus_csr = dev->sci_bus_csr;
    432        1.11     veego #ifdef DEBUG
    433        1.11     veego 	u_char *obp = (u_char *) buf;
    434        1.11     veego #endif
    435        1.11     veego #if 0
    436        1.11     veego 	int wait = sci_data_wait;
    437        1.11     veego #endif
    438         1.1    chopps 
    439         1.1    chopps 	QPRINTF(("supradma_out2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
    440         1.1    chopps 
    441         1.1    chopps 	QPRINTF(("supradma_out2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    442         1.1    chopps   	 len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
    443         1.1    chopps 	 obp[6], obp[7], obp[8], obp[9]));
    444         1.1    chopps 
    445         1.1    chopps 	*dev->sci_tcmd = phase;
    446         1.1    chopps 	*dev->sci_mode = SCI_MODE_DMA;
    447         1.1    chopps 	*dev->sci_icmd = SCI_ICMD_DATA;
    448         1.1    chopps 	*dev->sci_dma_send = 0;
    449         1.3    chopps 	while (len > 64) {
    450         1.3    chopps #if 0
    451         1.3    chopps 		wait = sci_data_wait;
    452         1.3    chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    453         1.3    chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    454         1.3    chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    455         1.3    chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    456         1.3    chopps 			  || --wait < 0) {
    457         1.3    chopps #ifdef DEBUG
    458         1.3    chopps 				if (sci_debug)
    459        1.16  christos 					printf("supradma_out2 fail: l%d i%x w%d\n",
    460         1.3    chopps 					len, csr, wait);
    461         1.3    chopps #endif
    462         1.3    chopps 				*dev->sci_mode = 0;
    463         1.3    chopps 				return 0;
    464         1.3    chopps 			}
    465         1.3    chopps 		}
    466         1.3    chopps #else
    467         1.3    chopps 		*dev->sci_mode = 0;
    468         1.3    chopps 		*dev->sci_icmd &= ~SCI_ICMD_ACK;
    469         1.3    chopps 		while (!(*sci_bus_csr & SCI_BUS_REQ))
    470         1.3    chopps 			;
    471         1.3    chopps 		*dev->sci_mode = SCI_MODE_DMA;
    472         1.3    chopps 		*dev->sci_dma_send = 0;
    473         1.3    chopps #endif
    474         1.3    chopps 
    475         1.3    chopps #define W2	(*sci_dma = *buf++)
    476         1.3    chopps 		W2; W2; W2; W2; W2; W2; W2; W2;
    477         1.3    chopps 		W2; W2; W2; W2; W2; W2; W2; W2;
    478         1.3    chopps 		if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
    479         1.3    chopps 			;
    480         1.3    chopps 		len -= 64;
    481         1.3    chopps 	}
    482         1.3    chopps 
    483         1.1    chopps 	while (len > 0) {
    484         1.1    chopps #if 0
    485         1.1    chopps 		wait = sci_data_wait;
    486         1.1    chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    487         1.1    chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    488         1.1    chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    489         1.1    chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    490         1.1    chopps 			  || --wait < 0) {
    491         1.1    chopps #ifdef DEBUG
    492         1.1    chopps 				if (sci_debug)
    493        1.16  christos 					printf("supradma_out2 fail: l%d i%x w%d\n",
    494         1.1    chopps 					len, csr, wait);
    495         1.1    chopps #endif
    496         1.1    chopps 				*dev->sci_mode = 0;
    497         1.1    chopps 				return 0;
    498         1.1    chopps 			}
    499         1.1    chopps 		}
    500         1.1    chopps #else
    501         1.1    chopps 		*dev->sci_mode = 0;
    502         1.1    chopps 		*dev->sci_icmd &= ~SCI_ICMD_ACK;
    503         1.1    chopps 		while (!(*sci_bus_csr & SCI_BUS_REQ))
    504         1.1    chopps 			;
    505         1.1    chopps 		*dev->sci_mode = SCI_MODE_DMA;
    506         1.1    chopps 		*dev->sci_dma_send = 0;
    507         1.1    chopps #endif
    508         1.1    chopps 
    509         1.3    chopps 		*sci_dma = *buf++;
    510         1.1    chopps 		if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
    511         1.1    chopps 			;
    512         1.3    chopps 		len -= 2;
    513         1.1    chopps 	}
    514         1.1    chopps 
    515         1.1    chopps #if 0
    516         1.1    chopps 	wait = sci_data_wait;
    517         1.1    chopps 	while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
    518         1.1    chopps 	  SCI_CSR_PHASE_MATCH && --wait);
    519         1.1    chopps #endif
    520         1.1    chopps 
    521         1.1    chopps 
    522         1.1    chopps 	*dev->sci_irecv = 0;
    523         1.1    chopps 	*dev->sci_icmd &= ~SCI_ICMD_ACK;
    524         1.1    chopps 	*dev->sci_mode = 0;
    525         1.1    chopps 	*dev->sci_icmd = 0;
    526         1.1    chopps 	return 0;
    527         1.1    chopps }
    528         1.1    chopps 
    529         1.2    chopps int
    530        1.25   aymeric wstsc_intr(void *arg)
    531         1.2    chopps {
    532        1.11     veego 	struct sci_softc *dev = arg;
    533         1.2    chopps 	u_char stat;
    534         1.2    chopps 
    535         1.8    chopps 	if ((*(dev->sci_csr + 0x10) & SCI_CSR_INT) == 0)
    536         1.8    chopps 		return (0);
    537         1.8    chopps 	stat = *(dev->sci_iack + 0x10);
    538  1.32.122.2       tls 	__USE(stat);
    539         1.8    chopps 	return (1);
    540         1.1    chopps }
    541