wstsc.c revision 1.9 1 1.9 chopps /* $NetBSD: wstsc.c,v 1.9 1995/08/18 15:28:17 chopps Exp $ */
2 1.4 cgd
3 1.1 chopps /*
4 1.2 chopps * Copyright (c) 1994 Michael L. Hitch
5 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.1 chopps * All rights reserved.
7 1.1 chopps *
8 1.1 chopps * Redistribution and use in source and binary forms, with or without
9 1.1 chopps * modification, are permitted provided that the following conditions
10 1.1 chopps * are met:
11 1.1 chopps * 1. Redistributions of source code must retain the above copyright
12 1.1 chopps * notice, this list of conditions and the following disclaimer.
13 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 chopps * notice, this list of conditions and the following disclaimer in the
15 1.1 chopps * documentation and/or other materials provided with the distribution.
16 1.1 chopps * 3. All advertising materials mentioning features or use of this software
17 1.1 chopps * must display the following acknowledgement:
18 1.1 chopps * This product includes software developed by the University of
19 1.1 chopps * California, Berkeley and its contributors.
20 1.1 chopps * 4. Neither the name of the University nor the names of its contributors
21 1.1 chopps * may be used to endorse or promote products derived from this software
22 1.1 chopps * without specific prior written permission.
23 1.1 chopps *
24 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 chopps * SUCH DAMAGE.
35 1.1 chopps *
36 1.1 chopps * @(#)supradma.c
37 1.1 chopps */
38 1.2 chopps #include <sys/param.h>
39 1.2 chopps #include <sys/systm.h>
40 1.2 chopps #include <sys/kernel.h>
41 1.2 chopps #include <sys/device.h>
42 1.2 chopps #include <scsi/scsi_all.h>
43 1.2 chopps #include <scsi/scsiconf.h>
44 1.2 chopps #include <amiga/amiga/device.h>
45 1.8 chopps #include <amiga/amiga/isr.h>
46 1.2 chopps #include <amiga/dev/scireg.h>
47 1.2 chopps #include <amiga/dev/scivar.h>
48 1.6 chopps #include <amiga/dev/zbusvar.h>
49 1.2 chopps
50 1.2 chopps int wstscprint __P((void *auxp, char *));
51 1.2 chopps void wstscattach __P((struct device *, struct device *, void *));
52 1.2 chopps int wstscmatch __P((struct device *, struct cfdata *, void *));
53 1.1 chopps
54 1.2 chopps int wstsc_dma_xfer_in __P((struct sci_softc *dev, int len,
55 1.2 chopps register u_char *buf, int phase));
56 1.2 chopps int wstsc_dma_xfer_out __P((struct sci_softc *dev, int len,
57 1.2 chopps register u_char *buf, int phase));
58 1.2 chopps int wstsc_dma_xfer_in2 __P((struct sci_softc *dev, int len,
59 1.2 chopps register u_short *buf, int phase));
60 1.2 chopps int wstsc_dma_xfer_out2 __P((struct sci_softc *dev, int len,
61 1.2 chopps register u_short *buf, int phase));
62 1.8 chopps int wstsc_intr __P((struct sci_softc *));
63 1.1 chopps
64 1.2 chopps struct scsi_adapter wstsc_scsiswitch = {
65 1.2 chopps sci_scsicmd,
66 1.2 chopps sci_minphys,
67 1.2 chopps 0, /* no lun support */
68 1.2 chopps 0, /* no lun support */
69 1.2 chopps };
70 1.2 chopps
71 1.2 chopps struct scsi_device wstsc_scsidev = {
72 1.2 chopps NULL, /* use default error handler */
73 1.2 chopps NULL, /* do not have a start functio */
74 1.2 chopps NULL, /* have no async handler */
75 1.2 chopps NULL, /* Use default done routine */
76 1.2 chopps };
77 1.1 chopps
78 1.2 chopps #define QPRINTF
79 1.1 chopps
80 1.2 chopps #ifdef DEBUG
81 1.2 chopps extern int sci_debug;
82 1.2 chopps #endif
83 1.1 chopps
84 1.2 chopps extern int sci_data_wait;
85 1.1 chopps
86 1.1 chopps int supradma_pseudo = 0; /* 0=none, 1=byte, 2=word */
87 1.1 chopps
88 1.2 chopps struct cfdriver wstsccd = {
89 1.5 chopps NULL, "wstsc", (cfmatch_t)wstscmatch, wstscattach,
90 1.2 chopps DV_DULL, sizeof(struct sci_softc), NULL, 0 };
91 1.1 chopps
92 1.2 chopps /*
93 1.2 chopps * if this a Supra WordSync board
94 1.2 chopps */
95 1.2 chopps int
96 1.2 chopps wstscmatch(pdp, cdp, auxp)
97 1.2 chopps struct device *pdp;
98 1.2 chopps struct cfdata *cdp;
99 1.2 chopps void *auxp;
100 1.2 chopps {
101 1.6 chopps struct zbus_args *zap;
102 1.1 chopps
103 1.2 chopps zap = auxp;
104 1.1 chopps
105 1.2 chopps /*
106 1.2 chopps * Check manufacturer and product id.
107 1.2 chopps */
108 1.9 chopps if (zap->manid == 1056 && (
109 1.9 chopps zap->prodid == 12 || /* WordSync */
110 1.9 chopps zap->prodid == 13)) /* ByteSync */
111 1.2 chopps return(1);
112 1.2 chopps else
113 1.2 chopps return(0);
114 1.2 chopps }
115 1.1 chopps
116 1.1 chopps void
117 1.2 chopps wstscattach(pdp, dp, auxp)
118 1.2 chopps struct device *pdp, *dp;
119 1.2 chopps void *auxp;
120 1.1 chopps {
121 1.2 chopps volatile u_char *rp;
122 1.2 chopps struct sci_softc *sc;
123 1.6 chopps struct zbus_args *zap;
124 1.2 chopps
125 1.3 chopps printf("\n");
126 1.3 chopps
127 1.2 chopps zap = auxp;
128 1.2 chopps
129 1.2 chopps sc = (struct sci_softc *)dp;
130 1.2 chopps rp = zap->va;
131 1.2 chopps /*
132 1.2 chopps * set up 5380 register pointers
133 1.2 chopps * (Needs check on which Supra board this is - for now,
134 1.2 chopps * just do the WordSync)
135 1.2 chopps */
136 1.2 chopps sc->sci_data = rp + 0;
137 1.2 chopps sc->sci_odata = rp + 0;
138 1.2 chopps sc->sci_icmd = rp + 2;
139 1.2 chopps sc->sci_mode = rp + 4;
140 1.2 chopps sc->sci_tcmd = rp + 6;
141 1.2 chopps sc->sci_bus_csr = rp + 8;
142 1.2 chopps sc->sci_sel_enb = rp + 8;
143 1.2 chopps sc->sci_csr = rp + 10;
144 1.2 chopps sc->sci_dma_send = rp + 10;
145 1.2 chopps sc->sci_idata = rp + 12;
146 1.2 chopps sc->sci_trecv = rp + 12;
147 1.2 chopps sc->sci_iack = rp + 14;
148 1.2 chopps sc->sci_irecv = rp + 14;
149 1.2 chopps
150 1.1 chopps if (supradma_pseudo == 2) {
151 1.2 chopps sc->dma_xfer_in = wstsc_dma_xfer_in2;
152 1.2 chopps sc->dma_xfer_out = wstsc_dma_xfer_out2;
153 1.2 chopps }
154 1.2 chopps else if (supradma_pseudo == 1) {
155 1.2 chopps sc->dma_xfer_in = wstsc_dma_xfer_in;
156 1.2 chopps sc->dma_xfer_out = wstsc_dma_xfer_out;
157 1.1 chopps }
158 1.2 chopps
159 1.8 chopps sc->sc_isr.isr_intr = wstsc_intr;
160 1.8 chopps sc->sc_isr.isr_arg = sc;
161 1.8 chopps sc->sc_isr.isr_ipl = 2;
162 1.8 chopps add_isr(&sc->sc_isr);
163 1.8 chopps
164 1.2 chopps scireset(sc);
165 1.2 chopps
166 1.2 chopps sc->sc_link.adapter_softc = sc;
167 1.7 chopps sc->sc_link.adapter_target = 7;
168 1.2 chopps sc->sc_link.adapter = &wstsc_scsiswitch;
169 1.2 chopps sc->sc_link.device = &wstsc_scsidev;
170 1.7 chopps sc->sc_link.openings = 1;
171 1.2 chopps TAILQ_INIT(&sc->sc_xslist);
172 1.2 chopps
173 1.2 chopps /*
174 1.2 chopps * attach all scsi units on us
175 1.2 chopps */
176 1.2 chopps config_found(dp, &sc->sc_link, wstscprint);
177 1.2 chopps }
178 1.2 chopps
179 1.2 chopps /*
180 1.2 chopps * print diag if pnp is NULL else just extra
181 1.2 chopps */
182 1.2 chopps int
183 1.2 chopps wstscprint(auxp, pnp)
184 1.2 chopps void *auxp;
185 1.2 chopps char *pnp;
186 1.2 chopps {
187 1.2 chopps if (pnp == NULL)
188 1.2 chopps return(UNCONF);
189 1.2 chopps return(QUIET);
190 1.1 chopps }
191 1.1 chopps
192 1.2 chopps int
193 1.2 chopps wstsc_dma_xfer_in (dev, len, buf, phase)
194 1.1 chopps struct sci_softc *dev;
195 1.1 chopps int len;
196 1.1 chopps register u_char *buf;
197 1.1 chopps int phase;
198 1.1 chopps {
199 1.1 chopps int wait = sci_data_wait;
200 1.1 chopps u_char csr;
201 1.1 chopps u_char *obp = (u_char *) buf;
202 1.1 chopps volatile register u_char *sci_dma = dev->sci_idata;
203 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
204 1.1 chopps
205 1.1 chopps QPRINTF(("supradma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
206 1.1 chopps
207 1.1 chopps *dev->sci_tcmd = phase;
208 1.1 chopps *dev->sci_icmd = 0;
209 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
210 1.1 chopps *dev->sci_irecv = 0;
211 1.1 chopps
212 1.1 chopps while (len >= 128) {
213 1.1 chopps wait = sci_data_wait;
214 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
215 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
216 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
217 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
218 1.1 chopps || --wait < 0) {
219 1.1 chopps #ifdef DEBUG
220 1.1 chopps if (sci_debug | 1)
221 1.1 chopps printf("supradma2_in fail: l%d i%x w%d\n",
222 1.1 chopps len, *dev->sci_bus_csr, wait);
223 1.1 chopps #endif
224 1.1 chopps *dev->sci_mode = 0;
225 1.1 chopps return 0;
226 1.1 chopps }
227 1.1 chopps }
228 1.1 chopps
229 1.3 chopps #define R1 (*buf++ = *sci_dma)
230 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
231 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
232 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
233 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
234 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
235 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
236 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
237 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
238 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
239 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
240 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
241 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
242 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
243 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
244 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
245 1.3 chopps R1; R1; R1; R1; R1; R1; R1; R1;
246 1.1 chopps len -= 128;
247 1.1 chopps }
248 1.1 chopps
249 1.1 chopps while (len > 0) {
250 1.1 chopps wait = sci_data_wait;
251 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
252 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
253 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
254 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
255 1.1 chopps || --wait < 0) {
256 1.1 chopps #ifdef DEBUG
257 1.1 chopps if (sci_debug | 1)
258 1.1 chopps printf("supradma1_in fail: l%d i%x w%d\n",
259 1.1 chopps len, *dev->sci_bus_csr, wait);
260 1.1 chopps #endif
261 1.1 chopps *dev->sci_mode = 0;
262 1.1 chopps return 0;
263 1.1 chopps }
264 1.1 chopps }
265 1.1 chopps
266 1.1 chopps *buf++ = *sci_dma;
267 1.1 chopps len--;
268 1.1 chopps }
269 1.1 chopps
270 1.1 chopps QPRINTF(("supradma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
271 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
272 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
273 1.1 chopps
274 1.1 chopps *dev->sci_mode = 0;
275 1.1 chopps return 0;
276 1.1 chopps }
277 1.1 chopps
278 1.2 chopps int
279 1.2 chopps wstsc_dma_xfer_out (dev, len, buf, phase)
280 1.1 chopps struct sci_softc *dev;
281 1.1 chopps int len;
282 1.1 chopps register u_char *buf;
283 1.1 chopps int phase;
284 1.1 chopps {
285 1.1 chopps int wait = sci_data_wait;
286 1.1 chopps u_char csr;
287 1.1 chopps u_char *obp = buf;
288 1.1 chopps volatile register u_char *sci_dma = dev->sci_data;
289 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
290 1.1 chopps
291 1.1 chopps QPRINTF(("supradma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
292 1.1 chopps
293 1.1 chopps QPRINTF(("supradma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
294 1.1 chopps len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
295 1.1 chopps buf[6], buf[7], buf[8], buf[9]));
296 1.1 chopps
297 1.1 chopps *dev->sci_tcmd = phase;
298 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
299 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
300 1.1 chopps *dev->sci_dma_send = 0;
301 1.1 chopps while (len > 0) {
302 1.1 chopps wait = sci_data_wait;
303 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
304 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
305 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
306 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
307 1.1 chopps || --wait < 0) {
308 1.1 chopps #ifdef DEBUG
309 1.1 chopps if (sci_debug)
310 1.1 chopps printf("supradma_out fail: l%d i%x w%d\n",
311 1.1 chopps len, csr, wait);
312 1.1 chopps #endif
313 1.1 chopps *dev->sci_mode = 0;
314 1.1 chopps return 0;
315 1.1 chopps }
316 1.1 chopps }
317 1.1 chopps
318 1.1 chopps *sci_dma = *buf++;
319 1.1 chopps len--;
320 1.1 chopps }
321 1.1 chopps
322 1.1 chopps wait = sci_data_wait;
323 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
324 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
325 1.1 chopps
326 1.1 chopps
327 1.1 chopps *dev->sci_mode = 0;
328 1.1 chopps *dev->sci_icmd = 0;
329 1.1 chopps return 0;
330 1.1 chopps }
331 1.1 chopps
332 1.1 chopps
333 1.2 chopps int
334 1.2 chopps wstsc_dma_xfer_in2 (dev, len, buf, phase)
335 1.1 chopps struct sci_softc *dev;
336 1.1 chopps int len;
337 1.1 chopps register u_short *buf;
338 1.1 chopps int phase;
339 1.1 chopps {
340 1.1 chopps int wait = sci_data_wait;
341 1.1 chopps u_char csr;
342 1.1 chopps u_char *obp = (u_char *) buf;
343 1.1 chopps volatile register u_short *sci_dma = (u_short *)(dev->sci_idata + 0x10);
344 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr + 0x10;
345 1.1 chopps
346 1.1 chopps QPRINTF(("supradma_in2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
347 1.1 chopps
348 1.1 chopps *dev->sci_tcmd = phase;
349 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
350 1.1 chopps *dev->sci_icmd = 0;
351 1.1 chopps *(dev->sci_irecv + 16) = 0;
352 1.1 chopps while (len >= 128) {
353 1.1 chopps #if 0
354 1.1 chopps wait = sci_data_wait;
355 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
356 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
357 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
358 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
359 1.1 chopps || --wait < 0) {
360 1.1 chopps #ifdef DEBUG
361 1.1 chopps if (sci_debug | 1)
362 1.1 chopps printf("supradma2_in2 fail: l%d i%x w%d\n",
363 1.1 chopps len, *dev->sci_bus_csr, wait);
364 1.1 chopps #endif
365 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
366 1.1 chopps return 0;
367 1.1 chopps }
368 1.1 chopps }
369 1.1 chopps #else
370 1.1 chopps while (!(*sci_csr & SCI_CSR_DREQ))
371 1.1 chopps ;
372 1.1 chopps #endif
373 1.1 chopps
374 1.3 chopps #define R2 (*buf++ = *sci_dma)
375 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
376 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
377 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
378 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
379 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
380 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
381 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
382 1.3 chopps R2; R2; R2; R2; R2; R2; R2; R2;
383 1.1 chopps len -= 128;
384 1.1 chopps }
385 1.1 chopps while (len > 0) {
386 1.1 chopps #if 0
387 1.1 chopps wait = sci_data_wait;
388 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
389 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
390 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
391 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
392 1.1 chopps || --wait < 0) {
393 1.1 chopps #ifdef DEBUG
394 1.1 chopps if (sci_debug | 1)
395 1.1 chopps printf("supradma1_in2 fail: l%d i%x w%d\n",
396 1.1 chopps len, *dev->sci_bus_csr, wait);
397 1.1 chopps #endif
398 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
399 1.1 chopps return 0;
400 1.1 chopps }
401 1.1 chopps }
402 1.1 chopps #else
403 1.1 chopps while (!(*sci_csr * SCI_CSR_DREQ))
404 1.1 chopps ;
405 1.1 chopps #endif
406 1.1 chopps
407 1.1 chopps *buf++ = *sci_dma;
408 1.1 chopps len -= 2;
409 1.1 chopps }
410 1.1 chopps
411 1.1 chopps QPRINTF(("supradma_in2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
412 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
413 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
414 1.1 chopps
415 1.1 chopps *dev->sci_irecv = 0;
416 1.1 chopps *dev->sci_mode = 0;
417 1.1 chopps return 0;
418 1.1 chopps }
419 1.1 chopps
420 1.2 chopps int
421 1.2 chopps wstsc_dma_xfer_out2 (dev, len, buf, phase)
422 1.1 chopps struct sci_softc *dev;
423 1.1 chopps int len;
424 1.1 chopps register u_short *buf;
425 1.1 chopps int phase;
426 1.1 chopps {
427 1.1 chopps int wait = sci_data_wait;
428 1.1 chopps u_char csr;
429 1.1 chopps u_char *obp = (u_char *) buf;
430 1.1 chopps volatile register u_short *sci_dma = (ushort *)(dev->sci_data + 0x10);
431 1.1 chopps volatile register u_char *sci_bus_csr = dev->sci_bus_csr;
432 1.1 chopps
433 1.1 chopps QPRINTF(("supradma_out2 %d, csr=%02x\n", len, *dev->sci_bus_csr));
434 1.1 chopps
435 1.1 chopps QPRINTF(("supradma_out2 {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
436 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
437 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
438 1.1 chopps
439 1.1 chopps *dev->sci_tcmd = phase;
440 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
441 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
442 1.1 chopps *dev->sci_dma_send = 0;
443 1.3 chopps while (len > 64) {
444 1.3 chopps #if 0
445 1.3 chopps wait = sci_data_wait;
446 1.3 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
447 1.3 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
448 1.3 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
449 1.3 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
450 1.3 chopps || --wait < 0) {
451 1.3 chopps #ifdef DEBUG
452 1.3 chopps if (sci_debug)
453 1.3 chopps printf("supradma_out2 fail: l%d i%x w%d\n",
454 1.3 chopps len, csr, wait);
455 1.3 chopps #endif
456 1.3 chopps *dev->sci_mode = 0;
457 1.3 chopps return 0;
458 1.3 chopps }
459 1.3 chopps }
460 1.3 chopps #else
461 1.3 chopps *dev->sci_mode = 0;
462 1.3 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
463 1.3 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
464 1.3 chopps ;
465 1.3 chopps *dev->sci_mode = SCI_MODE_DMA;
466 1.3 chopps *dev->sci_dma_send = 0;
467 1.3 chopps #endif
468 1.3 chopps
469 1.3 chopps #define W2 (*sci_dma = *buf++)
470 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
471 1.3 chopps W2; W2; W2; W2; W2; W2; W2; W2;
472 1.3 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
473 1.3 chopps ;
474 1.3 chopps len -= 64;
475 1.3 chopps }
476 1.3 chopps
477 1.1 chopps while (len > 0) {
478 1.1 chopps #if 0
479 1.1 chopps wait = sci_data_wait;
480 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
481 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
482 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
483 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
484 1.1 chopps || --wait < 0) {
485 1.1 chopps #ifdef DEBUG
486 1.1 chopps if (sci_debug)
487 1.1 chopps printf("supradma_out2 fail: l%d i%x w%d\n",
488 1.1 chopps len, csr, wait);
489 1.1 chopps #endif
490 1.1 chopps *dev->sci_mode = 0;
491 1.1 chopps return 0;
492 1.1 chopps }
493 1.1 chopps }
494 1.1 chopps #else
495 1.1 chopps *dev->sci_mode = 0;
496 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
497 1.1 chopps while (!(*sci_bus_csr & SCI_BUS_REQ))
498 1.1 chopps ;
499 1.1 chopps *dev->sci_mode = SCI_MODE_DMA;
500 1.1 chopps *dev->sci_dma_send = 0;
501 1.1 chopps #endif
502 1.1 chopps
503 1.3 chopps *sci_dma = *buf++;
504 1.1 chopps if (*(sci_bus_csr + 0x10) & SCI_BUS_REQ)
505 1.1 chopps ;
506 1.3 chopps len -= 2;
507 1.1 chopps }
508 1.1 chopps
509 1.1 chopps #if 0
510 1.1 chopps wait = sci_data_wait;
511 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
512 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
513 1.1 chopps #endif
514 1.1 chopps
515 1.1 chopps
516 1.1 chopps *dev->sci_irecv = 0;
517 1.1 chopps *dev->sci_icmd &= ~SCI_ICMD_ACK;
518 1.1 chopps *dev->sci_mode = 0;
519 1.1 chopps *dev->sci_icmd = 0;
520 1.1 chopps return 0;
521 1.1 chopps }
522 1.1 chopps
523 1.2 chopps int
524 1.8 chopps wstsc_intr(dev)
525 1.8 chopps struct sci_softc *dev;
526 1.2 chopps {
527 1.2 chopps int i, found;
528 1.2 chopps u_char stat;
529 1.2 chopps
530 1.8 chopps if ((*(dev->sci_csr + 0x10) & SCI_CSR_INT) == 0)
531 1.8 chopps return (0);
532 1.8 chopps stat = *(dev->sci_iack + 0x10);
533 1.8 chopps return (1);
534 1.1 chopps }
535