acpipchb.c revision 1.14 1 1.14 jmcneill /* $NetBSD: acpipchb.c,v 1.14 2019/12/28 17:19:43 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2018 The NetBSD Foundation, Inc.
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * This code is derived from software contributed to The NetBSD Foundation
8 1.1 jmcneill * by Jared McNeill <jmcneill (at) invisible.ca>.
9 1.1 jmcneill *
10 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
11 1.1 jmcneill * modification, are permitted provided that the following conditions
12 1.1 jmcneill * are met:
13 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
14 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
15 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
17 1.1 jmcneill * documentation and/or other materials provided with the distribution.
18 1.1 jmcneill *
19 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
30 1.1 jmcneill */
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/cdefs.h>
33 1.14 jmcneill __KERNEL_RCSID(0, "$NetBSD: acpipchb.c,v 1.14 2019/12/28 17:19:43 jmcneill Exp $");
34 1.1 jmcneill
35 1.1 jmcneill #include <sys/param.h>
36 1.1 jmcneill #include <sys/bus.h>
37 1.1 jmcneill #include <sys/device.h>
38 1.1 jmcneill #include <sys/intr.h>
39 1.1 jmcneill #include <sys/systm.h>
40 1.1 jmcneill #include <sys/kernel.h>
41 1.1 jmcneill #include <sys/extent.h>
42 1.1 jmcneill #include <sys/queue.h>
43 1.1 jmcneill #include <sys/mutex.h>
44 1.1 jmcneill #include <sys/kmem.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <machine/cpu.h>
47 1.1 jmcneill
48 1.1 jmcneill #include <arm/cpufunc.h>
49 1.1 jmcneill
50 1.1 jmcneill #include <dev/pci/pcireg.h>
51 1.1 jmcneill #include <dev/pci/pcivar.h>
52 1.1 jmcneill #include <dev/pci/pciconf.h>
53 1.1 jmcneill
54 1.1 jmcneill #include <dev/acpi/acpivar.h>
55 1.3 jmcneill #include <dev/acpi/acpi_pci.h>
56 1.1 jmcneill #include <dev/acpi/acpi_mcfg.h>
57 1.1 jmcneill
58 1.2 jmcneill #include <arm/acpi/acpi_pci_machdep.h>
59 1.2 jmcneill
60 1.1 jmcneill #define PCIHOST_CACHELINE_SIZE arm_dcache_align
61 1.1 jmcneill
62 1.9 jmcneill #define ACPIPCHB_MAX_RANGES 64 /* XXX arbitrary limit */
63 1.7 jmcneill
64 1.9 jmcneill struct acpipchb_bus_range {
65 1.7 jmcneill bus_addr_t min;
66 1.7 jmcneill bus_addr_t max;
67 1.7 jmcneill bus_addr_t offset;
68 1.9 jmcneill };
69 1.9 jmcneill
70 1.9 jmcneill struct acpipchb_bus_space {
71 1.9 jmcneill struct bus_space bs;
72 1.9 jmcneill
73 1.9 jmcneill struct acpipchb_bus_range range[ACPIPCHB_MAX_RANGES];
74 1.9 jmcneill int nrange;
75 1.7 jmcneill
76 1.7 jmcneill int (*map)(void *, bus_addr_t, bus_size_t,
77 1.7 jmcneill int, bus_space_handle_t *);
78 1.14 jmcneill
79 1.14 jmcneill int flags;
80 1.7 jmcneill };
81 1.7 jmcneill
82 1.1 jmcneill struct acpipchb_softc {
83 1.1 jmcneill device_t sc_dev;
84 1.1 jmcneill
85 1.9 jmcneill bus_space_tag_t sc_memt;
86 1.9 jmcneill
87 1.1 jmcneill struct arm32_bus_dma_tag sc_dmat;
88 1.2 jmcneill struct acpi_pci_context sc_ap;
89 1.1 jmcneill
90 1.1 jmcneill ACPI_HANDLE sc_handle;
91 1.1 jmcneill ACPI_INTEGER sc_bus;
92 1.6 jmcneill
93 1.9 jmcneill struct acpipchb_bus_space sc_pcimem_bst;
94 1.7 jmcneill struct acpipchb_bus_space sc_pciio_bst;
95 1.1 jmcneill };
96 1.1 jmcneill
97 1.11 jmcneill static int
98 1.11 jmcneill acpipchb_amazon_graviton_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t *data)
99 1.11 jmcneill {
100 1.11 jmcneill struct acpi_pci_context *ap = pc->pc_conf_v;
101 1.11 jmcneill int b, d, f;
102 1.11 jmcneill
103 1.11 jmcneill pci_decompose_tag(pc, tag, &b, &d, &f);
104 1.11 jmcneill
105 1.11 jmcneill if (ap->ap_bus == b) {
106 1.11 jmcneill if (d > 0 || f > 0) {
107 1.11 jmcneill *data = -1;
108 1.11 jmcneill return EINVAL;
109 1.11 jmcneill }
110 1.11 jmcneill *data = bus_space_read_4(ap->ap_bst, ap->ap_conf_bsh, reg);
111 1.11 jmcneill return 0;
112 1.11 jmcneill }
113 1.11 jmcneill
114 1.11 jmcneill return acpimcfg_conf_read(pc, tag, reg, data);
115 1.11 jmcneill }
116 1.11 jmcneill
117 1.11 jmcneill static int
118 1.11 jmcneill acpipchb_amazon_graviton_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
119 1.11 jmcneill {
120 1.11 jmcneill struct acpi_pci_context *ap = pc->pc_conf_v;
121 1.11 jmcneill int b, d, f;
122 1.11 jmcneill
123 1.11 jmcneill pci_decompose_tag(pc, tag, &b, &d, &f);
124 1.11 jmcneill
125 1.11 jmcneill if (ap->ap_bus == b) {
126 1.11 jmcneill if (d > 0 || f > 0) {
127 1.11 jmcneill return EINVAL;
128 1.11 jmcneill }
129 1.11 jmcneill bus_space_write_4(ap->ap_bst, ap->ap_conf_bsh, reg, data);
130 1.11 jmcneill return 0;
131 1.11 jmcneill }
132 1.11 jmcneill
133 1.11 jmcneill return acpimcfg_conf_write(pc, tag, reg, data);
134 1.11 jmcneill }
135 1.11 jmcneill
136 1.11 jmcneill static ACPI_STATUS
137 1.11 jmcneill acpipchb_amazon_graviton_map(ACPI_HANDLE handle, UINT32 level, void *ctx, void **retval)
138 1.11 jmcneill {
139 1.11 jmcneill struct acpi_pci_context *ap = ctx;
140 1.11 jmcneill struct acpi_resources res;
141 1.11 jmcneill struct acpi_mem *mem;
142 1.12 jmcneill ACPI_HANDLE parent;
143 1.11 jmcneill ACPI_STATUS rv;
144 1.11 jmcneill int error;
145 1.11 jmcneill
146 1.12 jmcneill rv = AcpiGetParent(handle, &parent);
147 1.12 jmcneill if (ACPI_FAILURE(rv))
148 1.12 jmcneill return rv;
149 1.12 jmcneill if (ap->ap_handle != parent)
150 1.12 jmcneill return AE_OK;
151 1.12 jmcneill
152 1.11 jmcneill rv = acpi_resource_parse(ap->ap_dev, handle, "_CRS", &res, &acpi_resource_parse_ops_quiet);
153 1.11 jmcneill if (ACPI_FAILURE(rv))
154 1.11 jmcneill return rv;
155 1.11 jmcneill
156 1.11 jmcneill mem = acpi_res_mem(&res, 0);
157 1.11 jmcneill if (mem == NULL) {
158 1.11 jmcneill acpi_resource_cleanup(&res);
159 1.11 jmcneill return AE_NOT_FOUND;
160 1.11 jmcneill }
161 1.11 jmcneill
162 1.14 jmcneill error = bus_space_map(ap->ap_bst, mem->ar_base, mem->ar_length,
163 1.14 jmcneill _ARM_BUS_SPACE_MAP_STRONGLY_ORDERED, &ap->ap_conf_bsh);
164 1.11 jmcneill if (error != 0)
165 1.11 jmcneill return AE_NO_MEMORY;
166 1.11 jmcneill
167 1.12 jmcneill ap->ap_conf_read = acpipchb_amazon_graviton_conf_read;
168 1.12 jmcneill ap->ap_conf_write = acpipchb_amazon_graviton_conf_write;
169 1.11 jmcneill
170 1.11 jmcneill return AE_CTRL_TERMINATE;
171 1.11 jmcneill }
172 1.11 jmcneill
173 1.11 jmcneill static void
174 1.11 jmcneill acpipchb_amazon_graviton_init(struct acpi_pci_context *ap)
175 1.11 jmcneill {
176 1.11 jmcneill ACPI_STATUS rv;
177 1.11 jmcneill
178 1.11 jmcneill rv = AcpiGetDevices(__UNCONST("AMZN0001"), acpipchb_amazon_graviton_map, ap, NULL);
179 1.11 jmcneill if (ACPI_FAILURE(rv))
180 1.11 jmcneill return;
181 1.11 jmcneill }
182 1.11 jmcneill
183 1.11 jmcneill static const struct acpipchb_quirk {
184 1.11 jmcneill const char q_oemid[ACPI_OEM_ID_SIZE+1];
185 1.11 jmcneill const char q_oemtableid[ACPI_OEM_TABLE_ID_SIZE+1];
186 1.11 jmcneill uint32_t q_oemrevision;
187 1.11 jmcneill void (*q_init)(struct acpi_pci_context *);
188 1.11 jmcneill } acpipchb_quirks[] = {
189 1.11 jmcneill { "AMAZON", "GRAVITON", 0, acpipchb_amazon_graviton_init },
190 1.11 jmcneill };
191 1.11 jmcneill
192 1.11 jmcneill static const struct acpipchb_quirk *
193 1.11 jmcneill acpipchb_find_quirk(void)
194 1.11 jmcneill {
195 1.11 jmcneill ACPI_STATUS rv;
196 1.11 jmcneill ACPI_TABLE_MCFG *mcfg;
197 1.11 jmcneill u_int n;
198 1.11 jmcneill
199 1.11 jmcneill rv = AcpiGetTable(ACPI_SIG_MCFG, 0, (ACPI_TABLE_HEADER **)&mcfg);
200 1.11 jmcneill if (ACPI_FAILURE(rv))
201 1.11 jmcneill return NULL;
202 1.11 jmcneill
203 1.11 jmcneill for (n = 0; n < __arraycount(acpipchb_quirks); n++) {
204 1.11 jmcneill const struct acpipchb_quirk *q = &acpipchb_quirks[n];
205 1.11 jmcneill if (memcmp(q->q_oemid, mcfg->Header.OemId, ACPI_OEM_ID_SIZE) == 0 &&
206 1.11 jmcneill memcmp(q->q_oemtableid, mcfg->Header.OemTableId, ACPI_OEM_TABLE_ID_SIZE) == 0 &&
207 1.11 jmcneill q->q_oemrevision == mcfg->Header.OemRevision)
208 1.11 jmcneill return q;
209 1.11 jmcneill }
210 1.11 jmcneill
211 1.11 jmcneill return NULL;
212 1.11 jmcneill }
213 1.11 jmcneill
214 1.1 jmcneill static int acpipchb_match(device_t, cfdata_t, void *);
215 1.1 jmcneill static void acpipchb_attach(device_t, device_t, void *);
216 1.1 jmcneill
217 1.9 jmcneill static void acpipchb_setup_ranges(struct acpipchb_softc *, struct pcibus_attach_args *);
218 1.6 jmcneill
219 1.1 jmcneill CFATTACH_DECL_NEW(acpipchb, sizeof(struct acpipchb_softc),
220 1.1 jmcneill acpipchb_match, acpipchb_attach, NULL, NULL);
221 1.1 jmcneill
222 1.1 jmcneill static const char * const compatible[] = {
223 1.1 jmcneill "PNP0A08",
224 1.1 jmcneill NULL
225 1.1 jmcneill };
226 1.1 jmcneill
227 1.1 jmcneill static int
228 1.1 jmcneill acpipchb_match(device_t parent, cfdata_t cf, void *aux)
229 1.1 jmcneill {
230 1.1 jmcneill struct acpi_attach_args *aa = aux;
231 1.1 jmcneill
232 1.1 jmcneill if (aa->aa_node->ad_type != ACPI_TYPE_DEVICE)
233 1.1 jmcneill return 0;
234 1.1 jmcneill
235 1.1 jmcneill return acpi_match_hid(aa->aa_node->ad_devinfo, compatible);
236 1.1 jmcneill }
237 1.1 jmcneill
238 1.1 jmcneill static void
239 1.1 jmcneill acpipchb_attach(device_t parent, device_t self, void *aux)
240 1.1 jmcneill {
241 1.1 jmcneill struct acpipchb_softc * const sc = device_private(self);
242 1.1 jmcneill struct acpi_attach_args *aa = aux;
243 1.1 jmcneill struct pcibus_attach_args pba;
244 1.11 jmcneill const struct acpipchb_quirk *q;
245 1.2 jmcneill ACPI_INTEGER cca, seg;
246 1.1 jmcneill
247 1.1 jmcneill sc->sc_dev = self;
248 1.9 jmcneill sc->sc_memt = aa->aa_memt;
249 1.1 jmcneill sc->sc_handle = aa->aa_node->ad_handle;
250 1.1 jmcneill
251 1.1 jmcneill if (ACPI_FAILURE(acpi_eval_integer(sc->sc_handle, "_BBN", &sc->sc_bus)))
252 1.1 jmcneill sc->sc_bus = 0;
253 1.1 jmcneill
254 1.2 jmcneill if (ACPI_FAILURE(acpi_eval_integer(sc->sc_handle, "_SEG", &seg)))
255 1.2 jmcneill seg = 0;
256 1.2 jmcneill
257 1.1 jmcneill if (ACPI_FAILURE(acpi_eval_integer(sc->sc_handle, "_CCA", &cca)))
258 1.8 jmcneill cca = 1;
259 1.1 jmcneill
260 1.1 jmcneill aprint_naive("\n");
261 1.1 jmcneill aprint_normal(": PCI Express Host Bridge\n");
262 1.1 jmcneill
263 1.1 jmcneill sc->sc_dmat = *aa->aa_dmat;
264 1.8 jmcneill if (cca == 0)
265 1.8 jmcneill sc->sc_dmat._nranges = 0;
266 1.1 jmcneill
267 1.10 jmcneill sc->sc_ap.ap_dev = self;
268 1.2 jmcneill sc->sc_ap.ap_pc = *aa->aa_pc;
269 1.2 jmcneill sc->sc_ap.ap_pc.pc_conf_v = &sc->sc_ap;
270 1.2 jmcneill sc->sc_ap.ap_seg = seg;
271 1.11 jmcneill sc->sc_ap.ap_handle = sc->sc_handle;
272 1.10 jmcneill sc->sc_ap.ap_bus = sc->sc_bus;
273 1.10 jmcneill sc->sc_ap.ap_bst = sc->sc_memt;
274 1.2 jmcneill
275 1.11 jmcneill q = acpipchb_find_quirk();
276 1.11 jmcneill if (q != NULL)
277 1.11 jmcneill q->q_init(&sc->sc_ap);
278 1.11 jmcneill
279 1.5 jmcneill if (acpi_pci_ignore_boot_config(sc->sc_handle)) {
280 1.3 jmcneill if (acpimcfg_configure_bus(self, &sc->sc_ap.ap_pc, sc->sc_handle, sc->sc_bus, PCIHOST_CACHELINE_SIZE) != 0)
281 1.3 jmcneill aprint_error_dev(self, "failed to configure bus\n");
282 1.5 jmcneill }
283 1.2 jmcneill
284 1.1 jmcneill memset(&pba, 0, sizeof(pba));
285 1.9 jmcneill pba.pba_flags = aa->aa_pciflags & ~(PCI_FLAGS_MEM_OKAY | PCI_FLAGS_IO_OKAY);
286 1.9 jmcneill pba.pba_memt = 0;
287 1.6 jmcneill pba.pba_iot = 0;
288 1.1 jmcneill pba.pba_dmat = &sc->sc_dmat;
289 1.1 jmcneill #ifdef _PCI_HAVE_DMA64
290 1.1 jmcneill pba.pba_dmat64 = &sc->sc_dmat;
291 1.1 jmcneill #endif
292 1.2 jmcneill pba.pba_pc = &sc->sc_ap.ap_pc;
293 1.1 jmcneill pba.pba_bus = sc->sc_bus;
294 1.1 jmcneill
295 1.9 jmcneill acpipchb_setup_ranges(sc, &pba);
296 1.6 jmcneill
297 1.1 jmcneill config_found_ia(self, "pcibus", &pba, pcibusprint);
298 1.1 jmcneill }
299 1.6 jmcneill
300 1.9 jmcneill struct acpipchb_setup_ranges_args {
301 1.6 jmcneill struct acpipchb_softc *sc;
302 1.6 jmcneill struct pcibus_attach_args *pba;
303 1.6 jmcneill };
304 1.6 jmcneill
305 1.7 jmcneill static int
306 1.7 jmcneill acpipchb_bus_space_map(void *t, bus_addr_t bpa, bus_size_t size, int flag,
307 1.7 jmcneill bus_space_handle_t *bshp)
308 1.7 jmcneill {
309 1.7 jmcneill struct acpipchb_bus_space * const abs = t;
310 1.9 jmcneill int i;
311 1.7 jmcneill
312 1.9 jmcneill if (size == 0)
313 1.7 jmcneill return ERANGE;
314 1.7 jmcneill
315 1.14 jmcneill if ((abs->flags & PCI_FLAGS_IO_OKAY) != 0) {
316 1.14 jmcneill /* Force strongly ordered mapping for all I/O space */
317 1.14 jmcneill flag = _ARM_BUS_SPACE_MAP_STRONGLY_ORDERED;
318 1.14 jmcneill }
319 1.14 jmcneill
320 1.9 jmcneill for (i = 0; i < abs->nrange; i++) {
321 1.9 jmcneill struct acpipchb_bus_range * const range = &abs->range[i];
322 1.9 jmcneill if (bpa >= range->min && bpa + size - 1 <= range->max)
323 1.9 jmcneill return abs->map(t, bpa + range->offset, size, flag, bshp);
324 1.9 jmcneill }
325 1.9 jmcneill
326 1.9 jmcneill return ERANGE;
327 1.7 jmcneill }
328 1.7 jmcneill
329 1.6 jmcneill static ACPI_STATUS
330 1.9 jmcneill acpipchb_setup_ranges_cb(ACPI_RESOURCE *res, void *ctx)
331 1.6 jmcneill {
332 1.9 jmcneill struct acpipchb_setup_ranges_args * const args = ctx;
333 1.6 jmcneill struct acpipchb_softc * const sc = args->sc;
334 1.6 jmcneill struct pcibus_attach_args *pba = args->pba;
335 1.9 jmcneill struct acpipchb_bus_space *abs;
336 1.9 jmcneill struct acpipchb_bus_range *range;
337 1.9 jmcneill const char *range_type;
338 1.9 jmcneill u_int pci_flags;
339 1.6 jmcneill
340 1.6 jmcneill if (res->Type != ACPI_RESOURCE_TYPE_ADDRESS32 &&
341 1.6 jmcneill res->Type != ACPI_RESOURCE_TYPE_ADDRESS64)
342 1.6 jmcneill return AE_OK;
343 1.6 jmcneill
344 1.9 jmcneill switch (res->Data.Address.ResourceType) {
345 1.9 jmcneill case ACPI_IO_RANGE:
346 1.9 jmcneill abs = &sc->sc_pciio_bst;
347 1.9 jmcneill range_type = "I/O";
348 1.9 jmcneill pci_flags = PCI_FLAGS_IO_OKAY;
349 1.9 jmcneill break;
350 1.9 jmcneill case ACPI_MEMORY_RANGE:
351 1.9 jmcneill abs = &sc->sc_pcimem_bst;
352 1.9 jmcneill range_type = "MEM";
353 1.9 jmcneill pci_flags = PCI_FLAGS_MEM_OKAY;
354 1.9 jmcneill break;
355 1.9 jmcneill default:
356 1.6 jmcneill return AE_OK;
357 1.9 jmcneill }
358 1.6 jmcneill
359 1.9 jmcneill if (abs->nrange == ACPIPCHB_MAX_RANGES) {
360 1.9 jmcneill aprint_error_dev(sc->sc_dev,
361 1.9 jmcneill "maximum number of ranges reached, increase ACPIPCHB_MAX_RANGES\n");
362 1.9 jmcneill return AE_LIMIT;
363 1.9 jmcneill }
364 1.6 jmcneill
365 1.9 jmcneill range = &abs->range[abs->nrange];
366 1.6 jmcneill switch (res->Type) {
367 1.6 jmcneill case ACPI_RESOURCE_TYPE_ADDRESS32:
368 1.9 jmcneill range->min = res->Data.Address32.Address.Minimum;
369 1.9 jmcneill range->max = res->Data.Address32.Address.Maximum;
370 1.9 jmcneill range->offset = res->Data.Address32.Address.TranslationOffset;
371 1.6 jmcneill break;
372 1.6 jmcneill case ACPI_RESOURCE_TYPE_ADDRESS64:
373 1.9 jmcneill range->min = res->Data.Address64.Address.Minimum;
374 1.9 jmcneill range->max = res->Data.Address64.Address.Maximum;
375 1.9 jmcneill range->offset = res->Data.Address64.Address.TranslationOffset;
376 1.6 jmcneill break;
377 1.9 jmcneill default:
378 1.9 jmcneill return AE_OK;
379 1.6 jmcneill }
380 1.9 jmcneill abs->nrange++;
381 1.6 jmcneill
382 1.9 jmcneill aprint_debug_dev(sc->sc_dev, "PCI %s [%#lx-%#lx] -> %#lx\n", range_type, range->min, range->max, range->offset);
383 1.6 jmcneill
384 1.9 jmcneill if ((pba->pba_flags & pci_flags) == 0) {
385 1.9 jmcneill abs->bs = *sc->sc_memt;
386 1.9 jmcneill abs->bs.bs_cookie = abs;
387 1.9 jmcneill abs->map = abs->bs.bs_map;
388 1.14 jmcneill abs->flags = pci_flags;
389 1.9 jmcneill abs->bs.bs_map = acpipchb_bus_space_map;
390 1.9 jmcneill if ((pci_flags & PCI_FLAGS_IO_OKAY) != 0)
391 1.9 jmcneill pba->pba_iot = &abs->bs;
392 1.9 jmcneill else if ((pci_flags & PCI_FLAGS_MEM_OKAY) != 0)
393 1.9 jmcneill pba->pba_memt = &abs->bs;
394 1.9 jmcneill pba->pba_flags |= pci_flags;
395 1.9 jmcneill }
396 1.6 jmcneill
397 1.9 jmcneill return AE_OK;
398 1.6 jmcneill }
399 1.6 jmcneill
400 1.6 jmcneill static void
401 1.9 jmcneill acpipchb_setup_ranges(struct acpipchb_softc *sc, struct pcibus_attach_args *pba)
402 1.6 jmcneill {
403 1.9 jmcneill struct acpipchb_setup_ranges_args args;
404 1.6 jmcneill
405 1.6 jmcneill args.sc = sc;
406 1.6 jmcneill args.pba = pba;
407 1.6 jmcneill
408 1.9 jmcneill AcpiWalkResources(sc->sc_handle, "_CRS", acpipchb_setup_ranges_cb, &args);
409 1.6 jmcneill }
410