Home | History | Annotate | Line # | Download | only in acpi
acpipchb.c revision 1.30
      1  1.30  jmcneill /* $NetBSD: acpipchb.c,v 1.30 2022/08/13 20:08:36 jmcneill Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2018 The NetBSD Foundation, Inc.
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1  jmcneill  * by Jared McNeill <jmcneill (at) invisible.ca>.
      9   1.1  jmcneill  *
     10   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
     11   1.1  jmcneill  * modification, are permitted provided that the following conditions
     12   1.1  jmcneill  * are met:
     13   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     14   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     15   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     17   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     18   1.1  jmcneill  *
     19   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1  jmcneill  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1  jmcneill  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1  jmcneill  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1  jmcneill  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1  jmcneill  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1  jmcneill  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1  jmcneill  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1  jmcneill  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1  jmcneill  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1  jmcneill  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1  jmcneill  */
     31   1.1  jmcneill 
     32   1.1  jmcneill #include <sys/cdefs.h>
     33  1.30  jmcneill __KERNEL_RCSID(0, "$NetBSD: acpipchb.c,v 1.30 2022/08/13 20:08:36 jmcneill Exp $");
     34   1.1  jmcneill 
     35   1.1  jmcneill #include <sys/param.h>
     36   1.1  jmcneill #include <sys/bus.h>
     37   1.1  jmcneill #include <sys/device.h>
     38   1.1  jmcneill #include <sys/intr.h>
     39   1.1  jmcneill #include <sys/systm.h>
     40   1.1  jmcneill #include <sys/kernel.h>
     41   1.1  jmcneill #include <sys/queue.h>
     42   1.1  jmcneill #include <sys/mutex.h>
     43   1.1  jmcneill #include <sys/kmem.h>
     44  1.19        ad #include <sys/cpu.h>
     45   1.1  jmcneill 
     46   1.1  jmcneill #include <arm/cpufunc.h>
     47  1.29  jmcneill #include <arm/bootconfig.h>
     48   1.1  jmcneill 
     49   1.1  jmcneill #include <dev/pci/pcireg.h>
     50   1.1  jmcneill #include <dev/pci/pcivar.h>
     51   1.1  jmcneill #include <dev/pci/pciconf.h>
     52   1.1  jmcneill 
     53   1.1  jmcneill #include <dev/acpi/acpivar.h>
     54   1.3  jmcneill #include <dev/acpi/acpi_pci.h>
     55   1.1  jmcneill #include <dev/acpi/acpi_mcfg.h>
     56   1.1  jmcneill 
     57   1.2  jmcneill #include <arm/acpi/acpi_pci_machdep.h>
     58   1.2  jmcneill 
     59   1.1  jmcneill #define	PCIHOST_CACHELINE_SIZE		arm_dcache_align
     60   1.1  jmcneill 
     61   1.9  jmcneill #define	ACPIPCHB_MAX_RANGES	64	/* XXX arbitrary limit */
     62   1.7  jmcneill 
     63   1.9  jmcneill struct acpipchb_bus_range {
     64   1.7  jmcneill 	bus_addr_t		min;
     65   1.7  jmcneill 	bus_addr_t		max;
     66   1.7  jmcneill 	bus_addr_t		offset;
     67   1.9  jmcneill };
     68   1.9  jmcneill 
     69   1.9  jmcneill struct acpipchb_bus_space {
     70   1.9  jmcneill 	struct bus_space	bs;
     71   1.9  jmcneill 
     72   1.9  jmcneill 	struct acpipchb_bus_range range[ACPIPCHB_MAX_RANGES];
     73   1.9  jmcneill 	int			nrange;
     74   1.7  jmcneill 
     75   1.7  jmcneill 	int			(*map)(void *, bus_addr_t, bus_size_t,
     76   1.7  jmcneill 				       int, bus_space_handle_t *);
     77  1.14  jmcneill 
     78  1.14  jmcneill 	int			flags;
     79   1.7  jmcneill };
     80   1.7  jmcneill 
     81   1.1  jmcneill struct acpipchb_softc {
     82   1.1  jmcneill 	device_t		sc_dev;
     83   1.1  jmcneill 
     84   1.9  jmcneill 	bus_space_tag_t		sc_memt;
     85   1.9  jmcneill 
     86   1.1  jmcneill 	ACPI_HANDLE		sc_handle;
     87   1.1  jmcneill 	ACPI_INTEGER		sc_bus;
     88   1.6  jmcneill 
     89   1.9  jmcneill 	struct acpipchb_bus_space sc_pcimem_bst;
     90   1.7  jmcneill 	struct acpipchb_bus_space sc_pciio_bst;
     91   1.1  jmcneill };
     92   1.1  jmcneill 
     93   1.1  jmcneill static int	acpipchb_match(device_t, cfdata_t, void *);
     94   1.1  jmcneill static void	acpipchb_attach(device_t, device_t, void *);
     95   1.1  jmcneill 
     96  1.27  jmcneill static void	acpipchb_configure_bus(struct acpipchb_softc *, struct pcibus_attach_args *);
     97  1.22  jmcneill static void	acpipchb_setup_ranges(struct acpipchb_softc *,
     98  1.22  jmcneill 				      struct pcibus_attach_args *);
     99  1.22  jmcneill static void	acpipchb_setup_quirks(struct acpipchb_softc *,
    100  1.22  jmcneill 				      struct pcibus_attach_args *);
    101   1.6  jmcneill 
    102   1.1  jmcneill CFATTACH_DECL_NEW(acpipchb, sizeof(struct acpipchb_softc),
    103   1.1  jmcneill 	acpipchb_match, acpipchb_attach, NULL, NULL);
    104   1.1  jmcneill 
    105   1.1  jmcneill static const char * const compatible[] = {
    106   1.1  jmcneill 	"PNP0A08",
    107   1.1  jmcneill 	NULL
    108   1.1  jmcneill };
    109   1.1  jmcneill 
    110   1.1  jmcneill static int
    111   1.1  jmcneill acpipchb_match(device_t parent, cfdata_t cf, void *aux)
    112   1.1  jmcneill {
    113   1.1  jmcneill 	struct acpi_attach_args *aa = aux;
    114   1.1  jmcneill 
    115   1.1  jmcneill 	if (aa->aa_node->ad_type != ACPI_TYPE_DEVICE)
    116   1.1  jmcneill 		return 0;
    117   1.1  jmcneill 
    118   1.1  jmcneill 	return acpi_match_hid(aa->aa_node->ad_devinfo, compatible);
    119   1.1  jmcneill }
    120   1.1  jmcneill 
    121   1.1  jmcneill static void
    122   1.1  jmcneill acpipchb_attach(device_t parent, device_t self, void *aux)
    123   1.1  jmcneill {
    124   1.1  jmcneill 	struct acpipchb_softc * const sc = device_private(self);
    125   1.1  jmcneill 	struct acpi_attach_args *aa = aux;
    126   1.1  jmcneill 	struct pcibus_attach_args pba;
    127  1.28  jmcneill 	ACPI_INTEGER seg, nomsi;
    128  1.22  jmcneill 	ACPI_STATUS rv;
    129  1.18  jmcneill 	uint16_t bus_start;
    130  1.30  jmcneill 	int val;
    131   1.1  jmcneill 
    132   1.1  jmcneill 	sc->sc_dev = self;
    133   1.9  jmcneill 	sc->sc_memt = aa->aa_memt;
    134   1.1  jmcneill 	sc->sc_handle = aa->aa_node->ad_handle;
    135   1.1  jmcneill 
    136  1.18  jmcneill 	/*
    137  1.18  jmcneill 	 * First try to derive the base bus number from _CRS. If that fails,
    138  1.18  jmcneill 	 * try _BBN. If that fails too, assume bus 0.
    139  1.18  jmcneill 	 */
    140  1.18  jmcneill 	if (ACPI_SUCCESS(acpi_pcidev_pciroot_bus(sc->sc_handle, &bus_start))) {
    141  1.18  jmcneill 		sc->sc_bus = bus_start;
    142  1.18  jmcneill 	} else {
    143  1.22  jmcneill 		rv = acpi_eval_integer(sc->sc_handle, "_BBN", &sc->sc_bus);
    144  1.22  jmcneill 		if (ACPI_FAILURE(rv)) {
    145  1.18  jmcneill 			sc->sc_bus = 0;
    146  1.22  jmcneill 		}
    147  1.18  jmcneill 	}
    148   1.1  jmcneill 
    149  1.22  jmcneill 	if (ACPI_FAILURE(acpi_eval_integer(sc->sc_handle, "_SEG", &seg))) {
    150   1.2  jmcneill 		seg = 0;
    151  1.22  jmcneill 	}
    152   1.2  jmcneill 
    153  1.28  jmcneill 	if (ACPI_FAILURE(acpi_dsd_integer(sc->sc_handle, "linux,pcie-nomsi",
    154  1.28  jmcneill 	    &nomsi))) {
    155  1.28  jmcneill 		nomsi = 0;
    156  1.28  jmcneill 	}
    157  1.30  jmcneill 	if (get_bootconf_option(boot_args, "nopcimsi",
    158  1.30  jmcneill 				BOOTOPT_TYPE_BOOLEAN, &val) && val) {
    159  1.30  jmcneill 		nomsi = 1;
    160  1.30  jmcneill 	}
    161  1.28  jmcneill 
    162   1.1  jmcneill 	aprint_naive("\n");
    163   1.1  jmcneill 	aprint_normal(": PCI Express Host Bridge\n");
    164   1.1  jmcneill 
    165  1.23  jmcneill 	acpi_claim_childdevs(self, aa->aa_node);
    166  1.23  jmcneill 
    167   1.1  jmcneill 	memset(&pba, 0, sizeof(pba));
    168  1.22  jmcneill 	pba.pba_flags = aa->aa_pciflags &
    169  1.22  jmcneill 			~(PCI_FLAGS_MEM_OKAY | PCI_FLAGS_IO_OKAY);
    170  1.28  jmcneill 	if (nomsi) {
    171  1.28  jmcneill 		pba.pba_flags &= ~(PCI_FLAGS_MSI_OKAY | PCI_FLAGS_MSIX_OKAY);
    172  1.28  jmcneill 	}
    173   1.9  jmcneill 	pba.pba_memt = 0;
    174   1.6  jmcneill 	pba.pba_iot = 0;
    175  1.17  jmcneill 	pba.pba_dmat = aa->aa_dmat;
    176   1.1  jmcneill #ifdef _PCI_HAVE_DMA64
    177  1.17  jmcneill 	pba.pba_dmat64 = aa->aa_dmat64;
    178   1.1  jmcneill #endif
    179  1.16  jmcneill 	pba.pba_pc = aa->aa_pc;
    180   1.1  jmcneill 	pba.pba_bus = sc->sc_bus;
    181   1.1  jmcneill 
    182   1.9  jmcneill 	acpipchb_setup_ranges(sc, &pba);
    183  1.16  jmcneill 	acpipchb_setup_quirks(sc, &pba);
    184   1.6  jmcneill 
    185  1.27  jmcneill 	acpipchb_configure_bus(sc, &pba);
    186  1.27  jmcneill 
    187  1.25   thorpej 	config_found(self, &pba, pcibusprint,
    188  1.26   thorpej 	    CFARGS(.devhandle = device_handle(self)));
    189   1.1  jmcneill }
    190   1.6  jmcneill 
    191  1.27  jmcneill static void
    192  1.27  jmcneill acpipchb_configure_bus(struct acpipchb_softc *sc, struct pcibus_attach_args *pba)
    193  1.27  jmcneill {
    194  1.27  jmcneill 	struct arm32_pci_chipset *md_pc =
    195  1.27  jmcneill 	    (struct arm32_pci_chipset *)pba->pba_pc;
    196  1.27  jmcneill 	struct acpi_pci_context *ap = md_pc->pc_conf_v;
    197  1.27  jmcneill 	struct pciconf_resources *pcires;
    198  1.27  jmcneill 	ACPI_STATUS rv;
    199  1.29  jmcneill 	int error, val;
    200  1.27  jmcneill 
    201  1.27  jmcneill 	if (!acpi_pci_ignore_boot_config(sc->sc_handle)) {
    202  1.27  jmcneill 		return;
    203  1.27  jmcneill 	}
    204  1.29  jmcneill 	if (get_bootconf_option(boot_args, "nopciconf",
    205  1.29  jmcneill 				BOOTOPT_TYPE_BOOLEAN, &val) && val) {
    206  1.29  jmcneill 		return;
    207  1.29  jmcneill 	}
    208  1.27  jmcneill 
    209  1.27  jmcneill 	if ((ap->ap_flags & ACPI_PCI_FLAG_NO_MCFG) != 0) {
    210  1.27  jmcneill 		pcires = pciconf_resource_init();
    211  1.27  jmcneill 		rv = AcpiWalkResources(sc->sc_handle, "_CRS",
    212  1.27  jmcneill 		    acpimcfg_configure_bus_cb, pcires);
    213  1.27  jmcneill 		if (ACPI_FAILURE(rv)) {
    214  1.27  jmcneill 			error = ENXIO;
    215  1.27  jmcneill 		} else {
    216  1.27  jmcneill 			error = pci_configure_bus(pba->pba_pc, pcires, ap->ap_bus,
    217  1.27  jmcneill 			    PCIHOST_CACHELINE_SIZE);
    218  1.27  jmcneill 		}
    219  1.27  jmcneill 		pciconf_resource_fini(pcires);
    220  1.27  jmcneill 	} else {
    221  1.27  jmcneill 		error = acpimcfg_configure_bus(sc->sc_dev, pba->pba_pc, sc->sc_handle,
    222  1.27  jmcneill 		    sc->sc_bus, PCIHOST_CACHELINE_SIZE);
    223  1.27  jmcneill 	}
    224  1.27  jmcneill 
    225  1.27  jmcneill 	if (error != 0) {
    226  1.27  jmcneill 		aprint_error_dev(sc->sc_dev, "failed to configure bus, error %d\n",
    227  1.27  jmcneill 		    error);
    228  1.27  jmcneill 	}
    229  1.27  jmcneill }
    230  1.27  jmcneill 
    231   1.9  jmcneill struct acpipchb_setup_ranges_args {
    232   1.6  jmcneill 	struct acpipchb_softc *sc;
    233   1.6  jmcneill 	struct pcibus_attach_args *pba;
    234   1.6  jmcneill };
    235   1.6  jmcneill 
    236   1.7  jmcneill static int
    237   1.7  jmcneill acpipchb_bus_space_map(void *t, bus_addr_t bpa, bus_size_t size, int flag,
    238   1.7  jmcneill     bus_space_handle_t *bshp)
    239   1.7  jmcneill {
    240   1.7  jmcneill 	struct acpipchb_bus_space * const abs = t;
    241   1.9  jmcneill 	int i;
    242   1.7  jmcneill 
    243   1.9  jmcneill 	if (size == 0)
    244   1.7  jmcneill 		return ERANGE;
    245   1.7  jmcneill 
    246  1.14  jmcneill 	if ((abs->flags & PCI_FLAGS_IO_OKAY) != 0) {
    247  1.14  jmcneill 		/* Force strongly ordered mapping for all I/O space */
    248  1.14  jmcneill 		flag = _ARM_BUS_SPACE_MAP_STRONGLY_ORDERED;
    249  1.14  jmcneill 	}
    250  1.14  jmcneill 
    251   1.9  jmcneill 	for (i = 0; i < abs->nrange; i++) {
    252   1.9  jmcneill 		struct acpipchb_bus_range * const range = &abs->range[i];
    253  1.22  jmcneill 		if (bpa >= range->min && bpa + size - 1 <= range->max) {
    254  1.22  jmcneill 			return abs->map(t, bpa + range->offset, size,
    255  1.22  jmcneill 					flag, bshp);
    256  1.22  jmcneill 		}
    257   1.9  jmcneill 	}
    258   1.9  jmcneill 
    259   1.9  jmcneill 	return ERANGE;
    260   1.7  jmcneill }
    261   1.7  jmcneill 
    262   1.6  jmcneill static ACPI_STATUS
    263   1.9  jmcneill acpipchb_setup_ranges_cb(ACPI_RESOURCE *res, void *ctx)
    264   1.6  jmcneill {
    265   1.9  jmcneill 	struct acpipchb_setup_ranges_args * const args = ctx;
    266   1.6  jmcneill 	struct acpipchb_softc * const sc = args->sc;
    267   1.6  jmcneill 	struct pcibus_attach_args *pba = args->pba;
    268   1.9  jmcneill 	struct acpipchb_bus_space *abs;
    269   1.9  jmcneill 	struct acpipchb_bus_range *range;
    270   1.9  jmcneill 	const char *range_type;
    271   1.9  jmcneill 	u_int pci_flags;
    272   1.6  jmcneill 
    273   1.6  jmcneill 	if (res->Type != ACPI_RESOURCE_TYPE_ADDRESS32 &&
    274  1.22  jmcneill 	    res->Type != ACPI_RESOURCE_TYPE_ADDRESS64) {
    275   1.6  jmcneill 		return AE_OK;
    276  1.22  jmcneill 	}
    277   1.6  jmcneill 
    278   1.9  jmcneill 	switch (res->Data.Address.ResourceType) {
    279   1.9  jmcneill 	case ACPI_IO_RANGE:
    280   1.9  jmcneill 		abs = &sc->sc_pciio_bst;
    281   1.9  jmcneill 		range_type = "I/O";
    282   1.9  jmcneill 		pci_flags = PCI_FLAGS_IO_OKAY;
    283   1.9  jmcneill 		break;
    284   1.9  jmcneill 	case ACPI_MEMORY_RANGE:
    285   1.9  jmcneill 		abs = &sc->sc_pcimem_bst;
    286   1.9  jmcneill 		range_type = "MEM";
    287   1.9  jmcneill 		pci_flags = PCI_FLAGS_MEM_OKAY;
    288   1.9  jmcneill 		break;
    289   1.9  jmcneill 	default:
    290   1.6  jmcneill 		return AE_OK;
    291   1.9  jmcneill 	}
    292   1.6  jmcneill 
    293   1.9  jmcneill 	if (abs->nrange == ACPIPCHB_MAX_RANGES) {
    294   1.9  jmcneill 		aprint_error_dev(sc->sc_dev,
    295  1.22  jmcneill 		    "maximum number of ranges reached (ACPIPCHB_MAX_RANGES)\n");
    296   1.9  jmcneill 		return AE_LIMIT;
    297   1.9  jmcneill 	}
    298   1.6  jmcneill 
    299   1.9  jmcneill 	range = &abs->range[abs->nrange];
    300   1.6  jmcneill 	switch (res->Type) {
    301   1.6  jmcneill 	case ACPI_RESOURCE_TYPE_ADDRESS32:
    302   1.9  jmcneill 		range->min = res->Data.Address32.Address.Minimum;
    303   1.9  jmcneill 		range->max = res->Data.Address32.Address.Maximum;
    304   1.9  jmcneill 		range->offset = res->Data.Address32.Address.TranslationOffset;
    305   1.6  jmcneill 		break;
    306   1.6  jmcneill 	case ACPI_RESOURCE_TYPE_ADDRESS64:
    307   1.9  jmcneill 		range->min = res->Data.Address64.Address.Minimum;
    308   1.9  jmcneill 		range->max = res->Data.Address64.Address.Maximum;
    309   1.9  jmcneill 		range->offset = res->Data.Address64.Address.TranslationOffset;
    310   1.6  jmcneill 		break;
    311   1.9  jmcneill 	default:
    312   1.9  jmcneill 		return AE_OK;
    313   1.6  jmcneill 	}
    314   1.9  jmcneill 	abs->nrange++;
    315   1.6  jmcneill 
    316  1.22  jmcneill 	aprint_debug_dev(sc->sc_dev, "PCI %s [%#lx-%#lx] -> %#lx\n",
    317  1.22  jmcneill 	    range_type, range->min, range->max, range->offset);
    318   1.6  jmcneill 
    319   1.9  jmcneill 	if ((pba->pba_flags & pci_flags) == 0) {
    320   1.9  jmcneill 		abs->bs = *sc->sc_memt;
    321   1.9  jmcneill 		abs->bs.bs_cookie = abs;
    322   1.9  jmcneill 		abs->map = abs->bs.bs_map;
    323  1.14  jmcneill 		abs->flags = pci_flags;
    324   1.9  jmcneill 		abs->bs.bs_map = acpipchb_bus_space_map;
    325  1.22  jmcneill 		if ((pci_flags & PCI_FLAGS_IO_OKAY) != 0) {
    326   1.9  jmcneill 			pba->pba_iot = &abs->bs;
    327  1.22  jmcneill 		} else if ((pci_flags & PCI_FLAGS_MEM_OKAY) != 0) {
    328   1.9  jmcneill 			pba->pba_memt = &abs->bs;
    329  1.22  jmcneill 		}
    330   1.9  jmcneill 		pba->pba_flags |= pci_flags;
    331   1.9  jmcneill 	}
    332   1.6  jmcneill 
    333   1.9  jmcneill 	return AE_OK;
    334   1.6  jmcneill }
    335   1.6  jmcneill 
    336   1.6  jmcneill static void
    337   1.9  jmcneill acpipchb_setup_ranges(struct acpipchb_softc *sc, struct pcibus_attach_args *pba)
    338   1.6  jmcneill {
    339   1.9  jmcneill 	struct acpipchb_setup_ranges_args args;
    340   1.6  jmcneill 
    341   1.6  jmcneill 	args.sc = sc;
    342   1.6  jmcneill 	args.pba = pba;
    343   1.6  jmcneill 
    344  1.22  jmcneill 	AcpiWalkResources(sc->sc_handle, "_CRS", acpipchb_setup_ranges_cb,
    345  1.22  jmcneill 	    &args);
    346   1.6  jmcneill }
    347  1.16  jmcneill 
    348  1.16  jmcneill static void
    349  1.16  jmcneill acpipchb_setup_quirks(struct acpipchb_softc *sc, struct pcibus_attach_args *pba)
    350  1.16  jmcneill {
    351  1.22  jmcneill 	struct arm32_pci_chipset *md_pc =
    352  1.22  jmcneill 	    (struct arm32_pci_chipset *)pba->pba_pc;
    353  1.16  jmcneill 	struct acpi_pci_context *ap = md_pc->pc_conf_v;
    354  1.16  jmcneill 
    355  1.16  jmcneill 	pba->pba_flags &= ~ap->ap_pciflags_clear;
    356  1.16  jmcneill }
    357