acpipchb.c revision 1.6 1 1.6 jmcneill /* $NetBSD: acpipchb.c,v 1.6 2018/11/18 20:22:20 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2018 The NetBSD Foundation, Inc.
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * This code is derived from software contributed to The NetBSD Foundation
8 1.1 jmcneill * by Jared McNeill <jmcneill (at) invisible.ca>.
9 1.1 jmcneill *
10 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
11 1.1 jmcneill * modification, are permitted provided that the following conditions
12 1.1 jmcneill * are met:
13 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
14 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
15 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
17 1.1 jmcneill * documentation and/or other materials provided with the distribution.
18 1.1 jmcneill *
19 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
30 1.1 jmcneill */
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/cdefs.h>
33 1.6 jmcneill __KERNEL_RCSID(0, "$NetBSD: acpipchb.c,v 1.6 2018/11/18 20:22:20 jmcneill Exp $");
34 1.1 jmcneill
35 1.1 jmcneill #include <sys/param.h>
36 1.1 jmcneill #include <sys/bus.h>
37 1.1 jmcneill #include <sys/device.h>
38 1.1 jmcneill #include <sys/intr.h>
39 1.1 jmcneill #include <sys/systm.h>
40 1.1 jmcneill #include <sys/kernel.h>
41 1.1 jmcneill #include <sys/extent.h>
42 1.1 jmcneill #include <sys/queue.h>
43 1.1 jmcneill #include <sys/mutex.h>
44 1.1 jmcneill #include <sys/kmem.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <machine/cpu.h>
47 1.1 jmcneill
48 1.1 jmcneill #include <arm/cpufunc.h>
49 1.1 jmcneill
50 1.1 jmcneill #include <dev/pci/pcireg.h>
51 1.1 jmcneill #include <dev/pci/pcivar.h>
52 1.1 jmcneill #include <dev/pci/pciconf.h>
53 1.1 jmcneill
54 1.1 jmcneill #include <dev/acpi/acpivar.h>
55 1.3 jmcneill #include <dev/acpi/acpi_pci.h>
56 1.1 jmcneill #include <dev/acpi/acpi_mcfg.h>
57 1.1 jmcneill
58 1.2 jmcneill #include <arm/acpi/acpi_pci_machdep.h>
59 1.2 jmcneill
60 1.1 jmcneill #define PCIHOST_CACHELINE_SIZE arm_dcache_align
61 1.1 jmcneill
62 1.1 jmcneill struct acpipchb_softc {
63 1.1 jmcneill device_t sc_dev;
64 1.1 jmcneill
65 1.1 jmcneill struct arm32_bus_dma_tag sc_dmat;
66 1.2 jmcneill struct acpi_pci_context sc_ap;
67 1.1 jmcneill
68 1.1 jmcneill ACPI_HANDLE sc_handle;
69 1.1 jmcneill ACPI_INTEGER sc_bus;
70 1.6 jmcneill
71 1.6 jmcneill struct bus_space sc_pciio_bst;
72 1.1 jmcneill };
73 1.1 jmcneill
74 1.1 jmcneill static struct arm32_dma_range ahcipchb_coherent_ranges[] = {
75 1.1 jmcneill [0] = {
76 1.1 jmcneill .dr_sysbase = 0,
77 1.1 jmcneill .dr_busbase = 0,
78 1.1 jmcneill .dr_len = UINTPTR_MAX,
79 1.1 jmcneill .dr_flags = _BUS_DMAMAP_COHERENT,
80 1.1 jmcneill }
81 1.1 jmcneill };
82 1.1 jmcneill
83 1.1 jmcneill static int acpipchb_match(device_t, cfdata_t, void *);
84 1.1 jmcneill static void acpipchb_attach(device_t, device_t, void *);
85 1.1 jmcneill
86 1.6 jmcneill static void acpipchb_setup_pciio(struct acpipchb_softc *, struct pcibus_attach_args *);
87 1.6 jmcneill
88 1.1 jmcneill CFATTACH_DECL_NEW(acpipchb, sizeof(struct acpipchb_softc),
89 1.1 jmcneill acpipchb_match, acpipchb_attach, NULL, NULL);
90 1.1 jmcneill
91 1.1 jmcneill static const char * const compatible[] = {
92 1.1 jmcneill "PNP0A08",
93 1.1 jmcneill NULL
94 1.1 jmcneill };
95 1.1 jmcneill
96 1.1 jmcneill static int
97 1.1 jmcneill acpipchb_match(device_t parent, cfdata_t cf, void *aux)
98 1.1 jmcneill {
99 1.1 jmcneill struct acpi_attach_args *aa = aux;
100 1.1 jmcneill
101 1.1 jmcneill if (aa->aa_node->ad_type != ACPI_TYPE_DEVICE)
102 1.1 jmcneill return 0;
103 1.1 jmcneill
104 1.1 jmcneill return acpi_match_hid(aa->aa_node->ad_devinfo, compatible);
105 1.1 jmcneill }
106 1.1 jmcneill
107 1.1 jmcneill static void
108 1.1 jmcneill acpipchb_attach(device_t parent, device_t self, void *aux)
109 1.1 jmcneill {
110 1.1 jmcneill struct acpipchb_softc * const sc = device_private(self);
111 1.1 jmcneill struct acpi_attach_args *aa = aux;
112 1.1 jmcneill struct pcibus_attach_args pba;
113 1.2 jmcneill ACPI_INTEGER cca, seg;
114 1.1 jmcneill
115 1.1 jmcneill sc->sc_dev = self;
116 1.1 jmcneill sc->sc_handle = aa->aa_node->ad_handle;
117 1.1 jmcneill
118 1.1 jmcneill if (ACPI_FAILURE(acpi_eval_integer(sc->sc_handle, "_BBN", &sc->sc_bus)))
119 1.1 jmcneill sc->sc_bus = 0;
120 1.1 jmcneill
121 1.2 jmcneill if (ACPI_FAILURE(acpi_eval_integer(sc->sc_handle, "_SEG", &seg)))
122 1.2 jmcneill seg = 0;
123 1.2 jmcneill
124 1.1 jmcneill if (ACPI_FAILURE(acpi_eval_integer(sc->sc_handle, "_CCA", &cca)))
125 1.1 jmcneill cca = 0;
126 1.1 jmcneill
127 1.1 jmcneill aprint_naive("\n");
128 1.1 jmcneill aprint_normal(": PCI Express Host Bridge\n");
129 1.1 jmcneill
130 1.1 jmcneill sc->sc_dmat = *aa->aa_dmat;
131 1.1 jmcneill if (cca) {
132 1.1 jmcneill sc->sc_dmat._ranges = ahcipchb_coherent_ranges;
133 1.1 jmcneill sc->sc_dmat._nranges = __arraycount(ahcipchb_coherent_ranges);
134 1.1 jmcneill }
135 1.1 jmcneill
136 1.2 jmcneill sc->sc_ap.ap_pc = *aa->aa_pc;
137 1.2 jmcneill sc->sc_ap.ap_pc.pc_conf_v = &sc->sc_ap;
138 1.2 jmcneill sc->sc_ap.ap_seg = seg;
139 1.2 jmcneill
140 1.5 jmcneill if (acpi_pci_ignore_boot_config(sc->sc_handle)) {
141 1.3 jmcneill if (acpimcfg_configure_bus(self, &sc->sc_ap.ap_pc, sc->sc_handle, sc->sc_bus, PCIHOST_CACHELINE_SIZE) != 0)
142 1.3 jmcneill aprint_error_dev(self, "failed to configure bus\n");
143 1.5 jmcneill }
144 1.2 jmcneill
145 1.1 jmcneill memset(&pba, 0, sizeof(pba));
146 1.1 jmcneill pba.pba_flags = aa->aa_pciflags;
147 1.6 jmcneill pba.pba_iot = 0;
148 1.1 jmcneill pba.pba_memt = aa->aa_memt;
149 1.1 jmcneill pba.pba_dmat = &sc->sc_dmat;
150 1.1 jmcneill #ifdef _PCI_HAVE_DMA64
151 1.1 jmcneill pba.pba_dmat64 = &sc->sc_dmat;
152 1.1 jmcneill #endif
153 1.2 jmcneill pba.pba_pc = &sc->sc_ap.ap_pc;
154 1.1 jmcneill pba.pba_bus = sc->sc_bus;
155 1.1 jmcneill
156 1.6 jmcneill acpipchb_setup_pciio(sc, &pba);
157 1.6 jmcneill
158 1.1 jmcneill config_found_ia(self, "pcibus", &pba, pcibusprint);
159 1.1 jmcneill }
160 1.6 jmcneill
161 1.6 jmcneill struct acpipchb_setup_pciio_args {
162 1.6 jmcneill struct acpipchb_softc *sc;
163 1.6 jmcneill struct pcibus_attach_args *pba;
164 1.6 jmcneill };
165 1.6 jmcneill
166 1.6 jmcneill static ACPI_STATUS
167 1.6 jmcneill acpipchb_setup_pciio_cb(ACPI_RESOURCE *res, void *ctx)
168 1.6 jmcneill {
169 1.6 jmcneill struct acpipchb_setup_pciio_args * const args = ctx;
170 1.6 jmcneill struct acpipchb_softc * const sc = args->sc;
171 1.6 jmcneill struct pcibus_attach_args *pba = args->pba;
172 1.6 jmcneill
173 1.6 jmcneill if (res->Type != ACPI_RESOURCE_TYPE_ADDRESS32 &&
174 1.6 jmcneill res->Type != ACPI_RESOURCE_TYPE_ADDRESS64)
175 1.6 jmcneill return AE_OK;
176 1.6 jmcneill
177 1.6 jmcneill if (res->Data.Address.ResourceType != ACPI_IO_RANGE)
178 1.6 jmcneill return AE_OK;
179 1.6 jmcneill
180 1.6 jmcneill sc->sc_pciio_bst = *pba->pba_memt;
181 1.6 jmcneill sc->sc_pciio_bst.bs_cookie = &sc->sc_pciio_bst;
182 1.6 jmcneill
183 1.6 jmcneill switch (res->Type) {
184 1.6 jmcneill case ACPI_RESOURCE_TYPE_ADDRESS32:
185 1.6 jmcneill sc->sc_pciio_bst.bs_base = res->Data.Address32.Address.TranslationOffset;
186 1.6 jmcneill sc->sc_pciio_bst.bs_stride = res->Data.Address32.Address.Granularity;
187 1.6 jmcneill break;
188 1.6 jmcneill case ACPI_RESOURCE_TYPE_ADDRESS64:
189 1.6 jmcneill sc->sc_pciio_bst.bs_base = res->Data.Address64.Address.TranslationOffset;
190 1.6 jmcneill sc->sc_pciio_bst.bs_stride = res->Data.Address64.Address.Granularity;
191 1.6 jmcneill break;
192 1.6 jmcneill }
193 1.6 jmcneill
194 1.6 jmcneill aprint_debug_dev(sc->sc_dev, "PCI I/O base %#lx stride %d\n", sc->sc_pciio_bst.bs_base, sc->sc_pciio_bst.bs_stride);
195 1.6 jmcneill
196 1.6 jmcneill pba->pba_iot = &sc->sc_pciio_bst;
197 1.6 jmcneill pba->pba_flags |= PCI_FLAGS_IO_OKAY;
198 1.6 jmcneill
199 1.6 jmcneill return AE_LIMIT;
200 1.6 jmcneill }
201 1.6 jmcneill
202 1.6 jmcneill static void
203 1.6 jmcneill acpipchb_setup_pciio(struct acpipchb_softc *sc, struct pcibus_attach_args *pba)
204 1.6 jmcneill {
205 1.6 jmcneill struct acpipchb_setup_pciio_args args;
206 1.6 jmcneill
207 1.6 jmcneill args.sc = sc;
208 1.6 jmcneill args.pba = pba;
209 1.6 jmcneill
210 1.6 jmcneill AcpiWalkResources(sc->sc_handle, "_CRS", acpipchb_setup_pciio_cb, &args);
211 1.6 jmcneill }
212