1 1.154 pho /* $NetBSD: cpu.c,v 1.154 2024/05/09 12:41:08 pho Exp $ */ 2 1.1 matt 3 1.1 matt /* 4 1.1 matt * Copyright (c) 1995 Mark Brinicombe. 5 1.1 matt * Copyright (c) 1995 Brini. 6 1.1 matt * All rights reserved. 7 1.1 matt * 8 1.1 matt * Redistribution and use in source and binary forms, with or without 9 1.1 matt * modification, are permitted provided that the following conditions 10 1.1 matt * are met: 11 1.1 matt * 1. Redistributions of source code must retain the above copyright 12 1.1 matt * notice, this list of conditions and the following disclaimer. 13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright 14 1.1 matt * notice, this list of conditions and the following disclaimer in the 15 1.1 matt * documentation and/or other materials provided with the distribution. 16 1.1 matt * 3. All advertising materials mentioning features or use of this software 17 1.1 matt * must display the following acknowledgement: 18 1.1 matt * This product includes software developed by Brini. 19 1.1 matt * 4. The name of the company nor the name of the author may be used to 20 1.1 matt * endorse or promote products derived from this software without specific 21 1.1 matt * prior written permission. 22 1.1 matt * 23 1.1 matt * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED 24 1.1 matt * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 25 1.1 matt * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 26 1.1 matt * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, 27 1.1 matt * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28 1.1 matt * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 29 1.1 matt * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 30 1.1 matt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 31 1.1 matt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 32 1.1 matt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 33 1.1 matt * SUCH DAMAGE. 34 1.1 matt * 35 1.1 matt * RiscBSD kernel project 36 1.1 matt * 37 1.1 matt * cpu.c 38 1.1 matt * 39 1.55 wiz * Probing and configuration for the master CPU 40 1.1 matt * 41 1.1 matt * Created : 10/10/95 42 1.1 matt */ 43 1.1 matt 44 1.1 matt #include "opt_armfpe.h" 45 1.118 skrll #include "opt_cputypes.h" 46 1.51 martin #include "opt_multiprocessor.h" 47 1.1 matt 48 1.119 skrll #include <sys/cdefs.h> 49 1.154 pho __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.154 2024/05/09 12:41:08 pho Exp $"); 50 1.119 skrll 51 1.1 matt #include <sys/param.h> 52 1.145 skrll 53 1.85 matt #include <sys/conf.h> 54 1.85 matt #include <sys/cpu.h> 55 1.1 matt #include <sys/device.h> 56 1.85 matt #include <sys/kmem.h> 57 1.1 matt #include <sys/proc.h> 58 1.144 skrll #include <sys/reboot.h> 59 1.120 skrll #include <sys/systm.h> 60 1.85 matt 61 1.1 matt #include <uvm/uvm_extern.h> 62 1.33 thorpej 63 1.97 matt #include <arm/locore.h> 64 1.10 thorpej #include <arm/undefined.h> 65 1.154 pho #include <arm/cpuvar.h> 66 1.140 mrg #include <arm/cpu_topology.h> 67 1.10 thorpej 68 1.93 matt extern const char *cpu_arch; 69 1.1 matt 70 1.85 matt #ifdef MULTIPROCESSOR 71 1.129 skrll #ifdef MPDEBUG 72 1.104 matt uint32_t arm_cpu_marker[2] __cacheline_aligned = { 0, 0 }; 73 1.129 skrll #endif 74 1.129 skrll 75 1.85 matt #endif 76 1.85 matt 77 1.1 matt /* Prototypes */ 78 1.104 matt void identify_arm_cpu(device_t, struct cpu_info *); 79 1.152 skrll void identify_features(device_t, struct cpu_info *); 80 1.104 matt void identify_cortex_caches(device_t); 81 1.1 matt 82 1.1 matt /* 83 1.25 bjh21 * Identify the master (boot) CPU 84 1.1 matt */ 85 1.122 skrll 86 1.1 matt void 87 1.85 matt cpu_attach(device_t dv, cpuid_t id) 88 1.1 matt { 89 1.86 matt const char * const xname = device_xname(dv); 90 1.125 skrll const int unit = device_unit(dv); 91 1.85 matt struct cpu_info *ci; 92 1.85 matt 93 1.125 skrll if (unit == 0) { 94 1.85 matt ci = curcpu(); 95 1.27 reinoud 96 1.123 skrll /* Read SCTLR from cpu */ 97 1.123 skrll ci->ci_ctrl = cpu_control(0, 0); 98 1.123 skrll 99 1.85 matt /* Get the CPU ID from coprocessor 15 */ 100 1.125 skrll ci->ci_cpuid = id; 101 1.112 christos ci->ci_arm_cpuid = cpu_idnum(); 102 1.85 matt ci->ci_arm_cputype = ci->ci_arm_cpuid & CPU_ID_CPU_MASK; 103 1.85 matt ci->ci_arm_cpurev = ci->ci_arm_cpuid & CPU_ID_REVISION_MASK; 104 1.152 skrll 105 1.152 skrll /* 106 1.152 skrll * Get other sysregs for BP. APs information is grabbed in 107 1.152 skrll * cpu_init_secondary_processor. 108 1.152 skrll */ 109 1.152 skrll ci->ci_actlr = armreg_auxctl_read(); 110 1.152 skrll ci->ci_revidr = armreg_revidr_read(); 111 1.85 matt } else { 112 1.85 matt #ifdef MULTIPROCESSOR 113 1.144 skrll if ((boothowto & RB_MD1) != 0) { 114 1.144 skrll aprint_naive("\n"); 115 1.144 skrll aprint_normal(": multiprocessor boot disabled\n"); 116 1.144 skrll return; 117 1.144 skrll } 118 1.144 skrll 119 1.144 skrll KASSERT(unit < MAXCPUS); 120 1.144 skrll ci = &cpu_info_store[unit]; 121 1.144 skrll 122 1.125 skrll KASSERT(cpu_info[unit] == NULL); 123 1.85 matt ci->ci_cpl = IPL_HIGH; 124 1.85 matt ci->ci_cpuid = id; 125 1.144 skrll ci->ci_data.cpu_cc_freq = cpu_info_store[0].ci_data.cpu_cc_freq; 126 1.125 skrll 127 1.144 skrll ci->ci_undefsave[2] = cpu_info_store[0].ci_undefsave[2]; 128 1.125 skrll 129 1.125 skrll cpu_info[unit] = ci; 130 1.133 jmcneill if (cpu_hatched_p(unit) == false) { 131 1.85 matt ci->ci_dev = dv; 132 1.153 riastrad device_set_private(dv, ci); 133 1.85 matt aprint_naive(": disabled\n"); 134 1.85 matt aprint_normal(": disabled (unresponsive)\n"); 135 1.85 matt return; 136 1.85 matt } 137 1.85 matt #else 138 1.85 matt aprint_naive(": disabled\n"); 139 1.85 matt aprint_normal(": disabled (uniprocessor kernel)\n"); 140 1.85 matt return; 141 1.85 matt #endif 142 1.85 matt } 143 1.23 bjh21 144 1.85 matt ci->ci_dev = dv; 145 1.153 riastrad device_set_private(dv, ci); 146 1.1 matt 147 1.140 mrg arm_cpu_do_topology(ci); 148 1.137 jmcneill 149 1.85 matt evcnt_attach_dynamic(&ci->ci_arm700bugcount, EVCNT_TYPE_MISC, 150 1.86 matt NULL, xname, "arm700swibug"); 151 1.86 matt 152 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_0], EVCNT_TYPE_TRAP, 153 1.86 matt NULL, xname, "vector abort"); 154 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_1], EVCNT_TYPE_TRAP, 155 1.86 matt NULL, xname, "terminal abort"); 156 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_0], EVCNT_TYPE_TRAP, 157 1.86 matt NULL, xname, "external linefetch abort (S)"); 158 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_1], EVCNT_TYPE_TRAP, 159 1.86 matt NULL, xname, "external linefetch abort (P)"); 160 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_2], EVCNT_TYPE_TRAP, 161 1.86 matt NULL, xname, "external non-linefetch abort (S)"); 162 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_3], EVCNT_TYPE_TRAP, 163 1.86 matt NULL, xname, "external non-linefetch abort (P)"); 164 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL1], EVCNT_TYPE_TRAP, 165 1.86 matt NULL, xname, "external translation abort (L1)"); 166 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL2], EVCNT_TYPE_TRAP, 167 1.86 matt NULL, xname, "external translation abort (L2)"); 168 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_0], EVCNT_TYPE_TRAP, 169 1.86 matt NULL, xname, "alignment abort (0)"); 170 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_1], EVCNT_TYPE_TRAP, 171 1.86 matt NULL, xname, "alignment abort (1)"); 172 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_S], EVCNT_TYPE_TRAP, 173 1.86 matt NULL, xname, "translation abort (S)"); 174 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_P], EVCNT_TYPE_TRAP, 175 1.86 matt NULL, xname, "translation abort (P)"); 176 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_S], EVCNT_TYPE_TRAP, 177 1.86 matt NULL, xname, "domain abort (S)"); 178 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_P], EVCNT_TYPE_TRAP, 179 1.86 matt NULL, xname, "domain abort (P)"); 180 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_S], EVCNT_TYPE_TRAP, 181 1.86 matt NULL, xname, "permission abort (S)"); 182 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_P], EVCNT_TYPE_TRAP, 183 1.86 matt NULL, xname, "permission abort (P)"); 184 1.104 matt evcnt_attach_dynamic_nozero(&ci->ci_und_ev, EVCNT_TYPE_TRAP, 185 1.104 matt NULL, xname, "undefined insn traps"); 186 1.104 matt evcnt_attach_dynamic_nozero(&ci->ci_und_cp15_ev, EVCNT_TYPE_TRAP, 187 1.104 matt NULL, xname, "undefined cp15 insn traps"); 188 1.1 matt 189 1.147 martin ci->ci_kfpu_spl = -1; 190 1.147 martin 191 1.85 matt #ifdef MULTIPROCESSOR 192 1.125 skrll if (unit != 0) { 193 1.85 matt mi_cpu_attach(ci); 194 1.104 matt #ifdef ARM_MMU_EXTENDED 195 1.104 matt pmap_tlb_info_attach(&pmap_tlb0_info, ci); 196 1.104 matt #endif 197 1.85 matt } 198 1.85 matt #endif 199 1.1 matt 200 1.85 matt identify_arm_cpu(dv, ci); 201 1.1 matt 202 1.85 matt #ifdef CPU_STRONGARM 203 1.85 matt if (ci->ci_arm_cputype == CPU_ID_SA110 && 204 1.85 matt ci->ci_arm_cpurev < 3) { 205 1.85 matt aprint_normal_dev(dv, "SA-110 with bugged STM^ instruction\n"); 206 1.1 matt } 207 1.85 matt #endif 208 1.1 matt 209 1.1 matt #ifdef CPU_ARM8 210 1.85 matt if ((ci->ci_arm_cpuid & CPU_ID_CPU_MASK) == CPU_ID_ARM810) { 211 1.1 matt int clock = arm8_clock_config(0, 0); 212 1.1 matt char *fclk; 213 1.85 matt aprint_normal_dev(dv, "ARM810 cp15=%02x", clock); 214 1.49 thorpej aprint_normal(" clock:%s", (clock & 1) ? " dynamic" : ""); 215 1.49 thorpej aprint_normal("%s", (clock & 2) ? " sync" : ""); 216 1.1 matt switch ((clock >> 2) & 3) { 217 1.15 bjh21 case 0: 218 1.1 matt fclk = "bus clock"; 219 1.1 matt break; 220 1.15 bjh21 case 1: 221 1.1 matt fclk = "ref clock"; 222 1.1 matt break; 223 1.15 bjh21 case 3: 224 1.1 matt fclk = "pll"; 225 1.1 matt break; 226 1.15 bjh21 default: 227 1.1 matt fclk = "illegal"; 228 1.1 matt break; 229 1.1 matt } 230 1.49 thorpej aprint_normal(" fclk source=%s\n", fclk); 231 1.1 matt } 232 1.1 matt #endif 233 1.1 matt 234 1.152 skrll vfp_attach(ci); 235 1.1 matt } 236 1.1 matt 237 1.154 pho int 238 1.154 pho cpu_rescan(device_t dv, const char *ifattr, const int *locators) 239 1.154 pho { 240 1.154 pho return 0; 241 1.154 pho } 242 1.154 pho 243 1.154 pho void 244 1.154 pho cpu_childdetached(device_t dv, device_t child) 245 1.154 pho { 246 1.154 pho /* Nada */ 247 1.154 pho } 248 1.154 pho 249 1.19 bjh21 enum cpu_class { 250 1.19 bjh21 CPU_CLASS_NONE, 251 1.19 bjh21 CPU_CLASS_ARM2, 252 1.19 bjh21 CPU_CLASS_ARM2AS, 253 1.19 bjh21 CPU_CLASS_ARM3, 254 1.19 bjh21 CPU_CLASS_ARM6, 255 1.19 bjh21 CPU_CLASS_ARM7, 256 1.19 bjh21 CPU_CLASS_ARM7TDMI, 257 1.19 bjh21 CPU_CLASS_ARM8, 258 1.19 bjh21 CPU_CLASS_ARM9TDMI, 259 1.19 bjh21 CPU_CLASS_ARM9ES, 260 1.64 christos CPU_CLASS_ARM9EJS, 261 1.53 rearnsha CPU_CLASS_ARM10E, 262 1.57 rearnsha CPU_CLASS_ARM10EJ, 263 1.19 bjh21 CPU_CLASS_SA1, 264 1.58 rearnsha CPU_CLASS_XSCALE, 265 1.70 matt CPU_CLASS_ARM11J, 266 1.70 matt CPU_CLASS_ARMV4, 267 1.74 matt CPU_CLASS_CORTEX, 268 1.94 rkujawa CPU_CLASS_PJ4B, 269 1.19 bjh21 }; 270 1.19 bjh21 271 1.42 bjh21 static const char * const generic_steppings[16] = { 272 1.14 bjh21 "rev 0", "rev 1", "rev 2", "rev 3", 273 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7", 274 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11", 275 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15", 276 1.14 bjh21 }; 277 1.14 bjh21 278 1.68 matt static const char * const pN_steppings[16] = { 279 1.68 matt "*p0", "*p1", "*p2", "*p3", "*p4", "*p5", "*p6", "*p7", 280 1.68 matt "*p8", "*p9", "*p10", "*p11", "*p12", "*p13", "*p14", "*p15", 281 1.68 matt }; 282 1.68 matt 283 1.42 bjh21 static const char * const sa110_steppings[16] = { 284 1.14 bjh21 "rev 0", "step J", "step K", "step S", 285 1.14 bjh21 "step T", "rev 5", "rev 6", "rev 7", 286 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11", 287 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15", 288 1.14 bjh21 }; 289 1.14 bjh21 290 1.42 bjh21 static const char * const sa1100_steppings[16] = { 291 1.14 bjh21 "rev 0", "step B", "step C", "rev 3", 292 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7", 293 1.14 bjh21 "step D", "step E", "rev 10" "step G", 294 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15", 295 1.14 bjh21 }; 296 1.14 bjh21 297 1.42 bjh21 static const char * const sa1110_steppings[16] = { 298 1.14 bjh21 "step A-0", "rev 1", "rev 2", "rev 3", 299 1.14 bjh21 "step B-0", "step B-1", "step B-2", "step B-3", 300 1.14 bjh21 "step B-4", "step B-5", "rev 10", "rev 11", 301 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15", 302 1.13 thorpej }; 303 1.13 thorpej 304 1.42 bjh21 static const char * const ixp12x0_steppings[16] = { 305 1.37 ichiro "(IXP1200 step A)", "(IXP1200 step B)", 306 1.37 ichiro "rev 2", "(IXP1200 step C)", 307 1.37 ichiro "(IXP1200 step D)", "(IXP1240/1250 step A)", 308 1.37 ichiro "(IXP1240 step B)", "(IXP1250 step B)", 309 1.36 thorpej "rev 8", "rev 9", "rev 10", "rev 11", 310 1.36 thorpej "rev 12", "rev 13", "rev 14", "rev 15", 311 1.36 thorpej }; 312 1.36 thorpej 313 1.42 bjh21 static const char * const xscale_steppings[16] = { 314 1.14 bjh21 "step A-0", "step A-1", "step B-0", "step C-0", 315 1.40 briggs "step D-0", "rev 5", "rev 6", "rev 7", 316 1.40 briggs "rev 8", "rev 9", "rev 10", "rev 11", 317 1.40 briggs "rev 12", "rev 13", "rev 14", "rev 15", 318 1.40 briggs }; 319 1.40 briggs 320 1.42 bjh21 static const char * const i80321_steppings[16] = { 321 1.40 briggs "step A-0", "step B-0", "rev 2", "rev 3", 322 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7", 323 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11", 324 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15", 325 1.13 thorpej }; 326 1.13 thorpej 327 1.60 nonaka static const char * const i80219_steppings[16] = { 328 1.60 nonaka "step A-0", "rev 1", "rev 2", "rev 3", 329 1.60 nonaka "rev 4", "rev 5", "rev 6", "rev 7", 330 1.60 nonaka "rev 8", "rev 9", "rev 10", "rev 11", 331 1.60 nonaka "rev 12", "rev 13", "rev 14", "rev 15", 332 1.60 nonaka }; 333 1.60 nonaka 334 1.56 bsh /* Steppings for PXA2[15]0 */ 335 1.42 bjh21 static const char * const pxa2x0_steppings[16] = { 336 1.35 thorpej "step A-0", "step A-1", "step B-0", "step B-1", 337 1.48 rjs "step B-2", "step C-0", "rev 6", "rev 7", 338 1.35 thorpej "rev 8", "rev 9", "rev 10", "rev 11", 339 1.35 thorpej "rev 12", "rev 13", "rev 14", "rev 15", 340 1.35 thorpej }; 341 1.35 thorpej 342 1.56 bsh /* Steppings for PXA255/26x. 343 1.122 skrll * rev 5: PXA26x B0, rev 6: PXA255 A0 344 1.56 bsh */ 345 1.56 bsh static const char * const pxa255_steppings[16] = { 346 1.56 bsh "rev 0", "rev 1", "rev 2", "step A-0", 347 1.56 bsh "rev 4", "step B-0", "step A-0", "rev 7", 348 1.56 bsh "rev 8", "rev 9", "rev 10", "rev 11", 349 1.56 bsh "rev 12", "rev 13", "rev 14", "rev 15", 350 1.56 bsh }; 351 1.56 bsh 352 1.59 bsh /* Stepping for PXA27x */ 353 1.59 bsh static const char * const pxa27x_steppings[16] = { 354 1.59 bsh "step A-0", "step A-1", "step B-0", "step B-1", 355 1.59 bsh "step C-0", "rev 5", "rev 6", "rev 7", 356 1.59 bsh "rev 8", "rev 9", "rev 10", "rev 11", 357 1.59 bsh "rev 12", "rev 13", "rev 14", "rev 15", 358 1.59 bsh }; 359 1.59 bsh 360 1.50 ichiro static const char * const ixp425_steppings[16] = { 361 1.50 ichiro "step 0", "rev 1", "rev 2", "rev 3", 362 1.50 ichiro "rev 4", "rev 5", "rev 6", "rev 7", 363 1.50 ichiro "rev 8", "rev 9", "rev 10", "rev 11", 364 1.50 ichiro "rev 12", "rev 13", "rev 14", "rev 15", 365 1.50 ichiro }; 366 1.50 ichiro 367 1.1 matt struct cpuidtab { 368 1.88 skrll uint32_t cpuid; 369 1.1 matt enum cpu_class cpu_class; 370 1.72 mrg const char *cpu_classname; 371 1.42 bjh21 const char * const *cpu_steppings; 372 1.93 matt char cpu_arch[8]; 373 1.1 matt }; 374 1.1 matt 375 1.1 matt const struct cpuidtab cpuids[] = { 376 1.13 thorpej { CPU_ID_ARM2, CPU_CLASS_ARM2, "ARM2", 377 1.93 matt generic_steppings, "2" }, 378 1.13 thorpej { CPU_ID_ARM250, CPU_CLASS_ARM2AS, "ARM250", 379 1.93 matt generic_steppings, "2" }, 380 1.13 thorpej 381 1.13 thorpej { CPU_ID_ARM3, CPU_CLASS_ARM3, "ARM3", 382 1.93 matt generic_steppings, "2A" }, 383 1.13 thorpej 384 1.13 thorpej { CPU_ID_ARM600, CPU_CLASS_ARM6, "ARM600", 385 1.93 matt generic_steppings, "3" }, 386 1.13 thorpej { CPU_ID_ARM610, CPU_CLASS_ARM6, "ARM610", 387 1.93 matt generic_steppings, "3" }, 388 1.13 thorpej { CPU_ID_ARM620, CPU_CLASS_ARM6, "ARM620", 389 1.93 matt generic_steppings, "3" }, 390 1.13 thorpej 391 1.13 thorpej { CPU_ID_ARM700, CPU_CLASS_ARM7, "ARM700", 392 1.93 matt generic_steppings, "3" }, 393 1.13 thorpej { CPU_ID_ARM710, CPU_CLASS_ARM7, "ARM710", 394 1.93 matt generic_steppings, "3" }, 395 1.13 thorpej { CPU_ID_ARM7500, CPU_CLASS_ARM7, "ARM7500", 396 1.93 matt generic_steppings, "3" }, 397 1.13 thorpej { CPU_ID_ARM710A, CPU_CLASS_ARM7, "ARM710a", 398 1.93 matt generic_steppings, "3" }, 399 1.13 thorpej { CPU_ID_ARM7500FE, CPU_CLASS_ARM7, "ARM7500FE", 400 1.93 matt generic_steppings, "3" }, 401 1.93 matt 402 1.93 matt { CPU_ID_ARM810, CPU_CLASS_ARM8, "ARM810", 403 1.93 matt generic_steppings, "4" }, 404 1.93 matt 405 1.93 matt { CPU_ID_SA110, CPU_CLASS_SA1, "SA-110", 406 1.93 matt sa110_steppings, "4" }, 407 1.93 matt { CPU_ID_SA1100, CPU_CLASS_SA1, "SA-1100", 408 1.93 matt sa1100_steppings, "4" }, 409 1.93 matt { CPU_ID_SA1110, CPU_CLASS_SA1, "SA-1110", 410 1.93 matt sa1110_steppings, "4" }, 411 1.93 matt 412 1.93 matt { CPU_ID_FA526, CPU_CLASS_ARMV4, "FA526", 413 1.93 matt generic_steppings, "4" }, 414 1.93 matt 415 1.93 matt { CPU_ID_IXP1200, CPU_CLASS_SA1, "IXP1200", 416 1.93 matt ixp12x0_steppings, "4" }, 417 1.93 matt 418 1.13 thorpej { CPU_ID_ARM710T, CPU_CLASS_ARM7TDMI, "ARM710T", 419 1.93 matt generic_steppings, "4T" }, 420 1.13 thorpej { CPU_ID_ARM720T, CPU_CLASS_ARM7TDMI, "ARM720T", 421 1.93 matt generic_steppings, "4T" }, 422 1.13 thorpej { CPU_ID_ARM740T8K, CPU_CLASS_ARM7TDMI, "ARM740T (8 KB cache)", 423 1.93 matt generic_steppings, "4T" }, 424 1.13 thorpej { CPU_ID_ARM740T4K, CPU_CLASS_ARM7TDMI, "ARM740T (4 KB cache)", 425 1.93 matt generic_steppings, "4T" }, 426 1.13 thorpej { CPU_ID_ARM920T, CPU_CLASS_ARM9TDMI, "ARM920T", 427 1.93 matt generic_steppings, "4T" }, 428 1.13 thorpej { CPU_ID_ARM922T, CPU_CLASS_ARM9TDMI, "ARM922T", 429 1.93 matt generic_steppings, "4T" }, 430 1.13 thorpej { CPU_ID_ARM940T, CPU_CLASS_ARM9TDMI, "ARM940T", 431 1.93 matt generic_steppings, "4T" }, 432 1.93 matt { CPU_ID_TI925T, CPU_CLASS_ARM9TDMI, "TI ARM925T", 433 1.93 matt generic_steppings, "4T" }, 434 1.93 matt 435 1.13 thorpej { CPU_ID_ARM946ES, CPU_CLASS_ARM9ES, "ARM946E-S", 436 1.93 matt generic_steppings, "5TE" }, 437 1.13 thorpej { CPU_ID_ARM966ES, CPU_CLASS_ARM9ES, "ARM966E-S", 438 1.93 matt generic_steppings, "5TE" }, 439 1.13 thorpej { CPU_ID_ARM966ESR1, CPU_CLASS_ARM9ES, "ARM966E-S", 440 1.93 matt generic_steppings, "5TE" }, 441 1.77 kiyohara { CPU_ID_MV88SV131, CPU_CLASS_ARM9ES, "Sheeva 88SV131", 442 1.93 matt generic_steppings, "5TE" }, 443 1.77 kiyohara { CPU_ID_MV88FR571_VD, CPU_CLASS_ARM9ES, "Sheeva 88FR571-vd", 444 1.93 matt generic_steppings, "5TE" }, 445 1.13 thorpej 446 1.32 thorpej { CPU_ID_80200, CPU_CLASS_XSCALE, "i80200", 447 1.93 matt xscale_steppings, "5TE" }, 448 1.32 thorpej 449 1.38 thorpej { CPU_ID_80321_400, CPU_CLASS_XSCALE, "i80321 400MHz", 450 1.93 matt i80321_steppings, "5TE" }, 451 1.38 thorpej { CPU_ID_80321_600, CPU_CLASS_XSCALE, "i80321 600MHz", 452 1.93 matt i80321_steppings, "5TE" }, 453 1.40 briggs { CPU_ID_80321_400_B0, CPU_CLASS_XSCALE, "i80321 400MHz", 454 1.93 matt i80321_steppings, "5TE" }, 455 1.40 briggs { CPU_ID_80321_600_B0, CPU_CLASS_XSCALE, "i80321 600MHz", 456 1.93 matt i80321_steppings, "5TE" }, 457 1.13 thorpej 458 1.60 nonaka { CPU_ID_80219_400, CPU_CLASS_XSCALE, "i80219 400MHz", 459 1.93 matt i80219_steppings, "5TE" }, 460 1.60 nonaka { CPU_ID_80219_600, CPU_CLASS_XSCALE, "i80219 600MHz", 461 1.93 matt i80219_steppings, "5TE" }, 462 1.60 nonaka 463 1.59 bsh { CPU_ID_PXA27X, CPU_CLASS_XSCALE, "PXA27x", 464 1.93 matt pxa27x_steppings, "5TE" }, 465 1.48 rjs { CPU_ID_PXA250A, CPU_CLASS_XSCALE, "PXA250", 466 1.93 matt pxa2x0_steppings, "5TE" }, 467 1.48 rjs { CPU_ID_PXA210A, CPU_CLASS_XSCALE, "PXA210", 468 1.93 matt pxa2x0_steppings, "5TE" }, 469 1.48 rjs { CPU_ID_PXA250B, CPU_CLASS_XSCALE, "PXA250", 470 1.93 matt pxa2x0_steppings, "5TE" }, 471 1.48 rjs { CPU_ID_PXA210B, CPU_CLASS_XSCALE, "PXA210", 472 1.93 matt pxa2x0_steppings, "5TE" }, 473 1.56 bsh { CPU_ID_PXA250C, CPU_CLASS_XSCALE, "PXA255/26x", 474 1.93 matt pxa255_steppings, "5TE" }, 475 1.48 rjs { CPU_ID_PXA210C, CPU_CLASS_XSCALE, "PXA210", 476 1.93 matt pxa2x0_steppings, "5TE" }, 477 1.35 thorpej 478 1.50 ichiro { CPU_ID_IXP425_533, CPU_CLASS_XSCALE, "IXP425 533MHz", 479 1.93 matt ixp425_steppings, "5TE" }, 480 1.50 ichiro { CPU_ID_IXP425_400, CPU_CLASS_XSCALE, "IXP425 400MHz", 481 1.93 matt ixp425_steppings, "5TE" }, 482 1.50 ichiro { CPU_ID_IXP425_266, CPU_CLASS_XSCALE, "IXP425 266MHz", 483 1.93 matt ixp425_steppings, "5TE" }, 484 1.93 matt 485 1.93 matt { CPU_ID_ARM1020E, CPU_CLASS_ARM10E, "ARM1020E", 486 1.93 matt generic_steppings, "5TE" }, 487 1.93 matt { CPU_ID_ARM1022ES, CPU_CLASS_ARM10E, "ARM1022E-S", 488 1.93 matt generic_steppings, "5TE" }, 489 1.93 matt 490 1.93 matt { CPU_ID_ARM1026EJS, CPU_CLASS_ARM10EJ, "ARM1026EJ-S", 491 1.93 matt generic_steppings, "5TEJ" }, 492 1.150 rin { CPU_ID_ARM926EJS, CPU_CLASS_ARM9EJS, "ARM926EJ-S r0", 493 1.150 rin pN_steppings, "5TEJ" }, 494 1.50 ichiro 495 1.68 matt { CPU_ID_ARM1136JS, CPU_CLASS_ARM11J, "ARM1136J-S r0", 496 1.93 matt pN_steppings, "6J" }, 497 1.68 matt { CPU_ID_ARM1136JSR1, CPU_CLASS_ARM11J, "ARM1136J-S r1", 498 1.93 matt pN_steppings, "6J" }, 499 1.81 skrll #if 0 500 1.81 skrll /* The ARM1156T2-S only has a memory protection unit */ 501 1.80 skrll { CPU_ID_ARM1156T2S, CPU_CLASS_ARM11J, "ARM1156T2-S r0", 502 1.93 matt pN_steppings, "6T2" }, 503 1.81 skrll #endif 504 1.79 skrll { CPU_ID_ARM1176JZS, CPU_CLASS_ARM11J, "ARM1176JZ-S r0", 505 1.93 matt pN_steppings, "6ZK" }, 506 1.74 matt 507 1.78 bsh { CPU_ID_ARM11MPCORE, CPU_CLASS_ARM11J, "ARM11 MPCore", 508 1.93 matt generic_steppings, "6K" }, 509 1.78 bsh 510 1.82 matt { CPU_ID_CORTEXA5R0, CPU_CLASS_CORTEX, "Cortex-A5 r0", 511 1.93 matt pN_steppings, "7A" }, 512 1.98 matt { CPU_ID_CORTEXA7R0, CPU_CLASS_CORTEX, "Cortex-A7 r0", 513 1.98 matt pN_steppings, "7A" }, 514 1.74 matt { CPU_ID_CORTEXA8R1, CPU_CLASS_CORTEX, "Cortex-A8 r1", 515 1.93 matt pN_steppings, "7A" }, 516 1.74 matt { CPU_ID_CORTEXA8R2, CPU_CLASS_CORTEX, "Cortex-A8 r2", 517 1.93 matt pN_steppings, "7A" }, 518 1.74 matt { CPU_ID_CORTEXA8R3, CPU_CLASS_CORTEX, "Cortex-A8 r3", 519 1.93 matt pN_steppings, "7A" }, 520 1.114 kiyohara { CPU_ID_CORTEXA9R1, CPU_CLASS_CORTEX, "Cortex-A9 r1", 521 1.114 kiyohara pN_steppings, "7A" }, 522 1.82 matt { CPU_ID_CORTEXA9R2, CPU_CLASS_CORTEX, "Cortex-A9 r2", 523 1.93 matt pN_steppings, "7A" }, 524 1.82 matt { CPU_ID_CORTEXA9R3, CPU_CLASS_CORTEX, "Cortex-A9 r3", 525 1.93 matt pN_steppings, "7A" }, 526 1.82 matt { CPU_ID_CORTEXA9R4, CPU_CLASS_CORTEX, "Cortex-A9 r4", 527 1.93 matt pN_steppings, "7A" }, 528 1.131 tnn { CPU_ID_CORTEXA12R0, CPU_CLASS_CORTEX, "Cortex-A17(A12) r0", /* A12 was rebranded A17 */ 529 1.130 tnn pN_steppings, "7A" }, 530 1.82 matt { CPU_ID_CORTEXA15R2, CPU_CLASS_CORTEX, "Cortex-A15 r2", 531 1.93 matt pN_steppings, "7A" }, 532 1.82 matt { CPU_ID_CORTEXA15R3, CPU_CLASS_CORTEX, "Cortex-A15 r3", 533 1.93 matt pN_steppings, "7A" }, 534 1.126 jmcneill { CPU_ID_CORTEXA15R4, CPU_CLASS_CORTEX, "Cortex-A15 r4", 535 1.126 jmcneill pN_steppings, "7A" }, 536 1.106 matt { CPU_ID_CORTEXA17R1, CPU_CLASS_CORTEX, "Cortex-A17 r1", 537 1.106 matt pN_steppings, "7A" }, 538 1.116 matt { CPU_ID_CORTEXA35R0, CPU_CLASS_CORTEX, "Cortex-A35 r0", 539 1.116 matt pN_steppings, "8A" }, 540 1.113 skrll { CPU_ID_CORTEXA53R0, CPU_CLASS_CORTEX, "Cortex-A53 r0", 541 1.113 skrll pN_steppings, "8A" }, 542 1.113 skrll { CPU_ID_CORTEXA57R0, CPU_CLASS_CORTEX, "Cortex-A57 r0", 543 1.113 skrll pN_steppings, "8A" }, 544 1.113 skrll { CPU_ID_CORTEXA57R1, CPU_CLASS_CORTEX, "Cortex-A57 r1", 545 1.113 skrll pN_steppings, "8A" }, 546 1.113 skrll { CPU_ID_CORTEXA72R0, CPU_CLASS_CORTEX, "Cortex-A72 r0", 547 1.113 skrll pN_steppings, "8A" }, 548 1.70 matt 549 1.94 rkujawa { CPU_ID_MV88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x", 550 1.94 rkujawa generic_steppings }, 551 1.94 rkujawa { CPU_ID_ARM_88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x", 552 1.94 rkujawa generic_steppings }, 553 1.94 rkujawa { CPU_ID_MV88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x", 554 1.94 rkujawa generic_steppings }, 555 1.94 rkujawa { CPU_ID_ARM_88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x", 556 1.94 rkujawa generic_steppings }, 557 1.94 rkujawa { CPU_ID_MV88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x", 558 1.94 rkujawa generic_steppings }, 559 1.94 rkujawa { CPU_ID_ARM_88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x", 560 1.94 rkujawa generic_steppings }, 561 1.94 rkujawa { CPU_ID_MV88SV584X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV584x", 562 1.94 rkujawa generic_steppings }, 563 1.94 rkujawa 564 1.94 rkujawa 565 1.93 matt { 0, CPU_CLASS_NONE, NULL, NULL, "" } 566 1.1 matt }; 567 1.1 matt 568 1.1 matt struct cpu_classtab { 569 1.9 thorpej const char *class_name; 570 1.9 thorpej const char *class_option; 571 1.1 matt }; 572 1.1 matt 573 1.1 matt const struct cpu_classtab cpu_classes[] = { 574 1.74 matt [CPU_CLASS_NONE] = { "unknown", NULL }, 575 1.74 matt [CPU_CLASS_ARM2] = { "ARM2", "CPU_ARM2" }, 576 1.74 matt [CPU_CLASS_ARM2AS] = { "ARM2as", "CPU_ARM250" }, 577 1.74 matt [CPU_CLASS_ARM3] = { "ARM3", "CPU_ARM3" }, 578 1.74 matt [CPU_CLASS_ARM6] = { "ARM6", "CPU_ARM6" }, 579 1.74 matt [CPU_CLASS_ARM7] = { "ARM7", "CPU_ARM7" }, 580 1.74 matt [CPU_CLASS_ARM7TDMI] = { "ARM7TDMI", "CPU_ARM7TDMI" }, 581 1.74 matt [CPU_CLASS_ARM8] = { "ARM8", "CPU_ARM8" }, 582 1.74 matt [CPU_CLASS_ARM9TDMI] = { "ARM9TDMI", NULL }, 583 1.74 matt [CPU_CLASS_ARM9ES] = { "ARM9E-S", "CPU_ARM9E" }, 584 1.74 matt [CPU_CLASS_ARM9EJS] = { "ARM9EJ-S", "CPU_ARM9E" }, 585 1.74 matt [CPU_CLASS_ARM10E] = { "ARM10E", "CPU_ARM10" }, 586 1.74 matt [CPU_CLASS_ARM10EJ] = { "ARM10EJ", "CPU_ARM10" }, 587 1.74 matt [CPU_CLASS_SA1] = { "SA-1", "CPU_SA110" }, 588 1.74 matt [CPU_CLASS_XSCALE] = { "XScale", "CPU_XSCALE_..." }, 589 1.74 matt [CPU_CLASS_ARM11J] = { "ARM11J", "CPU_ARM11" }, 590 1.74 matt [CPU_CLASS_ARMV4] = { "ARMv4", "CPU_ARMV4" }, 591 1.75 matt [CPU_CLASS_CORTEX] = { "Cortex", "CPU_CORTEX" }, 592 1.94 rkujawa [CPU_CLASS_PJ4B] = { "Marvell", "CPU_PJ4B" }, 593 1.1 matt }; 594 1.1 matt 595 1.1 matt /* 596 1.47 wiz * Report the type of the specified arm processor. This uses the generic and 597 1.55 wiz * arm specific information in the CPU structure to identify the processor. 598 1.55 wiz * The remaining fields in the CPU structure are filled in appropriately. 599 1.1 matt */ 600 1.1 matt 601 1.42 bjh21 static const char * const wtnames[] = { 602 1.12 thorpej "write-through", 603 1.12 thorpej "write-back", 604 1.12 thorpej "write-back", 605 1.12 thorpej "**unknown 3**", 606 1.12 thorpej "**unknown 4**", 607 1.12 thorpej "write-back-locking", /* XXX XScale-specific? */ 608 1.12 thorpej "write-back-locking-A", 609 1.12 thorpej "write-back-locking-B", 610 1.12 thorpej "**unknown 8**", 611 1.12 thorpej "**unknown 9**", 612 1.12 thorpej "**unknown 10**", 613 1.12 thorpej "**unknown 11**", 614 1.107 jmcneill "write-back", 615 1.102 matt "write-back-locking-line", 616 1.57 rearnsha "write-back-locking-C", 617 1.86 matt "write-back-locking-D", 618 1.12 thorpej }; 619 1.12 thorpej 620 1.86 matt static void 621 1.86 matt print_cache_info(device_t dv, struct arm_cache_info *info, u_int level) 622 1.86 matt { 623 1.86 matt if (info->cache_unified) { 624 1.149 skrll aprint_normal_dev(dv, "L%u %dKB/%dB %d-way (%u set) %s %cI%cT Unified cache\n", 625 1.149 skrll level + 1, 626 1.86 matt info->dcache_size / 1024, 627 1.86 matt info->dcache_line_size, info->dcache_ways, 628 1.151 rin info->dcache_sets ? info->dcache_sets : 629 1.151 rin info->dcache_size / 630 1.151 rin (info->dcache_line_size * info->dcache_ways), 631 1.149 skrll wtnames[info->cache_type], 632 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V', 633 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V'); 634 1.86 matt } else { 635 1.149 skrll aprint_normal_dev(dv, "L%u %dKB/%dB %d-way (%u set) %cI%cT Instruction cache\n", 636 1.149 skrll level + 1, 637 1.86 matt info->icache_size / 1024, 638 1.149 skrll info->icache_line_size, info->icache_ways, 639 1.151 rin info->icache_sets ? info->icache_sets : 640 1.151 rin info->icache_size / 641 1.151 rin (info->icache_line_size * info->icache_ways), 642 1.100 matt info->icache_type & CACHE_TYPE_PIxx ? 'P' : 'V', 643 1.100 matt info->icache_type & CACHE_TYPE_xxPT ? 'P' : 'V'); 644 1.149 skrll aprint_normal_dev(dv, "L%u %dKB/%dB %d-way (%u set) %s %cI%cT Data cache\n", 645 1.149 skrll level + 1, 646 1.122 skrll info->dcache_size / 1024, 647 1.86 matt info->dcache_line_size, info->dcache_ways, 648 1.151 rin info->dcache_sets ? info->dcache_sets : 649 1.151 rin info->dcache_size / 650 1.151 rin (info->dcache_line_size * info->dcache_ways), 651 1.149 skrll wtnames[info->cache_type], 652 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V', 653 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V'); 654 1.86 matt } 655 1.86 matt } 656 1.86 matt 657 1.104 matt static enum cpu_class 658 1.104 matt identify_arm_model(uint32_t cpuid, char *buf, size_t len) 659 1.104 matt { 660 1.104 matt enum cpu_class cpu_class = CPU_CLASS_NONE; 661 1.104 matt for (const struct cpuidtab *id = cpuids; id->cpuid != 0; id++) { 662 1.104 matt if (id->cpuid == (cpuid & CPU_ID_CPU_MASK)) { 663 1.104 matt const char *steppingstr = 664 1.104 matt id->cpu_steppings[cpuid & CPU_ID_REVISION_MASK]; 665 1.104 matt cpu_arch = id->cpu_arch; 666 1.104 matt cpu_class = id->cpu_class; 667 1.104 matt snprintf(buf, len, "%s%s%s (%s V%s core)", 668 1.104 matt id->cpu_classname, 669 1.104 matt steppingstr[0] == '*' ? "" : " ", 670 1.104 matt &steppingstr[steppingstr[0] == '*'], 671 1.104 matt cpu_classes[cpu_class].class_name, 672 1.104 matt cpu_arch); 673 1.104 matt return cpu_class; 674 1.104 matt } 675 1.104 matt } 676 1.104 matt 677 1.104 matt snprintf(buf, len, "unknown CPU (ID = 0x%x)", cpuid); 678 1.104 matt return cpu_class; 679 1.104 matt } 680 1.104 matt 681 1.1 matt void 682 1.84 matt identify_arm_cpu(device_t dv, struct cpu_info *ci) 683 1.1 matt { 684 1.104 matt const uint32_t arm_cpuid = ci->ci_arm_cpuid; 685 1.85 matt const char * const xname = device_xname(dv); 686 1.104 matt char model[128]; 687 1.138 martin const char *m; 688 1.1 matt 689 1.104 matt if (arm_cpuid == 0) { 690 1.49 thorpej aprint_error("Processor failed probe - no CPU ID\n"); 691 1.1 matt return; 692 1.1 matt } 693 1.1 matt 694 1.104 matt const enum cpu_class cpu_class = identify_arm_model(arm_cpuid, 695 1.104 matt model, sizeof(model)); 696 1.104 matt if (ci->ci_cpuid == 0) { 697 1.138 martin m = cpu_getmodel(); 698 1.138 martin if (m == NULL || *m == 0) 699 1.138 martin cpu_setmodel("%s", model); 700 1.104 matt } 701 1.1 matt 702 1.85 matt if (ci->ci_data.cpu_cc_freq != 0) { 703 1.105 reinoud char freqbuf[10]; 704 1.85 matt humanize_number(freqbuf, sizeof(freqbuf), ci->ci_data.cpu_cc_freq, 705 1.85 matt "Hz", 1000); 706 1.85 matt 707 1.104 matt aprint_naive(": %s %s\n", freqbuf, model); 708 1.104 matt aprint_normal(": %s %s\n", freqbuf, model); 709 1.85 matt } else { 710 1.104 matt aprint_naive(": %s\n", model); 711 1.104 matt aprint_normal(": %s\n", model); 712 1.85 matt } 713 1.29 bjh21 714 1.132 skrll aprint_debug_dev(dv, "midr: %#x\n", arm_cpuid); 715 1.132 skrll 716 1.85 matt aprint_normal("%s:", xname); 717 1.29 bjh21 718 1.19 bjh21 switch (cpu_class) { 719 1.1 matt case CPU_CLASS_ARM6: 720 1.1 matt case CPU_CLASS_ARM7: 721 1.3 chris case CPU_CLASS_ARM7TDMI: 722 1.1 matt case CPU_CLASS_ARM8: 723 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IDC_ENABLE) == 0) 724 1.49 thorpej aprint_normal(" IDC disabled"); 725 1.1 matt else 726 1.49 thorpej aprint_normal(" IDC enabled"); 727 1.1 matt break; 728 1.6 rearnsha case CPU_CLASS_ARM9TDMI: 729 1.64 christos case CPU_CLASS_ARM9ES: 730 1.64 christos case CPU_CLASS_ARM9EJS: 731 1.53 rearnsha case CPU_CLASS_ARM10E: 732 1.57 rearnsha case CPU_CLASS_ARM10EJ: 733 1.1 matt case CPU_CLASS_SA1: 734 1.4 matt case CPU_CLASS_XSCALE: 735 1.58 rearnsha case CPU_CLASS_ARM11J: 736 1.71 matt case CPU_CLASS_ARMV4: 737 1.74 matt case CPU_CLASS_CORTEX: 738 1.94 rkujawa case CPU_CLASS_PJ4B: 739 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_DC_ENABLE) == 0) 740 1.49 thorpej aprint_normal(" DC disabled"); 741 1.1 matt else 742 1.49 thorpej aprint_normal(" DC enabled"); 743 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IC_ENABLE) == 0) 744 1.49 thorpej aprint_normal(" IC disabled"); 745 1.1 matt else 746 1.49 thorpej aprint_normal(" IC enabled"); 747 1.1 matt break; 748 1.19 bjh21 default: 749 1.19 bjh21 break; 750 1.1 matt } 751 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_WBUF_ENABLE) == 0) 752 1.49 thorpej aprint_normal(" WB disabled"); 753 1.1 matt else 754 1.49 thorpej aprint_normal(" WB enabled"); 755 1.1 matt 756 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_LABT_ENABLE) 757 1.49 thorpej aprint_normal(" LABT"); 758 1.1 matt else 759 1.49 thorpej aprint_normal(" EABT"); 760 1.1 matt 761 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_BPRD_ENABLE) 762 1.49 thorpej aprint_normal(" branch prediction enabled"); 763 1.1 matt 764 1.49 thorpej aprint_normal("\n"); 765 1.1 matt 766 1.152 skrll if (CPU_ID_CORTEX_P(arm_cpuid) || 767 1.152 skrll CPU_ID_ARM11_P(arm_cpuid) || 768 1.152 skrll CPU_ID_MV88SV58XX_P(arm_cpuid)) { 769 1.148 skrll if ((arm_cpuid & CPU_ID_CPU_MASK) != CPU_ID_ARM1136JS && 770 1.148 skrll (arm_cpuid & CPU_ID_CPU_MASK) != CPU_ID_ARM1176JZS) { 771 1.152 skrll identify_features(dv, ci); 772 1.148 skrll } 773 1.87 matt } 774 1.92 matt 775 1.12 thorpej /* Print cache info. */ 776 1.86 matt if (arm_pcache.icache_line_size != 0 || arm_pcache.dcache_line_size != 0) { 777 1.86 matt print_cache_info(dv, &arm_pcache, 0); 778 1.86 matt } 779 1.86 matt if (arm_scache.icache_line_size != 0 || arm_scache.dcache_line_size != 0) { 780 1.86 matt print_cache_info(dv, &arm_scache, 1); 781 1.12 thorpej } 782 1.12 thorpej 783 1.1 matt 784 1.19 bjh21 switch (cpu_class) { 785 1.1 matt #ifdef CPU_ARM6 786 1.1 matt case CPU_CLASS_ARM6: 787 1.1 matt #endif 788 1.1 matt #ifdef CPU_ARM7 789 1.1 matt case CPU_CLASS_ARM7: 790 1.1 matt #endif 791 1.3 chris #ifdef CPU_ARM7TDMI 792 1.3 chris case CPU_CLASS_ARM7TDMI: 793 1.122 skrll #endif 794 1.1 matt #ifdef CPU_ARM8 795 1.1 matt case CPU_CLASS_ARM8: 796 1.6 rearnsha #endif 797 1.6 rearnsha #ifdef CPU_ARM9 798 1.6 rearnsha case CPU_CLASS_ARM9TDMI: 799 1.53 rearnsha #endif 800 1.77 kiyohara #if defined(CPU_ARM9E) || defined(CPU_SHEEVA) 801 1.64 christos case CPU_CLASS_ARM9ES: 802 1.64 christos case CPU_CLASS_ARM9EJS: 803 1.64 christos #endif 804 1.53 rearnsha #ifdef CPU_ARM10 805 1.53 rearnsha case CPU_CLASS_ARM10E: 806 1.57 rearnsha case CPU_CLASS_ARM10EJ: 807 1.1 matt #endif 808 1.37 ichiro #if defined(CPU_SA110) || defined(CPU_SA1100) || \ 809 1.37 ichiro defined(CPU_SA1110) || defined(CPU_IXP12X0) 810 1.1 matt case CPU_CLASS_SA1: 811 1.4 matt #endif 812 1.35 thorpej #if defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \ 813 1.59 bsh defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425) 814 1.4 matt case CPU_CLASS_XSCALE: 815 1.1 matt #endif 816 1.68 matt #if defined(CPU_ARM11) 817 1.58 rearnsha case CPU_CLASS_ARM11J: 818 1.76 matt #endif 819 1.76 matt #if defined(CPU_CORTEX) 820 1.74 matt case CPU_CLASS_CORTEX: 821 1.58 rearnsha #endif 822 1.94 rkujawa #if defined(CPU_PJ4B) 823 1.94 rkujawa case CPU_CLASS_PJ4B: 824 1.94 rkujawa #endif 825 1.71 matt #if defined(CPU_FA526) 826 1.71 matt case CPU_CLASS_ARMV4: 827 1.71 matt #endif 828 1.1 matt break; 829 1.1 matt default: 830 1.85 matt if (cpu_classes[cpu_class].class_option == NULL) { 831 1.85 matt aprint_error_dev(dv, "%s does not fully support this CPU.\n", 832 1.85 matt ostype); 833 1.85 matt } else { 834 1.85 matt aprint_error_dev(dv, "This kernel does not fully support " 835 1.85 matt "this CPU.\n"); 836 1.85 matt aprint_normal_dev(dv, "Recompile with \"options %s\" to " 837 1.85 matt "correct this.\n", cpu_classes[cpu_class].class_option); 838 1.1 matt } 839 1.1 matt break; 840 1.1 matt } 841 1.43 bjh21 } 842 1.1 matt 843 1.92 matt extern int cpu_instruction_set_attributes[6]; 844 1.92 matt extern int cpu_memory_model_features[4]; 845 1.92 matt extern int cpu_processor_features[2]; 846 1.92 matt extern int cpu_simd_present; 847 1.92 matt extern int cpu_simdex_present; 848 1.92 matt 849 1.85 matt void 850 1.152 skrll identify_features(device_t dv, struct cpu_info *ci) 851 1.85 matt { 852 1.152 skrll const int unit = device_unit(dv); 853 1.152 skrll 854 1.152 skrll aprint_debug_dev(dv, "sctlr: %#x\n", ci->ci_ctrl); 855 1.152 skrll aprint_debug_dev(dv, "actlr: %#x\n", ci->ci_actlr); 856 1.152 skrll aprint_debug_dev(dv, "revidr: %#x\n", ci->ci_revidr); 857 1.152 skrll #ifdef MULTIPROCESSOR 858 1.152 skrll aprint_debug_dev(dv, "mpidr: %#x\n", ci->ci_mpidr); 859 1.152 skrll #endif 860 1.152 skrll 861 1.152 skrll if (unit != 0) 862 1.152 skrll return; 863 1.152 skrll 864 1.92 matt cpu_instruction_set_attributes[0] = armreg_isar0_read(); 865 1.92 matt cpu_instruction_set_attributes[1] = armreg_isar1_read(); 866 1.92 matt cpu_instruction_set_attributes[2] = armreg_isar2_read(); 867 1.92 matt cpu_instruction_set_attributes[3] = armreg_isar3_read(); 868 1.92 matt cpu_instruction_set_attributes[4] = armreg_isar4_read(); 869 1.92 matt cpu_instruction_set_attributes[5] = armreg_isar5_read(); 870 1.92 matt 871 1.99 matt cpu_hwdiv_present = 872 1.99 matt ((cpu_instruction_set_attributes[0] >> 24) & 0x0f) >= 2; 873 1.92 matt cpu_simd_present = 874 1.92 matt ((cpu_instruction_set_attributes[3] >> 4) & 0x0f) >= 3; 875 1.92 matt cpu_simdex_present = cpu_simd_present 876 1.92 matt && ((cpu_instruction_set_attributes[1] >> 12) & 0x0f) >= 2; 877 1.101 matt cpu_synchprim_present = 878 1.101 matt ((cpu_instruction_set_attributes[3] >> 8) & 0xf0) 879 1.101 matt | ((cpu_instruction_set_attributes[4] >> 20) & 0x0f); 880 1.92 matt 881 1.92 matt cpu_memory_model_features[0] = armreg_mmfr0_read(); 882 1.92 matt cpu_memory_model_features[1] = armreg_mmfr1_read(); 883 1.92 matt cpu_memory_model_features[2] = armreg_mmfr2_read(); 884 1.92 matt cpu_memory_model_features[3] = armreg_mmfr3_read(); 885 1.85 matt 886 1.104 matt #if 0 887 1.92 matt if (__SHIFTOUT(cpu_memory_model_features[3], __BITS(23,20))) { 888 1.87 matt /* 889 1.152 skrll * Updates to the translation tables do not require a clean 890 1.152 skrll * to the point of unification to ensure visibility by 891 1.152 skrll * subsequent translation table walks. 892 1.152 skrll */ 893 1.87 matt pmap_needs_pte_sync = 0; 894 1.87 matt } 895 1.104 matt #endif 896 1.87 matt 897 1.92 matt cpu_processor_features[0] = armreg_pfr0_read(); 898 1.92 matt cpu_processor_features[1] = armreg_pfr1_read(); 899 1.85 matt 900 1.111 jmcneill aprint_debug_dev(dv, 901 1.85 matt "isar: [0]=%#x [1]=%#x [2]=%#x [3]=%#x, [4]=%#x, [5]=%#x\n", 902 1.92 matt cpu_instruction_set_attributes[0], 903 1.92 matt cpu_instruction_set_attributes[1], 904 1.92 matt cpu_instruction_set_attributes[2], 905 1.92 matt cpu_instruction_set_attributes[3], 906 1.92 matt cpu_instruction_set_attributes[4], 907 1.92 matt cpu_instruction_set_attributes[5]); 908 1.111 jmcneill aprint_debug_dev(dv, 909 1.85 matt "mmfr: [0]=%#x [1]=%#x [2]=%#x [3]=%#x\n", 910 1.92 matt cpu_memory_model_features[0], cpu_memory_model_features[1], 911 1.92 matt cpu_memory_model_features[2], cpu_memory_model_features[3]); 912 1.111 jmcneill aprint_debug_dev(dv, 913 1.85 matt "pfr: [0]=%#x [1]=%#x\n", 914 1.92 matt cpu_processor_features[0], cpu_processor_features[1]); 915 1.85 matt } 916 1.141 skrll 917 1.143 skrll #ifdef _ARM_ARCH_6 918 1.141 skrll int 919 1.141 skrll cpu_maxproc_hook(int nmaxproc) 920 1.141 skrll { 921 1.141 skrll 922 1.143 skrll #ifdef ARM_MMU_EXTENDED 923 1.141 skrll return pmap_maxproc_set(nmaxproc); 924 1.143 skrll #else 925 1.143 skrll return 0; 926 1.143 skrll #endif 927 1.141 skrll } 928 1.141 skrll #endif 929