cpu.c revision 1.101 1 1.101 matt /* $NetBSD: cpu.c,v 1.101 2014/03/03 08:15:36 matt Exp $ */
2 1.1 matt
3 1.1 matt /*
4 1.1 matt * Copyright (c) 1995 Mark Brinicombe.
5 1.1 matt * Copyright (c) 1995 Brini.
6 1.1 matt * All rights reserved.
7 1.1 matt *
8 1.1 matt * Redistribution and use in source and binary forms, with or without
9 1.1 matt * modification, are permitted provided that the following conditions
10 1.1 matt * are met:
11 1.1 matt * 1. Redistributions of source code must retain the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer.
13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer in the
15 1.1 matt * documentation and/or other materials provided with the distribution.
16 1.1 matt * 3. All advertising materials mentioning features or use of this software
17 1.1 matt * must display the following acknowledgement:
18 1.1 matt * This product includes software developed by Brini.
19 1.1 matt * 4. The name of the company nor the name of the author may be used to
20 1.1 matt * endorse or promote products derived from this software without specific
21 1.1 matt * prior written permission.
22 1.1 matt *
23 1.1 matt * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
24 1.1 matt * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25 1.1 matt * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 matt * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
27 1.1 matt * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 1.1 matt * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29 1.1 matt * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 matt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 matt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 matt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 matt * SUCH DAMAGE.
34 1.1 matt *
35 1.1 matt * RiscBSD kernel project
36 1.1 matt *
37 1.1 matt * cpu.c
38 1.1 matt *
39 1.55 wiz * Probing and configuration for the master CPU
40 1.1 matt *
41 1.1 matt * Created : 10/10/95
42 1.1 matt */
43 1.1 matt
44 1.1 matt #include "opt_armfpe.h"
45 1.51 martin #include "opt_multiprocessor.h"
46 1.1 matt
47 1.1 matt #include <sys/param.h>
48 1.20 bjh21
49 1.101 matt __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.101 2014/03/03 08:15:36 matt Exp $");
50 1.20 bjh21
51 1.1 matt #include <sys/systm.h>
52 1.85 matt #include <sys/conf.h>
53 1.85 matt #include <sys/cpu.h>
54 1.1 matt #include <sys/device.h>
55 1.85 matt #include <sys/kmem.h>
56 1.1 matt #include <sys/proc.h>
57 1.85 matt
58 1.1 matt #include <uvm/uvm_extern.h>
59 1.33 thorpej
60 1.97 matt #include <arm/locore.h>
61 1.10 thorpej #include <arm/undefined.h>
62 1.10 thorpej
63 1.20 bjh21 char cpu_model[256];
64 1.93 matt extern const char *cpu_arch;
65 1.1 matt
66 1.85 matt #ifdef MULTIPROCESSOR
67 1.85 matt volatile u_int arm_cpu_hatched = 0;
68 1.85 matt u_int arm_cpu_max = 0;
69 1.85 matt uint32_t arm_cpu_mbox __cacheline_aligned = 0;
70 1.101 matt uint32_t arm_cpu_marker[2] __cacheline_aligned = { 0, 0 };
71 1.85 matt #endif
72 1.85 matt
73 1.1 matt /* Prototypes */
74 1.84 matt void identify_arm_cpu(device_t dv, struct cpu_info *);
75 1.85 matt void identify_cortex_caches(device_t dv);
76 1.85 matt void identify_features(device_t dv);
77 1.1 matt
78 1.1 matt /*
79 1.25 bjh21 * Identify the master (boot) CPU
80 1.1 matt */
81 1.1 matt
82 1.1 matt void
83 1.85 matt cpu_attach(device_t dv, cpuid_t id)
84 1.1 matt {
85 1.86 matt const char * const xname = device_xname(dv);
86 1.85 matt struct cpu_info *ci;
87 1.85 matt
88 1.85 matt if (id == 0) {
89 1.85 matt ci = curcpu();
90 1.27 reinoud
91 1.85 matt /* Get the CPU ID from coprocessor 15 */
92 1.85 matt
93 1.85 matt ci->ci_arm_cpuid = cpu_id();
94 1.85 matt ci->ci_arm_cputype = ci->ci_arm_cpuid & CPU_ID_CPU_MASK;
95 1.85 matt ci->ci_arm_cpurev = ci->ci_arm_cpuid & CPU_ID_REVISION_MASK;
96 1.85 matt } else {
97 1.85 matt #ifdef MULTIPROCESSOR
98 1.85 matt KASSERT(cpu_info[id] == NULL);
99 1.85 matt ci = kmem_zalloc(sizeof(*ci), KM_SLEEP);
100 1.85 matt KASSERT(ci != NULL);
101 1.85 matt ci->ci_cpl = IPL_HIGH;
102 1.85 matt ci->ci_cpuid = id;
103 1.85 matt ci->ci_data.cpu_core_id = id;
104 1.85 matt ci->ci_data.cpu_cc_freq = cpu_info_store.ci_data.cpu_cc_freq;
105 1.85 matt ci->ci_arm_cpuid = cpu_info_store.ci_arm_cpuid;
106 1.85 matt ci->ci_arm_cputype = cpu_info_store.ci_arm_cputype;
107 1.85 matt ci->ci_arm_cpurev = cpu_info_store.ci_arm_cpurev;
108 1.85 matt cpu_info[ci->ci_cpuid] = ci;
109 1.85 matt if ((arm_cpu_hatched & (1 << id)) == 0) {
110 1.85 matt ci->ci_dev = dv;
111 1.85 matt dv->dv_private = ci;
112 1.85 matt aprint_naive(": disabled\n");
113 1.85 matt aprint_normal(": disabled (unresponsive)\n");
114 1.85 matt return;
115 1.85 matt }
116 1.85 matt #else
117 1.85 matt aprint_naive(": disabled\n");
118 1.85 matt aprint_normal(": disabled (uniprocessor kernel)\n");
119 1.85 matt return;
120 1.85 matt #endif
121 1.85 matt }
122 1.23 bjh21
123 1.85 matt ci->ci_dev = dv;
124 1.85 matt dv->dv_private = ci;
125 1.1 matt
126 1.85 matt evcnt_attach_dynamic(&ci->ci_arm700bugcount, EVCNT_TYPE_MISC,
127 1.86 matt NULL, xname, "arm700swibug");
128 1.86 matt
129 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_0], EVCNT_TYPE_TRAP,
130 1.86 matt NULL, xname, "vector abort");
131 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_1], EVCNT_TYPE_TRAP,
132 1.86 matt NULL, xname, "terminal abort");
133 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_0], EVCNT_TYPE_TRAP,
134 1.86 matt NULL, xname, "external linefetch abort (S)");
135 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_1], EVCNT_TYPE_TRAP,
136 1.86 matt NULL, xname, "external linefetch abort (P)");
137 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_2], EVCNT_TYPE_TRAP,
138 1.86 matt NULL, xname, "external non-linefetch abort (S)");
139 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_3], EVCNT_TYPE_TRAP,
140 1.86 matt NULL, xname, "external non-linefetch abort (P)");
141 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL1], EVCNT_TYPE_TRAP,
142 1.86 matt NULL, xname, "external translation abort (L1)");
143 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL2], EVCNT_TYPE_TRAP,
144 1.86 matt NULL, xname, "external translation abort (L2)");
145 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_0], EVCNT_TYPE_TRAP,
146 1.86 matt NULL, xname, "alignment abort (0)");
147 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_1], EVCNT_TYPE_TRAP,
148 1.86 matt NULL, xname, "alignment abort (1)");
149 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_S], EVCNT_TYPE_TRAP,
150 1.86 matt NULL, xname, "translation abort (S)");
151 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_P], EVCNT_TYPE_TRAP,
152 1.86 matt NULL, xname, "translation abort (P)");
153 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_S], EVCNT_TYPE_TRAP,
154 1.86 matt NULL, xname, "domain abort (S)");
155 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_P], EVCNT_TYPE_TRAP,
156 1.86 matt NULL, xname, "domain abort (P)");
157 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_S], EVCNT_TYPE_TRAP,
158 1.86 matt NULL, xname, "permission abort (S)");
159 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_P], EVCNT_TYPE_TRAP,
160 1.86 matt NULL, xname, "permission abort (P)");
161 1.1 matt
162 1.85 matt #ifdef MULTIPROCESSOR
163 1.85 matt /*
164 1.85 matt * and we are done if this is a secondary processor.
165 1.85 matt */
166 1.85 matt if (!CPU_IS_PRIMARY(ci)) {
167 1.85 matt aprint_naive(": %s\n", cpu_model);
168 1.85 matt aprint_normal(": %s\n", cpu_model);
169 1.85 matt mi_cpu_attach(ci);
170 1.85 matt return;
171 1.85 matt }
172 1.85 matt #endif
173 1.1 matt
174 1.85 matt identify_arm_cpu(dv, ci);
175 1.1 matt
176 1.85 matt #ifdef CPU_STRONGARM
177 1.85 matt if (ci->ci_arm_cputype == CPU_ID_SA110 &&
178 1.85 matt ci->ci_arm_cpurev < 3) {
179 1.85 matt aprint_normal_dev(dv, "SA-110 with bugged STM^ instruction\n");
180 1.1 matt }
181 1.85 matt #endif
182 1.1 matt
183 1.1 matt #ifdef CPU_ARM8
184 1.85 matt if ((ci->ci_arm_cpuid & CPU_ID_CPU_MASK) == CPU_ID_ARM810) {
185 1.1 matt int clock = arm8_clock_config(0, 0);
186 1.1 matt char *fclk;
187 1.85 matt aprint_normal_dev(dv, "ARM810 cp15=%02x", clock);
188 1.49 thorpej aprint_normal(" clock:%s", (clock & 1) ? " dynamic" : "");
189 1.49 thorpej aprint_normal("%s", (clock & 2) ? " sync" : "");
190 1.1 matt switch ((clock >> 2) & 3) {
191 1.15 bjh21 case 0:
192 1.1 matt fclk = "bus clock";
193 1.1 matt break;
194 1.15 bjh21 case 1:
195 1.1 matt fclk = "ref clock";
196 1.1 matt break;
197 1.15 bjh21 case 3:
198 1.1 matt fclk = "pll";
199 1.1 matt break;
200 1.15 bjh21 default:
201 1.1 matt fclk = "illegal";
202 1.1 matt break;
203 1.1 matt }
204 1.49 thorpej aprint_normal(" fclk source=%s\n", fclk);
205 1.1 matt }
206 1.1 matt #endif
207 1.1 matt
208 1.84 matt vfp_attach(); /* XXX SMP */
209 1.1 matt }
210 1.1 matt
211 1.19 bjh21 enum cpu_class {
212 1.19 bjh21 CPU_CLASS_NONE,
213 1.19 bjh21 CPU_CLASS_ARM2,
214 1.19 bjh21 CPU_CLASS_ARM2AS,
215 1.19 bjh21 CPU_CLASS_ARM3,
216 1.19 bjh21 CPU_CLASS_ARM6,
217 1.19 bjh21 CPU_CLASS_ARM7,
218 1.19 bjh21 CPU_CLASS_ARM7TDMI,
219 1.19 bjh21 CPU_CLASS_ARM8,
220 1.19 bjh21 CPU_CLASS_ARM9TDMI,
221 1.19 bjh21 CPU_CLASS_ARM9ES,
222 1.64 christos CPU_CLASS_ARM9EJS,
223 1.53 rearnsha CPU_CLASS_ARM10E,
224 1.57 rearnsha CPU_CLASS_ARM10EJ,
225 1.19 bjh21 CPU_CLASS_SA1,
226 1.58 rearnsha CPU_CLASS_XSCALE,
227 1.70 matt CPU_CLASS_ARM11J,
228 1.70 matt CPU_CLASS_ARMV4,
229 1.74 matt CPU_CLASS_CORTEX,
230 1.94 rkujawa CPU_CLASS_PJ4B,
231 1.19 bjh21 };
232 1.19 bjh21
233 1.42 bjh21 static const char * const generic_steppings[16] = {
234 1.14 bjh21 "rev 0", "rev 1", "rev 2", "rev 3",
235 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
236 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
237 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
238 1.14 bjh21 };
239 1.14 bjh21
240 1.68 matt static const char * const pN_steppings[16] = {
241 1.68 matt "*p0", "*p1", "*p2", "*p3", "*p4", "*p5", "*p6", "*p7",
242 1.68 matt "*p8", "*p9", "*p10", "*p11", "*p12", "*p13", "*p14", "*p15",
243 1.68 matt };
244 1.68 matt
245 1.42 bjh21 static const char * const sa110_steppings[16] = {
246 1.14 bjh21 "rev 0", "step J", "step K", "step S",
247 1.14 bjh21 "step T", "rev 5", "rev 6", "rev 7",
248 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
249 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
250 1.14 bjh21 };
251 1.14 bjh21
252 1.42 bjh21 static const char * const sa1100_steppings[16] = {
253 1.14 bjh21 "rev 0", "step B", "step C", "rev 3",
254 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
255 1.14 bjh21 "step D", "step E", "rev 10" "step G",
256 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
257 1.14 bjh21 };
258 1.14 bjh21
259 1.42 bjh21 static const char * const sa1110_steppings[16] = {
260 1.14 bjh21 "step A-0", "rev 1", "rev 2", "rev 3",
261 1.14 bjh21 "step B-0", "step B-1", "step B-2", "step B-3",
262 1.14 bjh21 "step B-4", "step B-5", "rev 10", "rev 11",
263 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
264 1.13 thorpej };
265 1.13 thorpej
266 1.42 bjh21 static const char * const ixp12x0_steppings[16] = {
267 1.37 ichiro "(IXP1200 step A)", "(IXP1200 step B)",
268 1.37 ichiro "rev 2", "(IXP1200 step C)",
269 1.37 ichiro "(IXP1200 step D)", "(IXP1240/1250 step A)",
270 1.37 ichiro "(IXP1240 step B)", "(IXP1250 step B)",
271 1.36 thorpej "rev 8", "rev 9", "rev 10", "rev 11",
272 1.36 thorpej "rev 12", "rev 13", "rev 14", "rev 15",
273 1.36 thorpej };
274 1.36 thorpej
275 1.42 bjh21 static const char * const xscale_steppings[16] = {
276 1.14 bjh21 "step A-0", "step A-1", "step B-0", "step C-0",
277 1.40 briggs "step D-0", "rev 5", "rev 6", "rev 7",
278 1.40 briggs "rev 8", "rev 9", "rev 10", "rev 11",
279 1.40 briggs "rev 12", "rev 13", "rev 14", "rev 15",
280 1.40 briggs };
281 1.40 briggs
282 1.42 bjh21 static const char * const i80321_steppings[16] = {
283 1.40 briggs "step A-0", "step B-0", "rev 2", "rev 3",
284 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
285 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
286 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
287 1.13 thorpej };
288 1.13 thorpej
289 1.60 nonaka static const char * const i80219_steppings[16] = {
290 1.60 nonaka "step A-0", "rev 1", "rev 2", "rev 3",
291 1.60 nonaka "rev 4", "rev 5", "rev 6", "rev 7",
292 1.60 nonaka "rev 8", "rev 9", "rev 10", "rev 11",
293 1.60 nonaka "rev 12", "rev 13", "rev 14", "rev 15",
294 1.60 nonaka };
295 1.60 nonaka
296 1.56 bsh /* Steppings for PXA2[15]0 */
297 1.42 bjh21 static const char * const pxa2x0_steppings[16] = {
298 1.35 thorpej "step A-0", "step A-1", "step B-0", "step B-1",
299 1.48 rjs "step B-2", "step C-0", "rev 6", "rev 7",
300 1.35 thorpej "rev 8", "rev 9", "rev 10", "rev 11",
301 1.35 thorpej "rev 12", "rev 13", "rev 14", "rev 15",
302 1.35 thorpej };
303 1.35 thorpej
304 1.56 bsh /* Steppings for PXA255/26x.
305 1.56 bsh * rev 5: PXA26x B0, rev 6: PXA255 A0
306 1.56 bsh */
307 1.56 bsh static const char * const pxa255_steppings[16] = {
308 1.56 bsh "rev 0", "rev 1", "rev 2", "step A-0",
309 1.56 bsh "rev 4", "step B-0", "step A-0", "rev 7",
310 1.56 bsh "rev 8", "rev 9", "rev 10", "rev 11",
311 1.56 bsh "rev 12", "rev 13", "rev 14", "rev 15",
312 1.56 bsh };
313 1.56 bsh
314 1.59 bsh /* Stepping for PXA27x */
315 1.59 bsh static const char * const pxa27x_steppings[16] = {
316 1.59 bsh "step A-0", "step A-1", "step B-0", "step B-1",
317 1.59 bsh "step C-0", "rev 5", "rev 6", "rev 7",
318 1.59 bsh "rev 8", "rev 9", "rev 10", "rev 11",
319 1.59 bsh "rev 12", "rev 13", "rev 14", "rev 15",
320 1.59 bsh };
321 1.59 bsh
322 1.50 ichiro static const char * const ixp425_steppings[16] = {
323 1.50 ichiro "step 0", "rev 1", "rev 2", "rev 3",
324 1.50 ichiro "rev 4", "rev 5", "rev 6", "rev 7",
325 1.50 ichiro "rev 8", "rev 9", "rev 10", "rev 11",
326 1.50 ichiro "rev 12", "rev 13", "rev 14", "rev 15",
327 1.50 ichiro };
328 1.50 ichiro
329 1.1 matt struct cpuidtab {
330 1.88 skrll uint32_t cpuid;
331 1.1 matt enum cpu_class cpu_class;
332 1.72 mrg const char *cpu_classname;
333 1.42 bjh21 const char * const *cpu_steppings;
334 1.93 matt char cpu_arch[8];
335 1.1 matt };
336 1.1 matt
337 1.1 matt const struct cpuidtab cpuids[] = {
338 1.13 thorpej { CPU_ID_ARM2, CPU_CLASS_ARM2, "ARM2",
339 1.93 matt generic_steppings, "2" },
340 1.13 thorpej { CPU_ID_ARM250, CPU_CLASS_ARM2AS, "ARM250",
341 1.93 matt generic_steppings, "2" },
342 1.13 thorpej
343 1.13 thorpej { CPU_ID_ARM3, CPU_CLASS_ARM3, "ARM3",
344 1.93 matt generic_steppings, "2A" },
345 1.13 thorpej
346 1.13 thorpej { CPU_ID_ARM600, CPU_CLASS_ARM6, "ARM600",
347 1.93 matt generic_steppings, "3" },
348 1.13 thorpej { CPU_ID_ARM610, CPU_CLASS_ARM6, "ARM610",
349 1.93 matt generic_steppings, "3" },
350 1.13 thorpej { CPU_ID_ARM620, CPU_CLASS_ARM6, "ARM620",
351 1.93 matt generic_steppings, "3" },
352 1.13 thorpej
353 1.13 thorpej { CPU_ID_ARM700, CPU_CLASS_ARM7, "ARM700",
354 1.93 matt generic_steppings, "3" },
355 1.13 thorpej { CPU_ID_ARM710, CPU_CLASS_ARM7, "ARM710",
356 1.93 matt generic_steppings, "3" },
357 1.13 thorpej { CPU_ID_ARM7500, CPU_CLASS_ARM7, "ARM7500",
358 1.93 matt generic_steppings, "3" },
359 1.13 thorpej { CPU_ID_ARM710A, CPU_CLASS_ARM7, "ARM710a",
360 1.93 matt generic_steppings, "3" },
361 1.13 thorpej { CPU_ID_ARM7500FE, CPU_CLASS_ARM7, "ARM7500FE",
362 1.93 matt generic_steppings, "3" },
363 1.93 matt
364 1.93 matt { CPU_ID_ARM810, CPU_CLASS_ARM8, "ARM810",
365 1.93 matt generic_steppings, "4" },
366 1.93 matt
367 1.93 matt { CPU_ID_SA110, CPU_CLASS_SA1, "SA-110",
368 1.93 matt sa110_steppings, "4" },
369 1.93 matt { CPU_ID_SA1100, CPU_CLASS_SA1, "SA-1100",
370 1.93 matt sa1100_steppings, "4" },
371 1.93 matt { CPU_ID_SA1110, CPU_CLASS_SA1, "SA-1110",
372 1.93 matt sa1110_steppings, "4" },
373 1.93 matt
374 1.93 matt { CPU_ID_FA526, CPU_CLASS_ARMV4, "FA526",
375 1.93 matt generic_steppings, "4" },
376 1.93 matt
377 1.93 matt { CPU_ID_IXP1200, CPU_CLASS_SA1, "IXP1200",
378 1.93 matt ixp12x0_steppings, "4" },
379 1.93 matt
380 1.13 thorpej { CPU_ID_ARM710T, CPU_CLASS_ARM7TDMI, "ARM710T",
381 1.93 matt generic_steppings, "4T" },
382 1.13 thorpej { CPU_ID_ARM720T, CPU_CLASS_ARM7TDMI, "ARM720T",
383 1.93 matt generic_steppings, "4T" },
384 1.13 thorpej { CPU_ID_ARM740T8K, CPU_CLASS_ARM7TDMI, "ARM740T (8 KB cache)",
385 1.93 matt generic_steppings, "4T" },
386 1.13 thorpej { CPU_ID_ARM740T4K, CPU_CLASS_ARM7TDMI, "ARM740T (4 KB cache)",
387 1.93 matt generic_steppings, "4T" },
388 1.13 thorpej { CPU_ID_ARM920T, CPU_CLASS_ARM9TDMI, "ARM920T",
389 1.93 matt generic_steppings, "4T" },
390 1.13 thorpej { CPU_ID_ARM922T, CPU_CLASS_ARM9TDMI, "ARM922T",
391 1.93 matt generic_steppings, "4T" },
392 1.13 thorpej { CPU_ID_ARM940T, CPU_CLASS_ARM9TDMI, "ARM940T",
393 1.93 matt generic_steppings, "4T" },
394 1.93 matt { CPU_ID_TI925T, CPU_CLASS_ARM9TDMI, "TI ARM925T",
395 1.93 matt generic_steppings, "4T" },
396 1.93 matt
397 1.13 thorpej { CPU_ID_ARM946ES, CPU_CLASS_ARM9ES, "ARM946E-S",
398 1.93 matt generic_steppings, "5TE" },
399 1.13 thorpej { CPU_ID_ARM966ES, CPU_CLASS_ARM9ES, "ARM966E-S",
400 1.93 matt generic_steppings, "5TE" },
401 1.13 thorpej { CPU_ID_ARM966ESR1, CPU_CLASS_ARM9ES, "ARM966E-S",
402 1.93 matt generic_steppings, "5TE" },
403 1.77 kiyohara { CPU_ID_MV88SV131, CPU_CLASS_ARM9ES, "Sheeva 88SV131",
404 1.93 matt generic_steppings, "5TE" },
405 1.77 kiyohara { CPU_ID_MV88FR571_VD, CPU_CLASS_ARM9ES, "Sheeva 88FR571-vd",
406 1.93 matt generic_steppings, "5TE" },
407 1.13 thorpej
408 1.32 thorpej { CPU_ID_80200, CPU_CLASS_XSCALE, "i80200",
409 1.93 matt xscale_steppings, "5TE" },
410 1.32 thorpej
411 1.38 thorpej { CPU_ID_80321_400, CPU_CLASS_XSCALE, "i80321 400MHz",
412 1.93 matt i80321_steppings, "5TE" },
413 1.38 thorpej { CPU_ID_80321_600, CPU_CLASS_XSCALE, "i80321 600MHz",
414 1.93 matt i80321_steppings, "5TE" },
415 1.40 briggs { CPU_ID_80321_400_B0, CPU_CLASS_XSCALE, "i80321 400MHz",
416 1.93 matt i80321_steppings, "5TE" },
417 1.40 briggs { CPU_ID_80321_600_B0, CPU_CLASS_XSCALE, "i80321 600MHz",
418 1.93 matt i80321_steppings, "5TE" },
419 1.13 thorpej
420 1.60 nonaka { CPU_ID_80219_400, CPU_CLASS_XSCALE, "i80219 400MHz",
421 1.93 matt i80219_steppings, "5TE" },
422 1.60 nonaka { CPU_ID_80219_600, CPU_CLASS_XSCALE, "i80219 600MHz",
423 1.93 matt i80219_steppings, "5TE" },
424 1.60 nonaka
425 1.59 bsh { CPU_ID_PXA27X, CPU_CLASS_XSCALE, "PXA27x",
426 1.93 matt pxa27x_steppings, "5TE" },
427 1.48 rjs { CPU_ID_PXA250A, CPU_CLASS_XSCALE, "PXA250",
428 1.93 matt pxa2x0_steppings, "5TE" },
429 1.48 rjs { CPU_ID_PXA210A, CPU_CLASS_XSCALE, "PXA210",
430 1.93 matt pxa2x0_steppings, "5TE" },
431 1.48 rjs { CPU_ID_PXA250B, CPU_CLASS_XSCALE, "PXA250",
432 1.93 matt pxa2x0_steppings, "5TE" },
433 1.48 rjs { CPU_ID_PXA210B, CPU_CLASS_XSCALE, "PXA210",
434 1.93 matt pxa2x0_steppings, "5TE" },
435 1.56 bsh { CPU_ID_PXA250C, CPU_CLASS_XSCALE, "PXA255/26x",
436 1.93 matt pxa255_steppings, "5TE" },
437 1.48 rjs { CPU_ID_PXA210C, CPU_CLASS_XSCALE, "PXA210",
438 1.93 matt pxa2x0_steppings, "5TE" },
439 1.35 thorpej
440 1.50 ichiro { CPU_ID_IXP425_533, CPU_CLASS_XSCALE, "IXP425 533MHz",
441 1.93 matt ixp425_steppings, "5TE" },
442 1.50 ichiro { CPU_ID_IXP425_400, CPU_CLASS_XSCALE, "IXP425 400MHz",
443 1.93 matt ixp425_steppings, "5TE" },
444 1.50 ichiro { CPU_ID_IXP425_266, CPU_CLASS_XSCALE, "IXP425 266MHz",
445 1.93 matt ixp425_steppings, "5TE" },
446 1.93 matt
447 1.93 matt { CPU_ID_ARM1020E, CPU_CLASS_ARM10E, "ARM1020E",
448 1.93 matt generic_steppings, "5TE" },
449 1.93 matt { CPU_ID_ARM1022ES, CPU_CLASS_ARM10E, "ARM1022E-S",
450 1.93 matt generic_steppings, "5TE" },
451 1.93 matt
452 1.93 matt { CPU_ID_ARM1026EJS, CPU_CLASS_ARM10EJ, "ARM1026EJ-S",
453 1.93 matt generic_steppings, "5TEJ" },
454 1.93 matt { CPU_ID_ARM926EJS, CPU_CLASS_ARM9EJS, "ARM926EJ-S",
455 1.93 matt generic_steppings, "5TEJ" },
456 1.50 ichiro
457 1.68 matt { CPU_ID_ARM1136JS, CPU_CLASS_ARM11J, "ARM1136J-S r0",
458 1.93 matt pN_steppings, "6J" },
459 1.68 matt { CPU_ID_ARM1136JSR1, CPU_CLASS_ARM11J, "ARM1136J-S r1",
460 1.93 matt pN_steppings, "6J" },
461 1.81 skrll #if 0
462 1.81 skrll /* The ARM1156T2-S only has a memory protection unit */
463 1.80 skrll { CPU_ID_ARM1156T2S, CPU_CLASS_ARM11J, "ARM1156T2-S r0",
464 1.93 matt pN_steppings, "6T2" },
465 1.81 skrll #endif
466 1.79 skrll { CPU_ID_ARM1176JZS, CPU_CLASS_ARM11J, "ARM1176JZ-S r0",
467 1.93 matt pN_steppings, "6ZK" },
468 1.74 matt
469 1.78 bsh { CPU_ID_ARM11MPCORE, CPU_CLASS_ARM11J, "ARM11 MPCore",
470 1.93 matt generic_steppings, "6K" },
471 1.78 bsh
472 1.82 matt { CPU_ID_CORTEXA5R0, CPU_CLASS_CORTEX, "Cortex-A5 r0",
473 1.93 matt pN_steppings, "7A" },
474 1.98 matt { CPU_ID_CORTEXA7R0, CPU_CLASS_CORTEX, "Cortex-A7 r0",
475 1.98 matt pN_steppings, "7A" },
476 1.74 matt { CPU_ID_CORTEXA8R1, CPU_CLASS_CORTEX, "Cortex-A8 r1",
477 1.93 matt pN_steppings, "7A" },
478 1.74 matt { CPU_ID_CORTEXA8R2, CPU_CLASS_CORTEX, "Cortex-A8 r2",
479 1.93 matt pN_steppings, "7A" },
480 1.74 matt { CPU_ID_CORTEXA8R3, CPU_CLASS_CORTEX, "Cortex-A8 r3",
481 1.93 matt pN_steppings, "7A" },
482 1.82 matt { CPU_ID_CORTEXA9R2, CPU_CLASS_CORTEX, "Cortex-A9 r2",
483 1.93 matt pN_steppings, "7A" },
484 1.82 matt { CPU_ID_CORTEXA9R3, CPU_CLASS_CORTEX, "Cortex-A9 r3",
485 1.93 matt pN_steppings, "7A" },
486 1.82 matt { CPU_ID_CORTEXA9R4, CPU_CLASS_CORTEX, "Cortex-A9 r4",
487 1.93 matt pN_steppings, "7A" },
488 1.82 matt { CPU_ID_CORTEXA15R2, CPU_CLASS_CORTEX, "Cortex-A15 r2",
489 1.93 matt pN_steppings, "7A" },
490 1.82 matt { CPU_ID_CORTEXA15R3, CPU_CLASS_CORTEX, "Cortex-A15 r3",
491 1.93 matt pN_steppings, "7A" },
492 1.70 matt
493 1.94 rkujawa { CPU_ID_MV88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
494 1.94 rkujawa generic_steppings },
495 1.94 rkujawa { CPU_ID_ARM_88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
496 1.94 rkujawa generic_steppings },
497 1.94 rkujawa { CPU_ID_MV88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
498 1.94 rkujawa generic_steppings },
499 1.94 rkujawa { CPU_ID_ARM_88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
500 1.94 rkujawa generic_steppings },
501 1.94 rkujawa { CPU_ID_MV88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
502 1.94 rkujawa generic_steppings },
503 1.94 rkujawa { CPU_ID_ARM_88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
504 1.94 rkujawa generic_steppings },
505 1.94 rkujawa { CPU_ID_MV88SV584X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
506 1.94 rkujawa generic_steppings },
507 1.94 rkujawa
508 1.94 rkujawa
509 1.93 matt { 0, CPU_CLASS_NONE, NULL, NULL, "" }
510 1.1 matt };
511 1.1 matt
512 1.1 matt struct cpu_classtab {
513 1.9 thorpej const char *class_name;
514 1.9 thorpej const char *class_option;
515 1.1 matt };
516 1.1 matt
517 1.1 matt const struct cpu_classtab cpu_classes[] = {
518 1.74 matt [CPU_CLASS_NONE] = { "unknown", NULL },
519 1.74 matt [CPU_CLASS_ARM2] = { "ARM2", "CPU_ARM2" },
520 1.74 matt [CPU_CLASS_ARM2AS] = { "ARM2as", "CPU_ARM250" },
521 1.74 matt [CPU_CLASS_ARM3] = { "ARM3", "CPU_ARM3" },
522 1.74 matt [CPU_CLASS_ARM6] = { "ARM6", "CPU_ARM6" },
523 1.74 matt [CPU_CLASS_ARM7] = { "ARM7", "CPU_ARM7" },
524 1.74 matt [CPU_CLASS_ARM7TDMI] = { "ARM7TDMI", "CPU_ARM7TDMI" },
525 1.74 matt [CPU_CLASS_ARM8] = { "ARM8", "CPU_ARM8" },
526 1.74 matt [CPU_CLASS_ARM9TDMI] = { "ARM9TDMI", NULL },
527 1.74 matt [CPU_CLASS_ARM9ES] = { "ARM9E-S", "CPU_ARM9E" },
528 1.74 matt [CPU_CLASS_ARM9EJS] = { "ARM9EJ-S", "CPU_ARM9E" },
529 1.74 matt [CPU_CLASS_ARM10E] = { "ARM10E", "CPU_ARM10" },
530 1.74 matt [CPU_CLASS_ARM10EJ] = { "ARM10EJ", "CPU_ARM10" },
531 1.74 matt [CPU_CLASS_SA1] = { "SA-1", "CPU_SA110" },
532 1.74 matt [CPU_CLASS_XSCALE] = { "XScale", "CPU_XSCALE_..." },
533 1.74 matt [CPU_CLASS_ARM11J] = { "ARM11J", "CPU_ARM11" },
534 1.74 matt [CPU_CLASS_ARMV4] = { "ARMv4", "CPU_ARMV4" },
535 1.75 matt [CPU_CLASS_CORTEX] = { "Cortex", "CPU_CORTEX" },
536 1.94 rkujawa [CPU_CLASS_PJ4B] = { "Marvell", "CPU_PJ4B" },
537 1.1 matt };
538 1.1 matt
539 1.1 matt /*
540 1.47 wiz * Report the type of the specified arm processor. This uses the generic and
541 1.55 wiz * arm specific information in the CPU structure to identify the processor.
542 1.55 wiz * The remaining fields in the CPU structure are filled in appropriately.
543 1.1 matt */
544 1.1 matt
545 1.42 bjh21 static const char * const wtnames[] = {
546 1.12 thorpej "write-through",
547 1.12 thorpej "write-back",
548 1.12 thorpej "write-back",
549 1.12 thorpej "**unknown 3**",
550 1.12 thorpej "**unknown 4**",
551 1.12 thorpej "write-back-locking", /* XXX XScale-specific? */
552 1.12 thorpej "write-back-locking-A",
553 1.12 thorpej "write-back-locking-B",
554 1.12 thorpej "**unknown 8**",
555 1.12 thorpej "**unknown 9**",
556 1.12 thorpej "**unknown 10**",
557 1.12 thorpej "**unknown 11**",
558 1.12 thorpej "**unknown 12**",
559 1.12 thorpej "**unknown 13**",
560 1.57 rearnsha "write-back-locking-C",
561 1.86 matt "write-back-locking-D",
562 1.12 thorpej };
563 1.12 thorpej
564 1.86 matt static void
565 1.86 matt print_cache_info(device_t dv, struct arm_cache_info *info, u_int level)
566 1.86 matt {
567 1.86 matt if (info->cache_unified) {
568 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way %s L%u %cI%cT Unified cache\n",
569 1.86 matt info->dcache_size / 1024,
570 1.86 matt info->dcache_line_size, info->dcache_ways,
571 1.100 matt wtnames[info->cache_type], level + 1,
572 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
573 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
574 1.86 matt } else {
575 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way L%u %cI%cT Instruction cache\n",
576 1.86 matt info->icache_size / 1024,
577 1.100 matt info->icache_line_size, info->icache_ways, level + 1,
578 1.100 matt info->icache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
579 1.100 matt info->icache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
580 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way %s L%u %cI%cT Data cache\n",
581 1.86 matt info->dcache_size / 1024,
582 1.86 matt info->dcache_line_size, info->dcache_ways,
583 1.100 matt wtnames[info->cache_type], level + 1,
584 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
585 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
586 1.86 matt }
587 1.86 matt }
588 1.86 matt
589 1.1 matt void
590 1.84 matt identify_arm_cpu(device_t dv, struct cpu_info *ci)
591 1.1 matt {
592 1.54 chris enum cpu_class cpu_class = CPU_CLASS_NONE;
593 1.85 matt const u_int cpuid = ci->ci_arm_cpuid;
594 1.85 matt const char * const xname = device_xname(dv);
595 1.85 matt const char *steppingstr;
596 1.1 matt int i;
597 1.1 matt
598 1.1 matt if (cpuid == 0) {
599 1.49 thorpej aprint_error("Processor failed probe - no CPU ID\n");
600 1.1 matt return;
601 1.1 matt }
602 1.1 matt
603 1.1 matt for (i = 0; cpuids[i].cpuid != 0; i++)
604 1.1 matt if (cpuids[i].cpuid == (cpuid & CPU_ID_CPU_MASK)) {
605 1.19 bjh21 cpu_class = cpuids[i].cpu_class;
606 1.93 matt cpu_arch = cpuids[i].cpu_arch;
607 1.68 matt steppingstr = cpuids[i].cpu_steppings[cpuid &
608 1.89 msaitoh CPU_ID_REVISION_MASK];
609 1.90 msaitoh snprintf(cpu_model, sizeof(cpu_model),
610 1.93 matt "%s%s%s (%s V%s core)", cpuids[i].cpu_classname,
611 1.68 matt steppingstr[0] == '*' ? "" : " ",
612 1.68 matt &steppingstr[steppingstr[0] == '*'],
613 1.93 matt cpu_classes[cpu_class].class_name,
614 1.93 matt cpu_arch);
615 1.1 matt break;
616 1.1 matt }
617 1.1 matt
618 1.1 matt if (cpuids[i].cpuid == 0)
619 1.90 msaitoh snprintf(cpu_model, sizeof(cpu_model),
620 1.90 msaitoh "unknown CPU (ID = 0x%x)", cpuid);
621 1.1 matt
622 1.85 matt if (ci->ci_data.cpu_cc_freq != 0) {
623 1.85 matt char freqbuf[8];
624 1.85 matt humanize_number(freqbuf, sizeof(freqbuf), ci->ci_data.cpu_cc_freq,
625 1.85 matt "Hz", 1000);
626 1.85 matt
627 1.85 matt aprint_naive(": %s %s\n", freqbuf, cpu_model);
628 1.85 matt aprint_normal(": %s %s\n", freqbuf, cpu_model);
629 1.85 matt } else {
630 1.85 matt aprint_naive(": %s\n", cpu_model);
631 1.85 matt aprint_normal(": %s\n", cpu_model);
632 1.85 matt }
633 1.29 bjh21
634 1.85 matt aprint_normal("%s:", xname);
635 1.29 bjh21
636 1.19 bjh21 switch (cpu_class) {
637 1.1 matt case CPU_CLASS_ARM6:
638 1.1 matt case CPU_CLASS_ARM7:
639 1.3 chris case CPU_CLASS_ARM7TDMI:
640 1.1 matt case CPU_CLASS_ARM8:
641 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IDC_ENABLE) == 0)
642 1.49 thorpej aprint_normal(" IDC disabled");
643 1.1 matt else
644 1.49 thorpej aprint_normal(" IDC enabled");
645 1.1 matt break;
646 1.6 rearnsha case CPU_CLASS_ARM9TDMI:
647 1.64 christos case CPU_CLASS_ARM9ES:
648 1.64 christos case CPU_CLASS_ARM9EJS:
649 1.53 rearnsha case CPU_CLASS_ARM10E:
650 1.57 rearnsha case CPU_CLASS_ARM10EJ:
651 1.1 matt case CPU_CLASS_SA1:
652 1.4 matt case CPU_CLASS_XSCALE:
653 1.58 rearnsha case CPU_CLASS_ARM11J:
654 1.71 matt case CPU_CLASS_ARMV4:
655 1.74 matt case CPU_CLASS_CORTEX:
656 1.94 rkujawa case CPU_CLASS_PJ4B:
657 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_DC_ENABLE) == 0)
658 1.49 thorpej aprint_normal(" DC disabled");
659 1.1 matt else
660 1.49 thorpej aprint_normal(" DC enabled");
661 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IC_ENABLE) == 0)
662 1.49 thorpej aprint_normal(" IC disabled");
663 1.1 matt else
664 1.49 thorpej aprint_normal(" IC enabled");
665 1.1 matt break;
666 1.19 bjh21 default:
667 1.19 bjh21 break;
668 1.1 matt }
669 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_WBUF_ENABLE) == 0)
670 1.49 thorpej aprint_normal(" WB disabled");
671 1.1 matt else
672 1.49 thorpej aprint_normal(" WB enabled");
673 1.1 matt
674 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_LABT_ENABLE)
675 1.49 thorpej aprint_normal(" LABT");
676 1.1 matt else
677 1.49 thorpej aprint_normal(" EABT");
678 1.1 matt
679 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_BPRD_ENABLE)
680 1.49 thorpej aprint_normal(" branch prediction enabled");
681 1.1 matt
682 1.49 thorpej aprint_normal("\n");
683 1.1 matt
684 1.94 rkujawa if (CPU_ID_CORTEX_P(cpuid) || CPU_ID_ARM11_P(cpuid) || CPU_ID_MV88SV58XX_P(cpuid)) {
685 1.87 matt identify_features(dv);
686 1.87 matt }
687 1.92 matt
688 1.12 thorpej /* Print cache info. */
689 1.86 matt if (arm_pcache.icache_line_size != 0 || arm_pcache.dcache_line_size != 0) {
690 1.86 matt print_cache_info(dv, &arm_pcache, 0);
691 1.86 matt }
692 1.86 matt if (arm_scache.icache_line_size != 0 || arm_scache.dcache_line_size != 0) {
693 1.86 matt print_cache_info(dv, &arm_scache, 1);
694 1.12 thorpej }
695 1.12 thorpej
696 1.1 matt
697 1.19 bjh21 switch (cpu_class) {
698 1.1 matt #ifdef CPU_ARM2
699 1.1 matt case CPU_CLASS_ARM2:
700 1.1 matt #endif
701 1.1 matt #ifdef CPU_ARM250
702 1.1 matt case CPU_CLASS_ARM2AS:
703 1.1 matt #endif
704 1.1 matt #ifdef CPU_ARM3
705 1.1 matt case CPU_CLASS_ARM3:
706 1.1 matt #endif
707 1.1 matt #ifdef CPU_ARM6
708 1.1 matt case CPU_CLASS_ARM6:
709 1.1 matt #endif
710 1.1 matt #ifdef CPU_ARM7
711 1.1 matt case CPU_CLASS_ARM7:
712 1.1 matt #endif
713 1.3 chris #ifdef CPU_ARM7TDMI
714 1.3 chris case CPU_CLASS_ARM7TDMI:
715 1.3 chris #endif
716 1.1 matt #ifdef CPU_ARM8
717 1.1 matt case CPU_CLASS_ARM8:
718 1.6 rearnsha #endif
719 1.6 rearnsha #ifdef CPU_ARM9
720 1.6 rearnsha case CPU_CLASS_ARM9TDMI:
721 1.53 rearnsha #endif
722 1.77 kiyohara #if defined(CPU_ARM9E) || defined(CPU_SHEEVA)
723 1.64 christos case CPU_CLASS_ARM9ES:
724 1.64 christos case CPU_CLASS_ARM9EJS:
725 1.64 christos #endif
726 1.53 rearnsha #ifdef CPU_ARM10
727 1.53 rearnsha case CPU_CLASS_ARM10E:
728 1.57 rearnsha case CPU_CLASS_ARM10EJ:
729 1.1 matt #endif
730 1.37 ichiro #if defined(CPU_SA110) || defined(CPU_SA1100) || \
731 1.37 ichiro defined(CPU_SA1110) || defined(CPU_IXP12X0)
732 1.1 matt case CPU_CLASS_SA1:
733 1.4 matt #endif
734 1.35 thorpej #if defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
735 1.59 bsh defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425)
736 1.4 matt case CPU_CLASS_XSCALE:
737 1.1 matt #endif
738 1.68 matt #if defined(CPU_ARM11)
739 1.58 rearnsha case CPU_CLASS_ARM11J:
740 1.76 matt #endif
741 1.76 matt #if defined(CPU_CORTEX)
742 1.74 matt case CPU_CLASS_CORTEX:
743 1.58 rearnsha #endif
744 1.94 rkujawa #if defined(CPU_PJ4B)
745 1.94 rkujawa case CPU_CLASS_PJ4B:
746 1.94 rkujawa #endif
747 1.71 matt #if defined(CPU_FA526)
748 1.71 matt case CPU_CLASS_ARMV4:
749 1.71 matt #endif
750 1.1 matt break;
751 1.1 matt default:
752 1.85 matt if (cpu_classes[cpu_class].class_option == NULL) {
753 1.85 matt aprint_error_dev(dv, "%s does not fully support this CPU.\n",
754 1.85 matt ostype);
755 1.85 matt } else {
756 1.85 matt aprint_error_dev(dv, "This kernel does not fully support "
757 1.85 matt "this CPU.\n");
758 1.85 matt aprint_normal_dev(dv, "Recompile with \"options %s\" to "
759 1.85 matt "correct this.\n", cpu_classes[cpu_class].class_option);
760 1.1 matt }
761 1.1 matt break;
762 1.1 matt }
763 1.43 bjh21 }
764 1.1 matt
765 1.92 matt extern int cpu_instruction_set_attributes[6];
766 1.92 matt extern int cpu_memory_model_features[4];
767 1.92 matt extern int cpu_processor_features[2];
768 1.92 matt extern int cpu_simd_present;
769 1.92 matt extern int cpu_simdex_present;
770 1.92 matt
771 1.85 matt void
772 1.85 matt identify_features(device_t dv)
773 1.85 matt {
774 1.92 matt cpu_instruction_set_attributes[0] = armreg_isar0_read();
775 1.92 matt cpu_instruction_set_attributes[1] = armreg_isar1_read();
776 1.92 matt cpu_instruction_set_attributes[2] = armreg_isar2_read();
777 1.92 matt cpu_instruction_set_attributes[3] = armreg_isar3_read();
778 1.92 matt cpu_instruction_set_attributes[4] = armreg_isar4_read();
779 1.92 matt cpu_instruction_set_attributes[5] = armreg_isar5_read();
780 1.92 matt
781 1.99 matt cpu_hwdiv_present =
782 1.99 matt ((cpu_instruction_set_attributes[0] >> 24) & 0x0f) >= 2;
783 1.92 matt cpu_simd_present =
784 1.92 matt ((cpu_instruction_set_attributes[3] >> 4) & 0x0f) >= 3;
785 1.92 matt cpu_simdex_present = cpu_simd_present
786 1.92 matt && ((cpu_instruction_set_attributes[1] >> 12) & 0x0f) >= 2;
787 1.101 matt cpu_synchprim_present =
788 1.101 matt ((cpu_instruction_set_attributes[3] >> 8) & 0xf0)
789 1.101 matt | ((cpu_instruction_set_attributes[4] >> 20) & 0x0f);
790 1.92 matt
791 1.92 matt cpu_memory_model_features[0] = armreg_mmfr0_read();
792 1.92 matt cpu_memory_model_features[1] = armreg_mmfr1_read();
793 1.92 matt cpu_memory_model_features[2] = armreg_mmfr2_read();
794 1.92 matt cpu_memory_model_features[3] = armreg_mmfr3_read();
795 1.85 matt
796 1.92 matt if (__SHIFTOUT(cpu_memory_model_features[3], __BITS(23,20))) {
797 1.87 matt /*
798 1.87 matt * Updates to the translation tables do not require a clean
799 1.92 matt * to the point of unification to ensure visibility by
800 1.92 matt * subsequent translation table walks.
801 1.87 matt */
802 1.87 matt pmap_needs_pte_sync = 0;
803 1.87 matt }
804 1.87 matt
805 1.92 matt cpu_processor_features[0] = armreg_pfr0_read();
806 1.92 matt cpu_processor_features[1] = armreg_pfr1_read();
807 1.85 matt
808 1.87 matt aprint_verbose_dev(dv,
809 1.85 matt "isar: [0]=%#x [1]=%#x [2]=%#x [3]=%#x, [4]=%#x, [5]=%#x\n",
810 1.92 matt cpu_instruction_set_attributes[0],
811 1.92 matt cpu_instruction_set_attributes[1],
812 1.92 matt cpu_instruction_set_attributes[2],
813 1.92 matt cpu_instruction_set_attributes[3],
814 1.92 matt cpu_instruction_set_attributes[4],
815 1.92 matt cpu_instruction_set_attributes[5]);
816 1.87 matt aprint_verbose_dev(dv,
817 1.85 matt "mmfr: [0]=%#x [1]=%#x [2]=%#x [3]=%#x\n",
818 1.92 matt cpu_memory_model_features[0], cpu_memory_model_features[1],
819 1.92 matt cpu_memory_model_features[2], cpu_memory_model_features[3]);
820 1.87 matt aprint_verbose_dev(dv,
821 1.85 matt "pfr: [0]=%#x [1]=%#x\n",
822 1.92 matt cpu_processor_features[0], cpu_processor_features[1]);
823 1.85 matt }
824