cpu.c revision 1.106.2.7 1 1.106.2.7 skrll /* $NetBSD: cpu.c,v 1.106.2.7 2017/08/28 17:51:29 skrll Exp $ */
2 1.1 matt
3 1.1 matt /*
4 1.1 matt * Copyright (c) 1995 Mark Brinicombe.
5 1.1 matt * Copyright (c) 1995 Brini.
6 1.1 matt * All rights reserved.
7 1.1 matt *
8 1.1 matt * Redistribution and use in source and binary forms, with or without
9 1.1 matt * modification, are permitted provided that the following conditions
10 1.1 matt * are met:
11 1.1 matt * 1. Redistributions of source code must retain the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer.
13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer in the
15 1.1 matt * documentation and/or other materials provided with the distribution.
16 1.1 matt * 3. All advertising materials mentioning features or use of this software
17 1.1 matt * must display the following acknowledgement:
18 1.1 matt * This product includes software developed by Brini.
19 1.1 matt * 4. The name of the company nor the name of the author may be used to
20 1.1 matt * endorse or promote products derived from this software without specific
21 1.1 matt * prior written permission.
22 1.1 matt *
23 1.1 matt * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
24 1.1 matt * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25 1.1 matt * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 matt * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
27 1.1 matt * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 1.1 matt * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29 1.1 matt * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 matt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 matt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 matt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 matt * SUCH DAMAGE.
34 1.1 matt *
35 1.1 matt * RiscBSD kernel project
36 1.1 matt *
37 1.1 matt * cpu.c
38 1.1 matt *
39 1.55 wiz * Probing and configuration for the master CPU
40 1.1 matt *
41 1.1 matt * Created : 10/10/95
42 1.1 matt */
43 1.1 matt
44 1.1 matt #include "opt_armfpe.h"
45 1.51 martin #include "opt_multiprocessor.h"
46 1.1 matt
47 1.1 matt #include <sys/param.h>
48 1.20 bjh21
49 1.106.2.7 skrll __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.106.2.7 2017/08/28 17:51:29 skrll Exp $");
50 1.20 bjh21
51 1.1 matt #include <sys/systm.h>
52 1.85 matt #include <sys/conf.h>
53 1.85 matt #include <sys/cpu.h>
54 1.1 matt #include <sys/device.h>
55 1.85 matt #include <sys/kmem.h>
56 1.1 matt #include <sys/proc.h>
57 1.85 matt
58 1.1 matt #include <uvm/uvm_extern.h>
59 1.33 thorpej
60 1.97 matt #include <arm/locore.h>
61 1.10 thorpej #include <arm/undefined.h>
62 1.10 thorpej
63 1.93 matt extern const char *cpu_arch;
64 1.1 matt
65 1.85 matt #ifdef MULTIPROCESSOR
66 1.85 matt volatile u_int arm_cpu_hatched = 0;
67 1.104 matt volatile uint32_t arm_cpu_mbox __cacheline_aligned = 0;
68 1.104 matt uint32_t arm_cpu_marker[2] __cacheline_aligned = { 0, 0 };
69 1.104 matt u_int arm_cpu_max = 1;
70 1.85 matt #endif
71 1.85 matt
72 1.1 matt /* Prototypes */
73 1.104 matt void identify_arm_cpu(device_t, struct cpu_info *);
74 1.104 matt void identify_cortex_caches(device_t);
75 1.104 matt void identify_features(device_t);
76 1.1 matt
77 1.1 matt /*
78 1.25 bjh21 * Identify the master (boot) CPU
79 1.1 matt */
80 1.106.2.2 skrll
81 1.1 matt void
82 1.85 matt cpu_attach(device_t dv, cpuid_t id)
83 1.1 matt {
84 1.86 matt const char * const xname = device_xname(dv);
85 1.85 matt struct cpu_info *ci;
86 1.85 matt
87 1.85 matt if (id == 0) {
88 1.85 matt ci = curcpu();
89 1.27 reinoud
90 1.85 matt /* Get the CPU ID from coprocessor 15 */
91 1.85 matt
92 1.106.2.5 skrll ci->ci_arm_cpuid = cpu_idnum();
93 1.85 matt ci->ci_arm_cputype = ci->ci_arm_cpuid & CPU_ID_CPU_MASK;
94 1.85 matt ci->ci_arm_cpurev = ci->ci_arm_cpuid & CPU_ID_REVISION_MASK;
95 1.85 matt } else {
96 1.85 matt #ifdef MULTIPROCESSOR
97 1.85 matt KASSERT(cpu_info[id] == NULL);
98 1.85 matt ci = kmem_zalloc(sizeof(*ci), KM_SLEEP);
99 1.85 matt ci->ci_cpl = IPL_HIGH;
100 1.85 matt ci->ci_cpuid = id;
101 1.104 matt uint32_t mpidr = armreg_mpidr_read();
102 1.104 matt if (mpidr & MPIDR_MT) {
103 1.104 matt ci->ci_data.cpu_smt_id = mpidr & MPIDR_AFF0;
104 1.104 matt ci->ci_data.cpu_core_id = mpidr & MPIDR_AFF1;
105 1.104 matt ci->ci_data.cpu_package_id = mpidr & MPIDR_AFF2;
106 1.104 matt } else {
107 1.104 matt ci->ci_data.cpu_core_id = mpidr & MPIDR_AFF0;
108 1.104 matt ci->ci_data.cpu_package_id = mpidr & MPIDR_AFF1;
109 1.104 matt }
110 1.85 matt ci->ci_data.cpu_core_id = id;
111 1.85 matt ci->ci_data.cpu_cc_freq = cpu_info_store.ci_data.cpu_cc_freq;
112 1.85 matt ci->ci_arm_cpuid = cpu_info_store.ci_arm_cpuid;
113 1.85 matt ci->ci_arm_cputype = cpu_info_store.ci_arm_cputype;
114 1.85 matt ci->ci_arm_cpurev = cpu_info_store.ci_arm_cpurev;
115 1.104 matt ci->ci_ctrl = cpu_info_store.ci_ctrl;
116 1.104 matt ci->ci_undefsave[2] = cpu_info_store.ci_undefsave[2];
117 1.85 matt cpu_info[ci->ci_cpuid] = ci;
118 1.85 matt if ((arm_cpu_hatched & (1 << id)) == 0) {
119 1.85 matt ci->ci_dev = dv;
120 1.85 matt dv->dv_private = ci;
121 1.85 matt aprint_naive(": disabled\n");
122 1.85 matt aprint_normal(": disabled (unresponsive)\n");
123 1.85 matt return;
124 1.85 matt }
125 1.85 matt #else
126 1.85 matt aprint_naive(": disabled\n");
127 1.85 matt aprint_normal(": disabled (uniprocessor kernel)\n");
128 1.85 matt return;
129 1.85 matt #endif
130 1.85 matt }
131 1.23 bjh21
132 1.85 matt ci->ci_dev = dv;
133 1.85 matt dv->dv_private = ci;
134 1.1 matt
135 1.85 matt evcnt_attach_dynamic(&ci->ci_arm700bugcount, EVCNT_TYPE_MISC,
136 1.86 matt NULL, xname, "arm700swibug");
137 1.86 matt
138 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_0], EVCNT_TYPE_TRAP,
139 1.86 matt NULL, xname, "vector abort");
140 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_1], EVCNT_TYPE_TRAP,
141 1.86 matt NULL, xname, "terminal abort");
142 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_0], EVCNT_TYPE_TRAP,
143 1.86 matt NULL, xname, "external linefetch abort (S)");
144 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_1], EVCNT_TYPE_TRAP,
145 1.86 matt NULL, xname, "external linefetch abort (P)");
146 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_2], EVCNT_TYPE_TRAP,
147 1.86 matt NULL, xname, "external non-linefetch abort (S)");
148 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_3], EVCNT_TYPE_TRAP,
149 1.86 matt NULL, xname, "external non-linefetch abort (P)");
150 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL1], EVCNT_TYPE_TRAP,
151 1.86 matt NULL, xname, "external translation abort (L1)");
152 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL2], EVCNT_TYPE_TRAP,
153 1.86 matt NULL, xname, "external translation abort (L2)");
154 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_0], EVCNT_TYPE_TRAP,
155 1.86 matt NULL, xname, "alignment abort (0)");
156 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_1], EVCNT_TYPE_TRAP,
157 1.86 matt NULL, xname, "alignment abort (1)");
158 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_S], EVCNT_TYPE_TRAP,
159 1.86 matt NULL, xname, "translation abort (S)");
160 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_P], EVCNT_TYPE_TRAP,
161 1.86 matt NULL, xname, "translation abort (P)");
162 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_S], EVCNT_TYPE_TRAP,
163 1.86 matt NULL, xname, "domain abort (S)");
164 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_P], EVCNT_TYPE_TRAP,
165 1.86 matt NULL, xname, "domain abort (P)");
166 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_S], EVCNT_TYPE_TRAP,
167 1.86 matt NULL, xname, "permission abort (S)");
168 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_P], EVCNT_TYPE_TRAP,
169 1.86 matt NULL, xname, "permission abort (P)");
170 1.104 matt evcnt_attach_dynamic_nozero(&ci->ci_und_ev, EVCNT_TYPE_TRAP,
171 1.104 matt NULL, xname, "undefined insn traps");
172 1.104 matt evcnt_attach_dynamic_nozero(&ci->ci_und_cp15_ev, EVCNT_TYPE_TRAP,
173 1.104 matt NULL, xname, "undefined cp15 insn traps");
174 1.1 matt
175 1.85 matt #ifdef MULTIPROCESSOR
176 1.85 matt /*
177 1.85 matt * and we are done if this is a secondary processor.
178 1.85 matt */
179 1.104 matt if (id != 0) {
180 1.104 matt #if 1
181 1.104 matt aprint_naive("\n");
182 1.104 matt aprint_normal("\n");
183 1.104 matt #else
184 1.103 christos aprint_naive(": %s\n", cpu_getmodel());
185 1.103 christos aprint_normal(": %s\n", cpu_getmodel());
186 1.104 matt #endif
187 1.85 matt mi_cpu_attach(ci);
188 1.104 matt #ifdef ARM_MMU_EXTENDED
189 1.104 matt pmap_tlb_info_attach(&pmap_tlb0_info, ci);
190 1.104 matt #endif
191 1.85 matt return;
192 1.85 matt }
193 1.85 matt #endif
194 1.1 matt
195 1.85 matt identify_arm_cpu(dv, ci);
196 1.1 matt
197 1.85 matt #ifdef CPU_STRONGARM
198 1.85 matt if (ci->ci_arm_cputype == CPU_ID_SA110 &&
199 1.85 matt ci->ci_arm_cpurev < 3) {
200 1.85 matt aprint_normal_dev(dv, "SA-110 with bugged STM^ instruction\n");
201 1.1 matt }
202 1.85 matt #endif
203 1.1 matt
204 1.1 matt #ifdef CPU_ARM8
205 1.85 matt if ((ci->ci_arm_cpuid & CPU_ID_CPU_MASK) == CPU_ID_ARM810) {
206 1.1 matt int clock = arm8_clock_config(0, 0);
207 1.1 matt char *fclk;
208 1.85 matt aprint_normal_dev(dv, "ARM810 cp15=%02x", clock);
209 1.49 thorpej aprint_normal(" clock:%s", (clock & 1) ? " dynamic" : "");
210 1.49 thorpej aprint_normal("%s", (clock & 2) ? " sync" : "");
211 1.1 matt switch ((clock >> 2) & 3) {
212 1.15 bjh21 case 0:
213 1.1 matt fclk = "bus clock";
214 1.1 matt break;
215 1.15 bjh21 case 1:
216 1.1 matt fclk = "ref clock";
217 1.1 matt break;
218 1.15 bjh21 case 3:
219 1.1 matt fclk = "pll";
220 1.1 matt break;
221 1.15 bjh21 default:
222 1.1 matt fclk = "illegal";
223 1.1 matt break;
224 1.1 matt }
225 1.49 thorpej aprint_normal(" fclk source=%s\n", fclk);
226 1.1 matt }
227 1.1 matt #endif
228 1.1 matt
229 1.104 matt vfp_attach(ci); /* XXX SMP */
230 1.1 matt }
231 1.1 matt
232 1.19 bjh21 enum cpu_class {
233 1.19 bjh21 CPU_CLASS_NONE,
234 1.19 bjh21 CPU_CLASS_ARM2,
235 1.19 bjh21 CPU_CLASS_ARM2AS,
236 1.19 bjh21 CPU_CLASS_ARM3,
237 1.19 bjh21 CPU_CLASS_ARM6,
238 1.19 bjh21 CPU_CLASS_ARM7,
239 1.19 bjh21 CPU_CLASS_ARM7TDMI,
240 1.19 bjh21 CPU_CLASS_ARM8,
241 1.19 bjh21 CPU_CLASS_ARM9TDMI,
242 1.19 bjh21 CPU_CLASS_ARM9ES,
243 1.64 christos CPU_CLASS_ARM9EJS,
244 1.53 rearnsha CPU_CLASS_ARM10E,
245 1.57 rearnsha CPU_CLASS_ARM10EJ,
246 1.19 bjh21 CPU_CLASS_SA1,
247 1.58 rearnsha CPU_CLASS_XSCALE,
248 1.70 matt CPU_CLASS_ARM11J,
249 1.70 matt CPU_CLASS_ARMV4,
250 1.74 matt CPU_CLASS_CORTEX,
251 1.94 rkujawa CPU_CLASS_PJ4B,
252 1.19 bjh21 };
253 1.19 bjh21
254 1.42 bjh21 static const char * const generic_steppings[16] = {
255 1.14 bjh21 "rev 0", "rev 1", "rev 2", "rev 3",
256 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
257 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
258 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
259 1.14 bjh21 };
260 1.14 bjh21
261 1.68 matt static const char * const pN_steppings[16] = {
262 1.68 matt "*p0", "*p1", "*p2", "*p3", "*p4", "*p5", "*p6", "*p7",
263 1.68 matt "*p8", "*p9", "*p10", "*p11", "*p12", "*p13", "*p14", "*p15",
264 1.68 matt };
265 1.68 matt
266 1.42 bjh21 static const char * const sa110_steppings[16] = {
267 1.14 bjh21 "rev 0", "step J", "step K", "step S",
268 1.14 bjh21 "step T", "rev 5", "rev 6", "rev 7",
269 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
270 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
271 1.14 bjh21 };
272 1.14 bjh21
273 1.42 bjh21 static const char * const sa1100_steppings[16] = {
274 1.14 bjh21 "rev 0", "step B", "step C", "rev 3",
275 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
276 1.14 bjh21 "step D", "step E", "rev 10" "step G",
277 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
278 1.14 bjh21 };
279 1.14 bjh21
280 1.42 bjh21 static const char * const sa1110_steppings[16] = {
281 1.14 bjh21 "step A-0", "rev 1", "rev 2", "rev 3",
282 1.14 bjh21 "step B-0", "step B-1", "step B-2", "step B-3",
283 1.14 bjh21 "step B-4", "step B-5", "rev 10", "rev 11",
284 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
285 1.13 thorpej };
286 1.13 thorpej
287 1.42 bjh21 static const char * const ixp12x0_steppings[16] = {
288 1.37 ichiro "(IXP1200 step A)", "(IXP1200 step B)",
289 1.37 ichiro "rev 2", "(IXP1200 step C)",
290 1.37 ichiro "(IXP1200 step D)", "(IXP1240/1250 step A)",
291 1.37 ichiro "(IXP1240 step B)", "(IXP1250 step B)",
292 1.36 thorpej "rev 8", "rev 9", "rev 10", "rev 11",
293 1.36 thorpej "rev 12", "rev 13", "rev 14", "rev 15",
294 1.36 thorpej };
295 1.36 thorpej
296 1.42 bjh21 static const char * const xscale_steppings[16] = {
297 1.14 bjh21 "step A-0", "step A-1", "step B-0", "step C-0",
298 1.40 briggs "step D-0", "rev 5", "rev 6", "rev 7",
299 1.40 briggs "rev 8", "rev 9", "rev 10", "rev 11",
300 1.40 briggs "rev 12", "rev 13", "rev 14", "rev 15",
301 1.40 briggs };
302 1.40 briggs
303 1.42 bjh21 static const char * const i80321_steppings[16] = {
304 1.40 briggs "step A-0", "step B-0", "rev 2", "rev 3",
305 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
306 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
307 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
308 1.13 thorpej };
309 1.13 thorpej
310 1.60 nonaka static const char * const i80219_steppings[16] = {
311 1.60 nonaka "step A-0", "rev 1", "rev 2", "rev 3",
312 1.60 nonaka "rev 4", "rev 5", "rev 6", "rev 7",
313 1.60 nonaka "rev 8", "rev 9", "rev 10", "rev 11",
314 1.60 nonaka "rev 12", "rev 13", "rev 14", "rev 15",
315 1.60 nonaka };
316 1.60 nonaka
317 1.56 bsh /* Steppings for PXA2[15]0 */
318 1.42 bjh21 static const char * const pxa2x0_steppings[16] = {
319 1.35 thorpej "step A-0", "step A-1", "step B-0", "step B-1",
320 1.48 rjs "step B-2", "step C-0", "rev 6", "rev 7",
321 1.35 thorpej "rev 8", "rev 9", "rev 10", "rev 11",
322 1.35 thorpej "rev 12", "rev 13", "rev 14", "rev 15",
323 1.35 thorpej };
324 1.35 thorpej
325 1.56 bsh /* Steppings for PXA255/26x.
326 1.106.2.2 skrll * rev 5: PXA26x B0, rev 6: PXA255 A0
327 1.56 bsh */
328 1.56 bsh static const char * const pxa255_steppings[16] = {
329 1.56 bsh "rev 0", "rev 1", "rev 2", "step A-0",
330 1.56 bsh "rev 4", "step B-0", "step A-0", "rev 7",
331 1.56 bsh "rev 8", "rev 9", "rev 10", "rev 11",
332 1.56 bsh "rev 12", "rev 13", "rev 14", "rev 15",
333 1.56 bsh };
334 1.56 bsh
335 1.59 bsh /* Stepping for PXA27x */
336 1.59 bsh static const char * const pxa27x_steppings[16] = {
337 1.59 bsh "step A-0", "step A-1", "step B-0", "step B-1",
338 1.59 bsh "step C-0", "rev 5", "rev 6", "rev 7",
339 1.59 bsh "rev 8", "rev 9", "rev 10", "rev 11",
340 1.59 bsh "rev 12", "rev 13", "rev 14", "rev 15",
341 1.59 bsh };
342 1.59 bsh
343 1.50 ichiro static const char * const ixp425_steppings[16] = {
344 1.50 ichiro "step 0", "rev 1", "rev 2", "rev 3",
345 1.50 ichiro "rev 4", "rev 5", "rev 6", "rev 7",
346 1.50 ichiro "rev 8", "rev 9", "rev 10", "rev 11",
347 1.50 ichiro "rev 12", "rev 13", "rev 14", "rev 15",
348 1.50 ichiro };
349 1.50 ichiro
350 1.1 matt struct cpuidtab {
351 1.88 skrll uint32_t cpuid;
352 1.1 matt enum cpu_class cpu_class;
353 1.72 mrg const char *cpu_classname;
354 1.42 bjh21 const char * const *cpu_steppings;
355 1.93 matt char cpu_arch[8];
356 1.1 matt };
357 1.1 matt
358 1.1 matt const struct cpuidtab cpuids[] = {
359 1.13 thorpej { CPU_ID_ARM2, CPU_CLASS_ARM2, "ARM2",
360 1.93 matt generic_steppings, "2" },
361 1.13 thorpej { CPU_ID_ARM250, CPU_CLASS_ARM2AS, "ARM250",
362 1.93 matt generic_steppings, "2" },
363 1.13 thorpej
364 1.13 thorpej { CPU_ID_ARM3, CPU_CLASS_ARM3, "ARM3",
365 1.93 matt generic_steppings, "2A" },
366 1.13 thorpej
367 1.13 thorpej { CPU_ID_ARM600, CPU_CLASS_ARM6, "ARM600",
368 1.93 matt generic_steppings, "3" },
369 1.13 thorpej { CPU_ID_ARM610, CPU_CLASS_ARM6, "ARM610",
370 1.93 matt generic_steppings, "3" },
371 1.13 thorpej { CPU_ID_ARM620, CPU_CLASS_ARM6, "ARM620",
372 1.93 matt generic_steppings, "3" },
373 1.13 thorpej
374 1.13 thorpej { CPU_ID_ARM700, CPU_CLASS_ARM7, "ARM700",
375 1.93 matt generic_steppings, "3" },
376 1.13 thorpej { CPU_ID_ARM710, CPU_CLASS_ARM7, "ARM710",
377 1.93 matt generic_steppings, "3" },
378 1.13 thorpej { CPU_ID_ARM7500, CPU_CLASS_ARM7, "ARM7500",
379 1.93 matt generic_steppings, "3" },
380 1.13 thorpej { CPU_ID_ARM710A, CPU_CLASS_ARM7, "ARM710a",
381 1.93 matt generic_steppings, "3" },
382 1.13 thorpej { CPU_ID_ARM7500FE, CPU_CLASS_ARM7, "ARM7500FE",
383 1.93 matt generic_steppings, "3" },
384 1.93 matt
385 1.93 matt { CPU_ID_ARM810, CPU_CLASS_ARM8, "ARM810",
386 1.93 matt generic_steppings, "4" },
387 1.93 matt
388 1.93 matt { CPU_ID_SA110, CPU_CLASS_SA1, "SA-110",
389 1.93 matt sa110_steppings, "4" },
390 1.93 matt { CPU_ID_SA1100, CPU_CLASS_SA1, "SA-1100",
391 1.93 matt sa1100_steppings, "4" },
392 1.93 matt { CPU_ID_SA1110, CPU_CLASS_SA1, "SA-1110",
393 1.93 matt sa1110_steppings, "4" },
394 1.93 matt
395 1.93 matt { CPU_ID_FA526, CPU_CLASS_ARMV4, "FA526",
396 1.93 matt generic_steppings, "4" },
397 1.93 matt
398 1.93 matt { CPU_ID_IXP1200, CPU_CLASS_SA1, "IXP1200",
399 1.93 matt ixp12x0_steppings, "4" },
400 1.93 matt
401 1.13 thorpej { CPU_ID_ARM710T, CPU_CLASS_ARM7TDMI, "ARM710T",
402 1.93 matt generic_steppings, "4T" },
403 1.13 thorpej { CPU_ID_ARM720T, CPU_CLASS_ARM7TDMI, "ARM720T",
404 1.93 matt generic_steppings, "4T" },
405 1.13 thorpej { CPU_ID_ARM740T8K, CPU_CLASS_ARM7TDMI, "ARM740T (8 KB cache)",
406 1.93 matt generic_steppings, "4T" },
407 1.13 thorpej { CPU_ID_ARM740T4K, CPU_CLASS_ARM7TDMI, "ARM740T (4 KB cache)",
408 1.93 matt generic_steppings, "4T" },
409 1.13 thorpej { CPU_ID_ARM920T, CPU_CLASS_ARM9TDMI, "ARM920T",
410 1.93 matt generic_steppings, "4T" },
411 1.13 thorpej { CPU_ID_ARM922T, CPU_CLASS_ARM9TDMI, "ARM922T",
412 1.93 matt generic_steppings, "4T" },
413 1.13 thorpej { CPU_ID_ARM940T, CPU_CLASS_ARM9TDMI, "ARM940T",
414 1.93 matt generic_steppings, "4T" },
415 1.93 matt { CPU_ID_TI925T, CPU_CLASS_ARM9TDMI, "TI ARM925T",
416 1.93 matt generic_steppings, "4T" },
417 1.93 matt
418 1.13 thorpej { CPU_ID_ARM946ES, CPU_CLASS_ARM9ES, "ARM946E-S",
419 1.93 matt generic_steppings, "5TE" },
420 1.13 thorpej { CPU_ID_ARM966ES, CPU_CLASS_ARM9ES, "ARM966E-S",
421 1.93 matt generic_steppings, "5TE" },
422 1.13 thorpej { CPU_ID_ARM966ESR1, CPU_CLASS_ARM9ES, "ARM966E-S",
423 1.93 matt generic_steppings, "5TE" },
424 1.77 kiyohara { CPU_ID_MV88SV131, CPU_CLASS_ARM9ES, "Sheeva 88SV131",
425 1.93 matt generic_steppings, "5TE" },
426 1.77 kiyohara { CPU_ID_MV88FR571_VD, CPU_CLASS_ARM9ES, "Sheeva 88FR571-vd",
427 1.93 matt generic_steppings, "5TE" },
428 1.13 thorpej
429 1.32 thorpej { CPU_ID_80200, CPU_CLASS_XSCALE, "i80200",
430 1.93 matt xscale_steppings, "5TE" },
431 1.32 thorpej
432 1.38 thorpej { CPU_ID_80321_400, CPU_CLASS_XSCALE, "i80321 400MHz",
433 1.93 matt i80321_steppings, "5TE" },
434 1.38 thorpej { CPU_ID_80321_600, CPU_CLASS_XSCALE, "i80321 600MHz",
435 1.93 matt i80321_steppings, "5TE" },
436 1.40 briggs { CPU_ID_80321_400_B0, CPU_CLASS_XSCALE, "i80321 400MHz",
437 1.93 matt i80321_steppings, "5TE" },
438 1.40 briggs { CPU_ID_80321_600_B0, CPU_CLASS_XSCALE, "i80321 600MHz",
439 1.93 matt i80321_steppings, "5TE" },
440 1.13 thorpej
441 1.60 nonaka { CPU_ID_80219_400, CPU_CLASS_XSCALE, "i80219 400MHz",
442 1.93 matt i80219_steppings, "5TE" },
443 1.60 nonaka { CPU_ID_80219_600, CPU_CLASS_XSCALE, "i80219 600MHz",
444 1.93 matt i80219_steppings, "5TE" },
445 1.60 nonaka
446 1.59 bsh { CPU_ID_PXA27X, CPU_CLASS_XSCALE, "PXA27x",
447 1.93 matt pxa27x_steppings, "5TE" },
448 1.48 rjs { CPU_ID_PXA250A, CPU_CLASS_XSCALE, "PXA250",
449 1.93 matt pxa2x0_steppings, "5TE" },
450 1.48 rjs { CPU_ID_PXA210A, CPU_CLASS_XSCALE, "PXA210",
451 1.93 matt pxa2x0_steppings, "5TE" },
452 1.48 rjs { CPU_ID_PXA250B, CPU_CLASS_XSCALE, "PXA250",
453 1.93 matt pxa2x0_steppings, "5TE" },
454 1.48 rjs { CPU_ID_PXA210B, CPU_CLASS_XSCALE, "PXA210",
455 1.93 matt pxa2x0_steppings, "5TE" },
456 1.56 bsh { CPU_ID_PXA250C, CPU_CLASS_XSCALE, "PXA255/26x",
457 1.93 matt pxa255_steppings, "5TE" },
458 1.48 rjs { CPU_ID_PXA210C, CPU_CLASS_XSCALE, "PXA210",
459 1.93 matt pxa2x0_steppings, "5TE" },
460 1.35 thorpej
461 1.50 ichiro { CPU_ID_IXP425_533, CPU_CLASS_XSCALE, "IXP425 533MHz",
462 1.93 matt ixp425_steppings, "5TE" },
463 1.50 ichiro { CPU_ID_IXP425_400, CPU_CLASS_XSCALE, "IXP425 400MHz",
464 1.93 matt ixp425_steppings, "5TE" },
465 1.50 ichiro { CPU_ID_IXP425_266, CPU_CLASS_XSCALE, "IXP425 266MHz",
466 1.93 matt ixp425_steppings, "5TE" },
467 1.93 matt
468 1.93 matt { CPU_ID_ARM1020E, CPU_CLASS_ARM10E, "ARM1020E",
469 1.93 matt generic_steppings, "5TE" },
470 1.93 matt { CPU_ID_ARM1022ES, CPU_CLASS_ARM10E, "ARM1022E-S",
471 1.93 matt generic_steppings, "5TE" },
472 1.93 matt
473 1.93 matt { CPU_ID_ARM1026EJS, CPU_CLASS_ARM10EJ, "ARM1026EJ-S",
474 1.93 matt generic_steppings, "5TEJ" },
475 1.93 matt { CPU_ID_ARM926EJS, CPU_CLASS_ARM9EJS, "ARM926EJ-S",
476 1.93 matt generic_steppings, "5TEJ" },
477 1.50 ichiro
478 1.68 matt { CPU_ID_ARM1136JS, CPU_CLASS_ARM11J, "ARM1136J-S r0",
479 1.93 matt pN_steppings, "6J" },
480 1.68 matt { CPU_ID_ARM1136JSR1, CPU_CLASS_ARM11J, "ARM1136J-S r1",
481 1.93 matt pN_steppings, "6J" },
482 1.81 skrll #if 0
483 1.81 skrll /* The ARM1156T2-S only has a memory protection unit */
484 1.80 skrll { CPU_ID_ARM1156T2S, CPU_CLASS_ARM11J, "ARM1156T2-S r0",
485 1.93 matt pN_steppings, "6T2" },
486 1.81 skrll #endif
487 1.79 skrll { CPU_ID_ARM1176JZS, CPU_CLASS_ARM11J, "ARM1176JZ-S r0",
488 1.93 matt pN_steppings, "6ZK" },
489 1.74 matt
490 1.78 bsh { CPU_ID_ARM11MPCORE, CPU_CLASS_ARM11J, "ARM11 MPCore",
491 1.93 matt generic_steppings, "6K" },
492 1.78 bsh
493 1.82 matt { CPU_ID_CORTEXA5R0, CPU_CLASS_CORTEX, "Cortex-A5 r0",
494 1.93 matt pN_steppings, "7A" },
495 1.98 matt { CPU_ID_CORTEXA7R0, CPU_CLASS_CORTEX, "Cortex-A7 r0",
496 1.98 matt pN_steppings, "7A" },
497 1.74 matt { CPU_ID_CORTEXA8R1, CPU_CLASS_CORTEX, "Cortex-A8 r1",
498 1.93 matt pN_steppings, "7A" },
499 1.74 matt { CPU_ID_CORTEXA8R2, CPU_CLASS_CORTEX, "Cortex-A8 r2",
500 1.93 matt pN_steppings, "7A" },
501 1.74 matt { CPU_ID_CORTEXA8R3, CPU_CLASS_CORTEX, "Cortex-A8 r3",
502 1.93 matt pN_steppings, "7A" },
503 1.106.2.6 skrll { CPU_ID_CORTEXA9R1, CPU_CLASS_CORTEX, "Cortex-A9 r1",
504 1.106.2.6 skrll pN_steppings, "7A" },
505 1.82 matt { CPU_ID_CORTEXA9R2, CPU_CLASS_CORTEX, "Cortex-A9 r2",
506 1.93 matt pN_steppings, "7A" },
507 1.82 matt { CPU_ID_CORTEXA9R3, CPU_CLASS_CORTEX, "Cortex-A9 r3",
508 1.93 matt pN_steppings, "7A" },
509 1.82 matt { CPU_ID_CORTEXA9R4, CPU_CLASS_CORTEX, "Cortex-A9 r4",
510 1.93 matt pN_steppings, "7A" },
511 1.82 matt { CPU_ID_CORTEXA15R2, CPU_CLASS_CORTEX, "Cortex-A15 r2",
512 1.93 matt pN_steppings, "7A" },
513 1.82 matt { CPU_ID_CORTEXA15R3, CPU_CLASS_CORTEX, "Cortex-A15 r3",
514 1.93 matt pN_steppings, "7A" },
515 1.106 matt { CPU_ID_CORTEXA17R1, CPU_CLASS_CORTEX, "Cortex-A17 r1",
516 1.106 matt pN_steppings, "7A" },
517 1.106.2.5 skrll { CPU_ID_CORTEXA53R0, CPU_CLASS_CORTEX, "Cortex-A53 r0",
518 1.106.2.5 skrll pN_steppings, "8A" },
519 1.106.2.5 skrll { CPU_ID_CORTEXA57R0, CPU_CLASS_CORTEX, "Cortex-A57 r0",
520 1.106.2.5 skrll pN_steppings, "8A" },
521 1.106.2.5 skrll { CPU_ID_CORTEXA57R1, CPU_CLASS_CORTEX, "Cortex-A57 r1",
522 1.106.2.5 skrll pN_steppings, "8A" },
523 1.106.2.5 skrll { CPU_ID_CORTEXA72R0, CPU_CLASS_CORTEX, "Cortex-A72 r0",
524 1.106.2.5 skrll pN_steppings, "8A" },
525 1.70 matt
526 1.94 rkujawa { CPU_ID_MV88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
527 1.94 rkujawa generic_steppings },
528 1.94 rkujawa { CPU_ID_ARM_88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
529 1.94 rkujawa generic_steppings },
530 1.94 rkujawa { CPU_ID_MV88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
531 1.94 rkujawa generic_steppings },
532 1.94 rkujawa { CPU_ID_ARM_88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
533 1.94 rkujawa generic_steppings },
534 1.94 rkujawa { CPU_ID_MV88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
535 1.94 rkujawa generic_steppings },
536 1.94 rkujawa { CPU_ID_ARM_88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
537 1.94 rkujawa generic_steppings },
538 1.94 rkujawa { CPU_ID_MV88SV584X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
539 1.94 rkujawa generic_steppings },
540 1.94 rkujawa
541 1.94 rkujawa
542 1.93 matt { 0, CPU_CLASS_NONE, NULL, NULL, "" }
543 1.1 matt };
544 1.1 matt
545 1.1 matt struct cpu_classtab {
546 1.9 thorpej const char *class_name;
547 1.9 thorpej const char *class_option;
548 1.1 matt };
549 1.1 matt
550 1.1 matt const struct cpu_classtab cpu_classes[] = {
551 1.74 matt [CPU_CLASS_NONE] = { "unknown", NULL },
552 1.74 matt [CPU_CLASS_ARM2] = { "ARM2", "CPU_ARM2" },
553 1.74 matt [CPU_CLASS_ARM2AS] = { "ARM2as", "CPU_ARM250" },
554 1.74 matt [CPU_CLASS_ARM3] = { "ARM3", "CPU_ARM3" },
555 1.74 matt [CPU_CLASS_ARM6] = { "ARM6", "CPU_ARM6" },
556 1.74 matt [CPU_CLASS_ARM7] = { "ARM7", "CPU_ARM7" },
557 1.74 matt [CPU_CLASS_ARM7TDMI] = { "ARM7TDMI", "CPU_ARM7TDMI" },
558 1.74 matt [CPU_CLASS_ARM8] = { "ARM8", "CPU_ARM8" },
559 1.74 matt [CPU_CLASS_ARM9TDMI] = { "ARM9TDMI", NULL },
560 1.74 matt [CPU_CLASS_ARM9ES] = { "ARM9E-S", "CPU_ARM9E" },
561 1.74 matt [CPU_CLASS_ARM9EJS] = { "ARM9EJ-S", "CPU_ARM9E" },
562 1.74 matt [CPU_CLASS_ARM10E] = { "ARM10E", "CPU_ARM10" },
563 1.74 matt [CPU_CLASS_ARM10EJ] = { "ARM10EJ", "CPU_ARM10" },
564 1.74 matt [CPU_CLASS_SA1] = { "SA-1", "CPU_SA110" },
565 1.74 matt [CPU_CLASS_XSCALE] = { "XScale", "CPU_XSCALE_..." },
566 1.74 matt [CPU_CLASS_ARM11J] = { "ARM11J", "CPU_ARM11" },
567 1.74 matt [CPU_CLASS_ARMV4] = { "ARMv4", "CPU_ARMV4" },
568 1.75 matt [CPU_CLASS_CORTEX] = { "Cortex", "CPU_CORTEX" },
569 1.94 rkujawa [CPU_CLASS_PJ4B] = { "Marvell", "CPU_PJ4B" },
570 1.1 matt };
571 1.1 matt
572 1.1 matt /*
573 1.47 wiz * Report the type of the specified arm processor. This uses the generic and
574 1.55 wiz * arm specific information in the CPU structure to identify the processor.
575 1.55 wiz * The remaining fields in the CPU structure are filled in appropriately.
576 1.1 matt */
577 1.1 matt
578 1.42 bjh21 static const char * const wtnames[] = {
579 1.12 thorpej "write-through",
580 1.12 thorpej "write-back",
581 1.12 thorpej "write-back",
582 1.12 thorpej "**unknown 3**",
583 1.12 thorpej "**unknown 4**",
584 1.12 thorpej "write-back-locking", /* XXX XScale-specific? */
585 1.12 thorpej "write-back-locking-A",
586 1.12 thorpej "write-back-locking-B",
587 1.12 thorpej "**unknown 8**",
588 1.12 thorpej "**unknown 9**",
589 1.12 thorpej "**unknown 10**",
590 1.12 thorpej "**unknown 11**",
591 1.106.2.1 skrll "write-back",
592 1.102 matt "write-back-locking-line",
593 1.57 rearnsha "write-back-locking-C",
594 1.86 matt "write-back-locking-D",
595 1.12 thorpej };
596 1.12 thorpej
597 1.86 matt static void
598 1.86 matt print_cache_info(device_t dv, struct arm_cache_info *info, u_int level)
599 1.86 matt {
600 1.86 matt if (info->cache_unified) {
601 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way %s L%u %cI%cT Unified cache\n",
602 1.86 matt info->dcache_size / 1024,
603 1.86 matt info->dcache_line_size, info->dcache_ways,
604 1.100 matt wtnames[info->cache_type], level + 1,
605 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
606 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
607 1.86 matt } else {
608 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way L%u %cI%cT Instruction cache\n",
609 1.86 matt info->icache_size / 1024,
610 1.100 matt info->icache_line_size, info->icache_ways, level + 1,
611 1.100 matt info->icache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
612 1.100 matt info->icache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
613 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way %s L%u %cI%cT Data cache\n",
614 1.106.2.2 skrll info->dcache_size / 1024,
615 1.86 matt info->dcache_line_size, info->dcache_ways,
616 1.100 matt wtnames[info->cache_type], level + 1,
617 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
618 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
619 1.86 matt }
620 1.86 matt }
621 1.86 matt
622 1.104 matt static enum cpu_class
623 1.104 matt identify_arm_model(uint32_t cpuid, char *buf, size_t len)
624 1.104 matt {
625 1.104 matt enum cpu_class cpu_class = CPU_CLASS_NONE;
626 1.104 matt for (const struct cpuidtab *id = cpuids; id->cpuid != 0; id++) {
627 1.104 matt if (id->cpuid == (cpuid & CPU_ID_CPU_MASK)) {
628 1.104 matt const char *steppingstr =
629 1.104 matt id->cpu_steppings[cpuid & CPU_ID_REVISION_MASK];
630 1.104 matt cpu_arch = id->cpu_arch;
631 1.104 matt cpu_class = id->cpu_class;
632 1.104 matt snprintf(buf, len, "%s%s%s (%s V%s core)",
633 1.104 matt id->cpu_classname,
634 1.104 matt steppingstr[0] == '*' ? "" : " ",
635 1.104 matt &steppingstr[steppingstr[0] == '*'],
636 1.104 matt cpu_classes[cpu_class].class_name,
637 1.104 matt cpu_arch);
638 1.104 matt return cpu_class;
639 1.104 matt }
640 1.104 matt }
641 1.104 matt
642 1.104 matt snprintf(buf, len, "unknown CPU (ID = 0x%x)", cpuid);
643 1.104 matt return cpu_class;
644 1.104 matt }
645 1.104 matt
646 1.1 matt void
647 1.84 matt identify_arm_cpu(device_t dv, struct cpu_info *ci)
648 1.1 matt {
649 1.104 matt const uint32_t arm_cpuid = ci->ci_arm_cpuid;
650 1.85 matt const char * const xname = device_xname(dv);
651 1.104 matt char model[128];
652 1.1 matt
653 1.104 matt if (arm_cpuid == 0) {
654 1.49 thorpej aprint_error("Processor failed probe - no CPU ID\n");
655 1.1 matt return;
656 1.1 matt }
657 1.1 matt
658 1.104 matt const enum cpu_class cpu_class = identify_arm_model(arm_cpuid,
659 1.104 matt model, sizeof(model));
660 1.104 matt if (ci->ci_cpuid == 0) {
661 1.104 matt cpu_setmodel("%s", model);
662 1.104 matt }
663 1.1 matt
664 1.85 matt if (ci->ci_data.cpu_cc_freq != 0) {
665 1.105 reinoud char freqbuf[10];
666 1.85 matt humanize_number(freqbuf, sizeof(freqbuf), ci->ci_data.cpu_cc_freq,
667 1.85 matt "Hz", 1000);
668 1.85 matt
669 1.104 matt aprint_naive(": %s %s\n", freqbuf, model);
670 1.104 matt aprint_normal(": %s %s\n", freqbuf, model);
671 1.85 matt } else {
672 1.104 matt aprint_naive(": %s\n", model);
673 1.104 matt aprint_normal(": %s\n", model);
674 1.85 matt }
675 1.29 bjh21
676 1.85 matt aprint_normal("%s:", xname);
677 1.29 bjh21
678 1.19 bjh21 switch (cpu_class) {
679 1.1 matt case CPU_CLASS_ARM6:
680 1.1 matt case CPU_CLASS_ARM7:
681 1.3 chris case CPU_CLASS_ARM7TDMI:
682 1.1 matt case CPU_CLASS_ARM8:
683 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IDC_ENABLE) == 0)
684 1.49 thorpej aprint_normal(" IDC disabled");
685 1.1 matt else
686 1.49 thorpej aprint_normal(" IDC enabled");
687 1.1 matt break;
688 1.6 rearnsha case CPU_CLASS_ARM9TDMI:
689 1.64 christos case CPU_CLASS_ARM9ES:
690 1.64 christos case CPU_CLASS_ARM9EJS:
691 1.53 rearnsha case CPU_CLASS_ARM10E:
692 1.57 rearnsha case CPU_CLASS_ARM10EJ:
693 1.1 matt case CPU_CLASS_SA1:
694 1.4 matt case CPU_CLASS_XSCALE:
695 1.58 rearnsha case CPU_CLASS_ARM11J:
696 1.71 matt case CPU_CLASS_ARMV4:
697 1.74 matt case CPU_CLASS_CORTEX:
698 1.94 rkujawa case CPU_CLASS_PJ4B:
699 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_DC_ENABLE) == 0)
700 1.49 thorpej aprint_normal(" DC disabled");
701 1.1 matt else
702 1.49 thorpej aprint_normal(" DC enabled");
703 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IC_ENABLE) == 0)
704 1.49 thorpej aprint_normal(" IC disabled");
705 1.1 matt else
706 1.49 thorpej aprint_normal(" IC enabled");
707 1.1 matt break;
708 1.19 bjh21 default:
709 1.19 bjh21 break;
710 1.1 matt }
711 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_WBUF_ENABLE) == 0)
712 1.49 thorpej aprint_normal(" WB disabled");
713 1.1 matt else
714 1.49 thorpej aprint_normal(" WB enabled");
715 1.1 matt
716 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_LABT_ENABLE)
717 1.49 thorpej aprint_normal(" LABT");
718 1.1 matt else
719 1.49 thorpej aprint_normal(" EABT");
720 1.1 matt
721 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_BPRD_ENABLE)
722 1.49 thorpej aprint_normal(" branch prediction enabled");
723 1.1 matt
724 1.49 thorpej aprint_normal("\n");
725 1.1 matt
726 1.104 matt if (CPU_ID_CORTEX_P(arm_cpuid) || CPU_ID_ARM11_P(arm_cpuid) || CPU_ID_MV88SV58XX_P(arm_cpuid)) {
727 1.87 matt identify_features(dv);
728 1.87 matt }
729 1.92 matt
730 1.12 thorpej /* Print cache info. */
731 1.86 matt if (arm_pcache.icache_line_size != 0 || arm_pcache.dcache_line_size != 0) {
732 1.86 matt print_cache_info(dv, &arm_pcache, 0);
733 1.86 matt }
734 1.86 matt if (arm_scache.icache_line_size != 0 || arm_scache.dcache_line_size != 0) {
735 1.86 matt print_cache_info(dv, &arm_scache, 1);
736 1.12 thorpej }
737 1.12 thorpej
738 1.1 matt
739 1.19 bjh21 switch (cpu_class) {
740 1.1 matt #ifdef CPU_ARM2
741 1.1 matt case CPU_CLASS_ARM2:
742 1.1 matt #endif
743 1.1 matt #ifdef CPU_ARM250
744 1.1 matt case CPU_CLASS_ARM2AS:
745 1.1 matt #endif
746 1.1 matt #ifdef CPU_ARM3
747 1.1 matt case CPU_CLASS_ARM3:
748 1.1 matt #endif
749 1.1 matt #ifdef CPU_ARM6
750 1.1 matt case CPU_CLASS_ARM6:
751 1.1 matt #endif
752 1.1 matt #ifdef CPU_ARM7
753 1.1 matt case CPU_CLASS_ARM7:
754 1.1 matt #endif
755 1.3 chris #ifdef CPU_ARM7TDMI
756 1.3 chris case CPU_CLASS_ARM7TDMI:
757 1.106.2.2 skrll #endif
758 1.1 matt #ifdef CPU_ARM8
759 1.1 matt case CPU_CLASS_ARM8:
760 1.6 rearnsha #endif
761 1.6 rearnsha #ifdef CPU_ARM9
762 1.6 rearnsha case CPU_CLASS_ARM9TDMI:
763 1.53 rearnsha #endif
764 1.77 kiyohara #if defined(CPU_ARM9E) || defined(CPU_SHEEVA)
765 1.64 christos case CPU_CLASS_ARM9ES:
766 1.64 christos case CPU_CLASS_ARM9EJS:
767 1.64 christos #endif
768 1.53 rearnsha #ifdef CPU_ARM10
769 1.53 rearnsha case CPU_CLASS_ARM10E:
770 1.57 rearnsha case CPU_CLASS_ARM10EJ:
771 1.1 matt #endif
772 1.37 ichiro #if defined(CPU_SA110) || defined(CPU_SA1100) || \
773 1.37 ichiro defined(CPU_SA1110) || defined(CPU_IXP12X0)
774 1.1 matt case CPU_CLASS_SA1:
775 1.4 matt #endif
776 1.35 thorpej #if defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
777 1.59 bsh defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425)
778 1.4 matt case CPU_CLASS_XSCALE:
779 1.1 matt #endif
780 1.68 matt #if defined(CPU_ARM11)
781 1.58 rearnsha case CPU_CLASS_ARM11J:
782 1.76 matt #endif
783 1.76 matt #if defined(CPU_CORTEX)
784 1.74 matt case CPU_CLASS_CORTEX:
785 1.58 rearnsha #endif
786 1.94 rkujawa #if defined(CPU_PJ4B)
787 1.94 rkujawa case CPU_CLASS_PJ4B:
788 1.94 rkujawa #endif
789 1.71 matt #if defined(CPU_FA526)
790 1.71 matt case CPU_CLASS_ARMV4:
791 1.71 matt #endif
792 1.1 matt break;
793 1.1 matt default:
794 1.85 matt if (cpu_classes[cpu_class].class_option == NULL) {
795 1.85 matt aprint_error_dev(dv, "%s does not fully support this CPU.\n",
796 1.85 matt ostype);
797 1.85 matt } else {
798 1.85 matt aprint_error_dev(dv, "This kernel does not fully support "
799 1.85 matt "this CPU.\n");
800 1.85 matt aprint_normal_dev(dv, "Recompile with \"options %s\" to "
801 1.85 matt "correct this.\n", cpu_classes[cpu_class].class_option);
802 1.1 matt }
803 1.1 matt break;
804 1.1 matt }
805 1.43 bjh21 }
806 1.1 matt
807 1.92 matt extern int cpu_instruction_set_attributes[6];
808 1.92 matt extern int cpu_memory_model_features[4];
809 1.92 matt extern int cpu_processor_features[2];
810 1.92 matt extern int cpu_simd_present;
811 1.92 matt extern int cpu_simdex_present;
812 1.92 matt
813 1.85 matt void
814 1.85 matt identify_features(device_t dv)
815 1.85 matt {
816 1.92 matt cpu_instruction_set_attributes[0] = armreg_isar0_read();
817 1.92 matt cpu_instruction_set_attributes[1] = armreg_isar1_read();
818 1.92 matt cpu_instruction_set_attributes[2] = armreg_isar2_read();
819 1.92 matt cpu_instruction_set_attributes[3] = armreg_isar3_read();
820 1.92 matt cpu_instruction_set_attributes[4] = armreg_isar4_read();
821 1.92 matt cpu_instruction_set_attributes[5] = armreg_isar5_read();
822 1.92 matt
823 1.99 matt cpu_hwdiv_present =
824 1.99 matt ((cpu_instruction_set_attributes[0] >> 24) & 0x0f) >= 2;
825 1.92 matt cpu_simd_present =
826 1.92 matt ((cpu_instruction_set_attributes[3] >> 4) & 0x0f) >= 3;
827 1.92 matt cpu_simdex_present = cpu_simd_present
828 1.92 matt && ((cpu_instruction_set_attributes[1] >> 12) & 0x0f) >= 2;
829 1.101 matt cpu_synchprim_present =
830 1.101 matt ((cpu_instruction_set_attributes[3] >> 8) & 0xf0)
831 1.101 matt | ((cpu_instruction_set_attributes[4] >> 20) & 0x0f);
832 1.92 matt
833 1.92 matt cpu_memory_model_features[0] = armreg_mmfr0_read();
834 1.92 matt cpu_memory_model_features[1] = armreg_mmfr1_read();
835 1.92 matt cpu_memory_model_features[2] = armreg_mmfr2_read();
836 1.92 matt cpu_memory_model_features[3] = armreg_mmfr3_read();
837 1.85 matt
838 1.104 matt #if 0
839 1.92 matt if (__SHIFTOUT(cpu_memory_model_features[3], __BITS(23,20))) {
840 1.87 matt /*
841 1.87 matt * Updates to the translation tables do not require a clean
842 1.92 matt * to the point of unification to ensure visibility by
843 1.92 matt * subsequent translation table walks.
844 1.87 matt */
845 1.87 matt pmap_needs_pte_sync = 0;
846 1.87 matt }
847 1.104 matt #endif
848 1.87 matt
849 1.92 matt cpu_processor_features[0] = armreg_pfr0_read();
850 1.92 matt cpu_processor_features[1] = armreg_pfr1_read();
851 1.85 matt
852 1.106.2.4 skrll aprint_debug_dev(dv, "sctlr: %#x\n", armreg_sctlr_read());
853 1.106.2.4 skrll aprint_debug_dev(dv, "actlr: %#x\n", armreg_auxctl_read());
854 1.106.2.4 skrll aprint_debug_dev(dv, "revidr: %#x\n", armreg_revidr_read());
855 1.106.2.2 skrll #ifdef MULTIPROCESSOR
856 1.106.2.4 skrll aprint_debug_dev(dv, "mpidr: %#x\n", armreg_mpidr_read());
857 1.106.2.2 skrll #endif
858 1.106.2.4 skrll aprint_debug_dev(dv,
859 1.85 matt "isar: [0]=%#x [1]=%#x [2]=%#x [3]=%#x, [4]=%#x, [5]=%#x\n",
860 1.92 matt cpu_instruction_set_attributes[0],
861 1.92 matt cpu_instruction_set_attributes[1],
862 1.92 matt cpu_instruction_set_attributes[2],
863 1.92 matt cpu_instruction_set_attributes[3],
864 1.92 matt cpu_instruction_set_attributes[4],
865 1.92 matt cpu_instruction_set_attributes[5]);
866 1.106.2.4 skrll aprint_debug_dev(dv,
867 1.85 matt "mmfr: [0]=%#x [1]=%#x [2]=%#x [3]=%#x\n",
868 1.92 matt cpu_memory_model_features[0], cpu_memory_model_features[1],
869 1.92 matt cpu_memory_model_features[2], cpu_memory_model_features[3]);
870 1.106.2.4 skrll aprint_debug_dev(dv,
871 1.85 matt "pfr: [0]=%#x [1]=%#x\n",
872 1.92 matt cpu_processor_features[0], cpu_processor_features[1]);
873 1.85 matt }
874