cpu.c revision 1.135 1 1.135 ad /* $NetBSD: cpu.c,v 1.135 2019/12/02 23:22:43 ad Exp $ */
2 1.1 matt
3 1.1 matt /*
4 1.1 matt * Copyright (c) 1995 Mark Brinicombe.
5 1.1 matt * Copyright (c) 1995 Brini.
6 1.1 matt * All rights reserved.
7 1.1 matt *
8 1.1 matt * Redistribution and use in source and binary forms, with or without
9 1.1 matt * modification, are permitted provided that the following conditions
10 1.1 matt * are met:
11 1.1 matt * 1. Redistributions of source code must retain the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer.
13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer in the
15 1.1 matt * documentation and/or other materials provided with the distribution.
16 1.1 matt * 3. All advertising materials mentioning features or use of this software
17 1.1 matt * must display the following acknowledgement:
18 1.1 matt * This product includes software developed by Brini.
19 1.1 matt * 4. The name of the company nor the name of the author may be used to
20 1.1 matt * endorse or promote products derived from this software without specific
21 1.1 matt * prior written permission.
22 1.1 matt *
23 1.1 matt * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
24 1.1 matt * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25 1.1 matt * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 matt * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
27 1.1 matt * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 1.1 matt * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29 1.1 matt * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 matt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 matt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 matt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 matt * SUCH DAMAGE.
34 1.1 matt *
35 1.1 matt * RiscBSD kernel project
36 1.1 matt *
37 1.1 matt * cpu.c
38 1.1 matt *
39 1.55 wiz * Probing and configuration for the master CPU
40 1.1 matt *
41 1.1 matt * Created : 10/10/95
42 1.1 matt */
43 1.1 matt
44 1.1 matt #include "opt_armfpe.h"
45 1.118 skrll #include "opt_cputypes.h"
46 1.51 martin #include "opt_multiprocessor.h"
47 1.1 matt
48 1.119 skrll #include <sys/cdefs.h>
49 1.135 ad __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.135 2019/12/02 23:22:43 ad Exp $");
50 1.119 skrll
51 1.1 matt #include <sys/param.h>
52 1.85 matt #include <sys/conf.h>
53 1.85 matt #include <sys/cpu.h>
54 1.1 matt #include <sys/device.h>
55 1.85 matt #include <sys/kmem.h>
56 1.1 matt #include <sys/proc.h>
57 1.120 skrll #include <sys/systm.h>
58 1.85 matt
59 1.1 matt #include <uvm/uvm_extern.h>
60 1.33 thorpej
61 1.97 matt #include <arm/locore.h>
62 1.10 thorpej #include <arm/undefined.h>
63 1.10 thorpej
64 1.93 matt extern const char *cpu_arch;
65 1.1 matt
66 1.85 matt #ifdef MULTIPROCESSOR
67 1.125 skrll uint32_t cpu_mpidr[MAXCPUS] = {
68 1.125 skrll [0 ... MAXCPUS - 1] = ~0,
69 1.125 skrll };
70 1.123 skrll
71 1.123 skrll volatile u_int arm_cpu_hatched __cacheline_aligned = 0;
72 1.104 matt volatile uint32_t arm_cpu_mbox __cacheline_aligned = 0;
73 1.129 skrll u_int arm_cpu_max = 1;
74 1.129 skrll
75 1.129 skrll #ifdef MPDEBUG
76 1.104 matt uint32_t arm_cpu_marker[2] __cacheline_aligned = { 0, 0 };
77 1.129 skrll #endif
78 1.129 skrll
79 1.85 matt #endif
80 1.85 matt
81 1.1 matt /* Prototypes */
82 1.104 matt void identify_arm_cpu(device_t, struct cpu_info *);
83 1.104 matt void identify_cortex_caches(device_t);
84 1.104 matt void identify_features(device_t);
85 1.1 matt
86 1.1 matt /*
87 1.25 bjh21 * Identify the master (boot) CPU
88 1.1 matt */
89 1.122 skrll
90 1.1 matt void
91 1.85 matt cpu_attach(device_t dv, cpuid_t id)
92 1.1 matt {
93 1.86 matt const char * const xname = device_xname(dv);
94 1.125 skrll const int unit = device_unit(dv);
95 1.85 matt struct cpu_info *ci;
96 1.85 matt
97 1.125 skrll if (unit == 0) {
98 1.85 matt ci = curcpu();
99 1.27 reinoud
100 1.123 skrll /* Read SCTLR from cpu */
101 1.123 skrll ci->ci_ctrl = cpu_control(0, 0);
102 1.123 skrll
103 1.85 matt /* Get the CPU ID from coprocessor 15 */
104 1.85 matt
105 1.125 skrll ci->ci_cpuid = id;
106 1.112 christos ci->ci_arm_cpuid = cpu_idnum();
107 1.85 matt ci->ci_arm_cputype = ci->ci_arm_cpuid & CPU_ID_CPU_MASK;
108 1.85 matt ci->ci_arm_cpurev = ci->ci_arm_cpuid & CPU_ID_REVISION_MASK;
109 1.125 skrll #ifdef MULTIPROCESSOR
110 1.127 skrll uint32_t mpidr = armreg_mpidr_read();
111 1.127 skrll ci->ci_mpidr = mpidr;
112 1.127 skrll
113 1.127 skrll if (mpidr & MPIDR_MT) {
114 1.135 ad cpu_topology_set(ci,
115 1.135 ad __SHIFTOUT(mpidr, MPIDR_AFF2),
116 1.135 ad __SHIFTOUT(mpidr, MPIDR_AFF1),
117 1.135 ad __SHIFTOUT(mpidr, MPIDR_AFF0));
118 1.127 skrll } else {
119 1.135 ad cpu_topology_set(ci,
120 1.135 ad __SHIFTOUT(mpidr, MPIDR_AFF1),
121 1.135 ad __SHIFTOUT(mpidr, MPIDR_AFF0),
122 1.135 ad 0);
123 1.127 skrll }
124 1.125 skrll #endif
125 1.85 matt } else {
126 1.85 matt #ifdef MULTIPROCESSOR
127 1.125 skrll KASSERT(cpu_info[unit] == NULL);
128 1.85 matt ci = kmem_zalloc(sizeof(*ci), KM_SLEEP);
129 1.85 matt ci->ci_cpl = IPL_HIGH;
130 1.85 matt ci->ci_cpuid = id;
131 1.85 matt ci->ci_data.cpu_cc_freq = cpu_info_store.ci_data.cpu_cc_freq;
132 1.125 skrll
133 1.104 matt ci->ci_undefsave[2] = cpu_info_store.ci_undefsave[2];
134 1.125 skrll
135 1.125 skrll cpu_info[unit] = ci;
136 1.133 jmcneill if (cpu_hatched_p(unit) == false) {
137 1.85 matt ci->ci_dev = dv;
138 1.85 matt dv->dv_private = ci;
139 1.85 matt aprint_naive(": disabled\n");
140 1.85 matt aprint_normal(": disabled (unresponsive)\n");
141 1.85 matt return;
142 1.85 matt }
143 1.85 matt #else
144 1.85 matt aprint_naive(": disabled\n");
145 1.85 matt aprint_normal(": disabled (uniprocessor kernel)\n");
146 1.85 matt return;
147 1.85 matt #endif
148 1.85 matt }
149 1.23 bjh21
150 1.85 matt ci->ci_dev = dv;
151 1.85 matt dv->dv_private = ci;
152 1.1 matt
153 1.85 matt evcnt_attach_dynamic(&ci->ci_arm700bugcount, EVCNT_TYPE_MISC,
154 1.86 matt NULL, xname, "arm700swibug");
155 1.86 matt
156 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_0], EVCNT_TYPE_TRAP,
157 1.86 matt NULL, xname, "vector abort");
158 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_1], EVCNT_TYPE_TRAP,
159 1.86 matt NULL, xname, "terminal abort");
160 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_0], EVCNT_TYPE_TRAP,
161 1.86 matt NULL, xname, "external linefetch abort (S)");
162 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_1], EVCNT_TYPE_TRAP,
163 1.86 matt NULL, xname, "external linefetch abort (P)");
164 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_2], EVCNT_TYPE_TRAP,
165 1.86 matt NULL, xname, "external non-linefetch abort (S)");
166 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_3], EVCNT_TYPE_TRAP,
167 1.86 matt NULL, xname, "external non-linefetch abort (P)");
168 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL1], EVCNT_TYPE_TRAP,
169 1.86 matt NULL, xname, "external translation abort (L1)");
170 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL2], EVCNT_TYPE_TRAP,
171 1.86 matt NULL, xname, "external translation abort (L2)");
172 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_0], EVCNT_TYPE_TRAP,
173 1.86 matt NULL, xname, "alignment abort (0)");
174 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_1], EVCNT_TYPE_TRAP,
175 1.86 matt NULL, xname, "alignment abort (1)");
176 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_S], EVCNT_TYPE_TRAP,
177 1.86 matt NULL, xname, "translation abort (S)");
178 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_P], EVCNT_TYPE_TRAP,
179 1.86 matt NULL, xname, "translation abort (P)");
180 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_S], EVCNT_TYPE_TRAP,
181 1.86 matt NULL, xname, "domain abort (S)");
182 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_P], EVCNT_TYPE_TRAP,
183 1.86 matt NULL, xname, "domain abort (P)");
184 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_S], EVCNT_TYPE_TRAP,
185 1.86 matt NULL, xname, "permission abort (S)");
186 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_P], EVCNT_TYPE_TRAP,
187 1.86 matt NULL, xname, "permission abort (P)");
188 1.104 matt evcnt_attach_dynamic_nozero(&ci->ci_und_ev, EVCNT_TYPE_TRAP,
189 1.104 matt NULL, xname, "undefined insn traps");
190 1.104 matt evcnt_attach_dynamic_nozero(&ci->ci_und_cp15_ev, EVCNT_TYPE_TRAP,
191 1.104 matt NULL, xname, "undefined cp15 insn traps");
192 1.1 matt
193 1.85 matt #ifdef MULTIPROCESSOR
194 1.85 matt /*
195 1.85 matt * and we are done if this is a secondary processor.
196 1.85 matt */
197 1.125 skrll if (unit != 0) {
198 1.104 matt aprint_naive("\n");
199 1.104 matt aprint_normal("\n");
200 1.85 matt mi_cpu_attach(ci);
201 1.104 matt #ifdef ARM_MMU_EXTENDED
202 1.104 matt pmap_tlb_info_attach(&pmap_tlb0_info, ci);
203 1.104 matt #endif
204 1.85 matt return;
205 1.85 matt }
206 1.85 matt #endif
207 1.1 matt
208 1.85 matt identify_arm_cpu(dv, ci);
209 1.1 matt
210 1.85 matt #ifdef CPU_STRONGARM
211 1.85 matt if (ci->ci_arm_cputype == CPU_ID_SA110 &&
212 1.85 matt ci->ci_arm_cpurev < 3) {
213 1.85 matt aprint_normal_dev(dv, "SA-110 with bugged STM^ instruction\n");
214 1.1 matt }
215 1.85 matt #endif
216 1.1 matt
217 1.1 matt #ifdef CPU_ARM8
218 1.85 matt if ((ci->ci_arm_cpuid & CPU_ID_CPU_MASK) == CPU_ID_ARM810) {
219 1.1 matt int clock = arm8_clock_config(0, 0);
220 1.1 matt char *fclk;
221 1.85 matt aprint_normal_dev(dv, "ARM810 cp15=%02x", clock);
222 1.49 thorpej aprint_normal(" clock:%s", (clock & 1) ? " dynamic" : "");
223 1.49 thorpej aprint_normal("%s", (clock & 2) ? " sync" : "");
224 1.1 matt switch ((clock >> 2) & 3) {
225 1.15 bjh21 case 0:
226 1.1 matt fclk = "bus clock";
227 1.1 matt break;
228 1.15 bjh21 case 1:
229 1.1 matt fclk = "ref clock";
230 1.1 matt break;
231 1.15 bjh21 case 3:
232 1.1 matt fclk = "pll";
233 1.1 matt break;
234 1.15 bjh21 default:
235 1.1 matt fclk = "illegal";
236 1.1 matt break;
237 1.1 matt }
238 1.49 thorpej aprint_normal(" fclk source=%s\n", fclk);
239 1.1 matt }
240 1.1 matt #endif
241 1.1 matt
242 1.104 matt vfp_attach(ci); /* XXX SMP */
243 1.1 matt }
244 1.1 matt
245 1.134 jmcneill #ifdef MULTIPROCESSOR
246 1.133 jmcneill bool
247 1.133 jmcneill cpu_hatched_p(u_int cpuindex)
248 1.133 jmcneill {
249 1.133 jmcneill membar_consumer();
250 1.133 jmcneill return (arm_cpu_hatched & __BIT(cpuindex)) != 0;
251 1.133 jmcneill }
252 1.134 jmcneill #endif
253 1.133 jmcneill
254 1.19 bjh21 enum cpu_class {
255 1.19 bjh21 CPU_CLASS_NONE,
256 1.19 bjh21 CPU_CLASS_ARM2,
257 1.19 bjh21 CPU_CLASS_ARM2AS,
258 1.19 bjh21 CPU_CLASS_ARM3,
259 1.19 bjh21 CPU_CLASS_ARM6,
260 1.19 bjh21 CPU_CLASS_ARM7,
261 1.19 bjh21 CPU_CLASS_ARM7TDMI,
262 1.19 bjh21 CPU_CLASS_ARM8,
263 1.19 bjh21 CPU_CLASS_ARM9TDMI,
264 1.19 bjh21 CPU_CLASS_ARM9ES,
265 1.64 christos CPU_CLASS_ARM9EJS,
266 1.53 rearnsha CPU_CLASS_ARM10E,
267 1.57 rearnsha CPU_CLASS_ARM10EJ,
268 1.19 bjh21 CPU_CLASS_SA1,
269 1.58 rearnsha CPU_CLASS_XSCALE,
270 1.70 matt CPU_CLASS_ARM11J,
271 1.70 matt CPU_CLASS_ARMV4,
272 1.74 matt CPU_CLASS_CORTEX,
273 1.94 rkujawa CPU_CLASS_PJ4B,
274 1.19 bjh21 };
275 1.19 bjh21
276 1.42 bjh21 static const char * const generic_steppings[16] = {
277 1.14 bjh21 "rev 0", "rev 1", "rev 2", "rev 3",
278 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
279 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
280 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
281 1.14 bjh21 };
282 1.14 bjh21
283 1.68 matt static const char * const pN_steppings[16] = {
284 1.68 matt "*p0", "*p1", "*p2", "*p3", "*p4", "*p5", "*p6", "*p7",
285 1.68 matt "*p8", "*p9", "*p10", "*p11", "*p12", "*p13", "*p14", "*p15",
286 1.68 matt };
287 1.68 matt
288 1.42 bjh21 static const char * const sa110_steppings[16] = {
289 1.14 bjh21 "rev 0", "step J", "step K", "step S",
290 1.14 bjh21 "step T", "rev 5", "rev 6", "rev 7",
291 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
292 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
293 1.14 bjh21 };
294 1.14 bjh21
295 1.42 bjh21 static const char * const sa1100_steppings[16] = {
296 1.14 bjh21 "rev 0", "step B", "step C", "rev 3",
297 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
298 1.14 bjh21 "step D", "step E", "rev 10" "step G",
299 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
300 1.14 bjh21 };
301 1.14 bjh21
302 1.42 bjh21 static const char * const sa1110_steppings[16] = {
303 1.14 bjh21 "step A-0", "rev 1", "rev 2", "rev 3",
304 1.14 bjh21 "step B-0", "step B-1", "step B-2", "step B-3",
305 1.14 bjh21 "step B-4", "step B-5", "rev 10", "rev 11",
306 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
307 1.13 thorpej };
308 1.13 thorpej
309 1.42 bjh21 static const char * const ixp12x0_steppings[16] = {
310 1.37 ichiro "(IXP1200 step A)", "(IXP1200 step B)",
311 1.37 ichiro "rev 2", "(IXP1200 step C)",
312 1.37 ichiro "(IXP1200 step D)", "(IXP1240/1250 step A)",
313 1.37 ichiro "(IXP1240 step B)", "(IXP1250 step B)",
314 1.36 thorpej "rev 8", "rev 9", "rev 10", "rev 11",
315 1.36 thorpej "rev 12", "rev 13", "rev 14", "rev 15",
316 1.36 thorpej };
317 1.36 thorpej
318 1.42 bjh21 static const char * const xscale_steppings[16] = {
319 1.14 bjh21 "step A-0", "step A-1", "step B-0", "step C-0",
320 1.40 briggs "step D-0", "rev 5", "rev 6", "rev 7",
321 1.40 briggs "rev 8", "rev 9", "rev 10", "rev 11",
322 1.40 briggs "rev 12", "rev 13", "rev 14", "rev 15",
323 1.40 briggs };
324 1.40 briggs
325 1.42 bjh21 static const char * const i80321_steppings[16] = {
326 1.40 briggs "step A-0", "step B-0", "rev 2", "rev 3",
327 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
328 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
329 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
330 1.13 thorpej };
331 1.13 thorpej
332 1.60 nonaka static const char * const i80219_steppings[16] = {
333 1.60 nonaka "step A-0", "rev 1", "rev 2", "rev 3",
334 1.60 nonaka "rev 4", "rev 5", "rev 6", "rev 7",
335 1.60 nonaka "rev 8", "rev 9", "rev 10", "rev 11",
336 1.60 nonaka "rev 12", "rev 13", "rev 14", "rev 15",
337 1.60 nonaka };
338 1.60 nonaka
339 1.56 bsh /* Steppings for PXA2[15]0 */
340 1.42 bjh21 static const char * const pxa2x0_steppings[16] = {
341 1.35 thorpej "step A-0", "step A-1", "step B-0", "step B-1",
342 1.48 rjs "step B-2", "step C-0", "rev 6", "rev 7",
343 1.35 thorpej "rev 8", "rev 9", "rev 10", "rev 11",
344 1.35 thorpej "rev 12", "rev 13", "rev 14", "rev 15",
345 1.35 thorpej };
346 1.35 thorpej
347 1.56 bsh /* Steppings for PXA255/26x.
348 1.122 skrll * rev 5: PXA26x B0, rev 6: PXA255 A0
349 1.56 bsh */
350 1.56 bsh static const char * const pxa255_steppings[16] = {
351 1.56 bsh "rev 0", "rev 1", "rev 2", "step A-0",
352 1.56 bsh "rev 4", "step B-0", "step A-0", "rev 7",
353 1.56 bsh "rev 8", "rev 9", "rev 10", "rev 11",
354 1.56 bsh "rev 12", "rev 13", "rev 14", "rev 15",
355 1.56 bsh };
356 1.56 bsh
357 1.59 bsh /* Stepping for PXA27x */
358 1.59 bsh static const char * const pxa27x_steppings[16] = {
359 1.59 bsh "step A-0", "step A-1", "step B-0", "step B-1",
360 1.59 bsh "step C-0", "rev 5", "rev 6", "rev 7",
361 1.59 bsh "rev 8", "rev 9", "rev 10", "rev 11",
362 1.59 bsh "rev 12", "rev 13", "rev 14", "rev 15",
363 1.59 bsh };
364 1.59 bsh
365 1.50 ichiro static const char * const ixp425_steppings[16] = {
366 1.50 ichiro "step 0", "rev 1", "rev 2", "rev 3",
367 1.50 ichiro "rev 4", "rev 5", "rev 6", "rev 7",
368 1.50 ichiro "rev 8", "rev 9", "rev 10", "rev 11",
369 1.50 ichiro "rev 12", "rev 13", "rev 14", "rev 15",
370 1.50 ichiro };
371 1.50 ichiro
372 1.1 matt struct cpuidtab {
373 1.88 skrll uint32_t cpuid;
374 1.1 matt enum cpu_class cpu_class;
375 1.72 mrg const char *cpu_classname;
376 1.42 bjh21 const char * const *cpu_steppings;
377 1.93 matt char cpu_arch[8];
378 1.1 matt };
379 1.1 matt
380 1.1 matt const struct cpuidtab cpuids[] = {
381 1.13 thorpej { CPU_ID_ARM2, CPU_CLASS_ARM2, "ARM2",
382 1.93 matt generic_steppings, "2" },
383 1.13 thorpej { CPU_ID_ARM250, CPU_CLASS_ARM2AS, "ARM250",
384 1.93 matt generic_steppings, "2" },
385 1.13 thorpej
386 1.13 thorpej { CPU_ID_ARM3, CPU_CLASS_ARM3, "ARM3",
387 1.93 matt generic_steppings, "2A" },
388 1.13 thorpej
389 1.13 thorpej { CPU_ID_ARM600, CPU_CLASS_ARM6, "ARM600",
390 1.93 matt generic_steppings, "3" },
391 1.13 thorpej { CPU_ID_ARM610, CPU_CLASS_ARM6, "ARM610",
392 1.93 matt generic_steppings, "3" },
393 1.13 thorpej { CPU_ID_ARM620, CPU_CLASS_ARM6, "ARM620",
394 1.93 matt generic_steppings, "3" },
395 1.13 thorpej
396 1.13 thorpej { CPU_ID_ARM700, CPU_CLASS_ARM7, "ARM700",
397 1.93 matt generic_steppings, "3" },
398 1.13 thorpej { CPU_ID_ARM710, CPU_CLASS_ARM7, "ARM710",
399 1.93 matt generic_steppings, "3" },
400 1.13 thorpej { CPU_ID_ARM7500, CPU_CLASS_ARM7, "ARM7500",
401 1.93 matt generic_steppings, "3" },
402 1.13 thorpej { CPU_ID_ARM710A, CPU_CLASS_ARM7, "ARM710a",
403 1.93 matt generic_steppings, "3" },
404 1.13 thorpej { CPU_ID_ARM7500FE, CPU_CLASS_ARM7, "ARM7500FE",
405 1.93 matt generic_steppings, "3" },
406 1.93 matt
407 1.93 matt { CPU_ID_ARM810, CPU_CLASS_ARM8, "ARM810",
408 1.93 matt generic_steppings, "4" },
409 1.93 matt
410 1.93 matt { CPU_ID_SA110, CPU_CLASS_SA1, "SA-110",
411 1.93 matt sa110_steppings, "4" },
412 1.93 matt { CPU_ID_SA1100, CPU_CLASS_SA1, "SA-1100",
413 1.93 matt sa1100_steppings, "4" },
414 1.93 matt { CPU_ID_SA1110, CPU_CLASS_SA1, "SA-1110",
415 1.93 matt sa1110_steppings, "4" },
416 1.93 matt
417 1.93 matt { CPU_ID_FA526, CPU_CLASS_ARMV4, "FA526",
418 1.93 matt generic_steppings, "4" },
419 1.93 matt
420 1.93 matt { CPU_ID_IXP1200, CPU_CLASS_SA1, "IXP1200",
421 1.93 matt ixp12x0_steppings, "4" },
422 1.93 matt
423 1.13 thorpej { CPU_ID_ARM710T, CPU_CLASS_ARM7TDMI, "ARM710T",
424 1.93 matt generic_steppings, "4T" },
425 1.13 thorpej { CPU_ID_ARM720T, CPU_CLASS_ARM7TDMI, "ARM720T",
426 1.93 matt generic_steppings, "4T" },
427 1.13 thorpej { CPU_ID_ARM740T8K, CPU_CLASS_ARM7TDMI, "ARM740T (8 KB cache)",
428 1.93 matt generic_steppings, "4T" },
429 1.13 thorpej { CPU_ID_ARM740T4K, CPU_CLASS_ARM7TDMI, "ARM740T (4 KB cache)",
430 1.93 matt generic_steppings, "4T" },
431 1.13 thorpej { CPU_ID_ARM920T, CPU_CLASS_ARM9TDMI, "ARM920T",
432 1.93 matt generic_steppings, "4T" },
433 1.13 thorpej { CPU_ID_ARM922T, CPU_CLASS_ARM9TDMI, "ARM922T",
434 1.93 matt generic_steppings, "4T" },
435 1.13 thorpej { CPU_ID_ARM940T, CPU_CLASS_ARM9TDMI, "ARM940T",
436 1.93 matt generic_steppings, "4T" },
437 1.93 matt { CPU_ID_TI925T, CPU_CLASS_ARM9TDMI, "TI ARM925T",
438 1.93 matt generic_steppings, "4T" },
439 1.93 matt
440 1.13 thorpej { CPU_ID_ARM946ES, CPU_CLASS_ARM9ES, "ARM946E-S",
441 1.93 matt generic_steppings, "5TE" },
442 1.13 thorpej { CPU_ID_ARM966ES, CPU_CLASS_ARM9ES, "ARM966E-S",
443 1.93 matt generic_steppings, "5TE" },
444 1.13 thorpej { CPU_ID_ARM966ESR1, CPU_CLASS_ARM9ES, "ARM966E-S",
445 1.93 matt generic_steppings, "5TE" },
446 1.77 kiyohara { CPU_ID_MV88SV131, CPU_CLASS_ARM9ES, "Sheeva 88SV131",
447 1.93 matt generic_steppings, "5TE" },
448 1.77 kiyohara { CPU_ID_MV88FR571_VD, CPU_CLASS_ARM9ES, "Sheeva 88FR571-vd",
449 1.93 matt generic_steppings, "5TE" },
450 1.13 thorpej
451 1.32 thorpej { CPU_ID_80200, CPU_CLASS_XSCALE, "i80200",
452 1.93 matt xscale_steppings, "5TE" },
453 1.32 thorpej
454 1.38 thorpej { CPU_ID_80321_400, CPU_CLASS_XSCALE, "i80321 400MHz",
455 1.93 matt i80321_steppings, "5TE" },
456 1.38 thorpej { CPU_ID_80321_600, CPU_CLASS_XSCALE, "i80321 600MHz",
457 1.93 matt i80321_steppings, "5TE" },
458 1.40 briggs { CPU_ID_80321_400_B0, CPU_CLASS_XSCALE, "i80321 400MHz",
459 1.93 matt i80321_steppings, "5TE" },
460 1.40 briggs { CPU_ID_80321_600_B0, CPU_CLASS_XSCALE, "i80321 600MHz",
461 1.93 matt i80321_steppings, "5TE" },
462 1.13 thorpej
463 1.60 nonaka { CPU_ID_80219_400, CPU_CLASS_XSCALE, "i80219 400MHz",
464 1.93 matt i80219_steppings, "5TE" },
465 1.60 nonaka { CPU_ID_80219_600, CPU_CLASS_XSCALE, "i80219 600MHz",
466 1.93 matt i80219_steppings, "5TE" },
467 1.60 nonaka
468 1.59 bsh { CPU_ID_PXA27X, CPU_CLASS_XSCALE, "PXA27x",
469 1.93 matt pxa27x_steppings, "5TE" },
470 1.48 rjs { CPU_ID_PXA250A, CPU_CLASS_XSCALE, "PXA250",
471 1.93 matt pxa2x0_steppings, "5TE" },
472 1.48 rjs { CPU_ID_PXA210A, CPU_CLASS_XSCALE, "PXA210",
473 1.93 matt pxa2x0_steppings, "5TE" },
474 1.48 rjs { CPU_ID_PXA250B, CPU_CLASS_XSCALE, "PXA250",
475 1.93 matt pxa2x0_steppings, "5TE" },
476 1.48 rjs { CPU_ID_PXA210B, CPU_CLASS_XSCALE, "PXA210",
477 1.93 matt pxa2x0_steppings, "5TE" },
478 1.56 bsh { CPU_ID_PXA250C, CPU_CLASS_XSCALE, "PXA255/26x",
479 1.93 matt pxa255_steppings, "5TE" },
480 1.48 rjs { CPU_ID_PXA210C, CPU_CLASS_XSCALE, "PXA210",
481 1.93 matt pxa2x0_steppings, "5TE" },
482 1.35 thorpej
483 1.50 ichiro { CPU_ID_IXP425_533, CPU_CLASS_XSCALE, "IXP425 533MHz",
484 1.93 matt ixp425_steppings, "5TE" },
485 1.50 ichiro { CPU_ID_IXP425_400, CPU_CLASS_XSCALE, "IXP425 400MHz",
486 1.93 matt ixp425_steppings, "5TE" },
487 1.50 ichiro { CPU_ID_IXP425_266, CPU_CLASS_XSCALE, "IXP425 266MHz",
488 1.93 matt ixp425_steppings, "5TE" },
489 1.93 matt
490 1.93 matt { CPU_ID_ARM1020E, CPU_CLASS_ARM10E, "ARM1020E",
491 1.93 matt generic_steppings, "5TE" },
492 1.93 matt { CPU_ID_ARM1022ES, CPU_CLASS_ARM10E, "ARM1022E-S",
493 1.93 matt generic_steppings, "5TE" },
494 1.93 matt
495 1.93 matt { CPU_ID_ARM1026EJS, CPU_CLASS_ARM10EJ, "ARM1026EJ-S",
496 1.93 matt generic_steppings, "5TEJ" },
497 1.93 matt { CPU_ID_ARM926EJS, CPU_CLASS_ARM9EJS, "ARM926EJ-S",
498 1.93 matt generic_steppings, "5TEJ" },
499 1.50 ichiro
500 1.68 matt { CPU_ID_ARM1136JS, CPU_CLASS_ARM11J, "ARM1136J-S r0",
501 1.93 matt pN_steppings, "6J" },
502 1.68 matt { CPU_ID_ARM1136JSR1, CPU_CLASS_ARM11J, "ARM1136J-S r1",
503 1.93 matt pN_steppings, "6J" },
504 1.81 skrll #if 0
505 1.81 skrll /* The ARM1156T2-S only has a memory protection unit */
506 1.80 skrll { CPU_ID_ARM1156T2S, CPU_CLASS_ARM11J, "ARM1156T2-S r0",
507 1.93 matt pN_steppings, "6T2" },
508 1.81 skrll #endif
509 1.79 skrll { CPU_ID_ARM1176JZS, CPU_CLASS_ARM11J, "ARM1176JZ-S r0",
510 1.93 matt pN_steppings, "6ZK" },
511 1.74 matt
512 1.78 bsh { CPU_ID_ARM11MPCORE, CPU_CLASS_ARM11J, "ARM11 MPCore",
513 1.93 matt generic_steppings, "6K" },
514 1.78 bsh
515 1.82 matt { CPU_ID_CORTEXA5R0, CPU_CLASS_CORTEX, "Cortex-A5 r0",
516 1.93 matt pN_steppings, "7A" },
517 1.98 matt { CPU_ID_CORTEXA7R0, CPU_CLASS_CORTEX, "Cortex-A7 r0",
518 1.98 matt pN_steppings, "7A" },
519 1.74 matt { CPU_ID_CORTEXA8R1, CPU_CLASS_CORTEX, "Cortex-A8 r1",
520 1.93 matt pN_steppings, "7A" },
521 1.74 matt { CPU_ID_CORTEXA8R2, CPU_CLASS_CORTEX, "Cortex-A8 r2",
522 1.93 matt pN_steppings, "7A" },
523 1.74 matt { CPU_ID_CORTEXA8R3, CPU_CLASS_CORTEX, "Cortex-A8 r3",
524 1.93 matt pN_steppings, "7A" },
525 1.114 kiyohara { CPU_ID_CORTEXA9R1, CPU_CLASS_CORTEX, "Cortex-A9 r1",
526 1.114 kiyohara pN_steppings, "7A" },
527 1.82 matt { CPU_ID_CORTEXA9R2, CPU_CLASS_CORTEX, "Cortex-A9 r2",
528 1.93 matt pN_steppings, "7A" },
529 1.82 matt { CPU_ID_CORTEXA9R3, CPU_CLASS_CORTEX, "Cortex-A9 r3",
530 1.93 matt pN_steppings, "7A" },
531 1.82 matt { CPU_ID_CORTEXA9R4, CPU_CLASS_CORTEX, "Cortex-A9 r4",
532 1.93 matt pN_steppings, "7A" },
533 1.131 tnn { CPU_ID_CORTEXA12R0, CPU_CLASS_CORTEX, "Cortex-A17(A12) r0", /* A12 was rebranded A17 */
534 1.130 tnn pN_steppings, "7A" },
535 1.82 matt { CPU_ID_CORTEXA15R2, CPU_CLASS_CORTEX, "Cortex-A15 r2",
536 1.93 matt pN_steppings, "7A" },
537 1.82 matt { CPU_ID_CORTEXA15R3, CPU_CLASS_CORTEX, "Cortex-A15 r3",
538 1.93 matt pN_steppings, "7A" },
539 1.126 jmcneill { CPU_ID_CORTEXA15R4, CPU_CLASS_CORTEX, "Cortex-A15 r4",
540 1.126 jmcneill pN_steppings, "7A" },
541 1.106 matt { CPU_ID_CORTEXA17R1, CPU_CLASS_CORTEX, "Cortex-A17 r1",
542 1.106 matt pN_steppings, "7A" },
543 1.116 matt { CPU_ID_CORTEXA35R0, CPU_CLASS_CORTEX, "Cortex-A35 r0",
544 1.116 matt pN_steppings, "8A" },
545 1.113 skrll { CPU_ID_CORTEXA53R0, CPU_CLASS_CORTEX, "Cortex-A53 r0",
546 1.113 skrll pN_steppings, "8A" },
547 1.113 skrll { CPU_ID_CORTEXA57R0, CPU_CLASS_CORTEX, "Cortex-A57 r0",
548 1.113 skrll pN_steppings, "8A" },
549 1.113 skrll { CPU_ID_CORTEXA57R1, CPU_CLASS_CORTEX, "Cortex-A57 r1",
550 1.113 skrll pN_steppings, "8A" },
551 1.113 skrll { CPU_ID_CORTEXA72R0, CPU_CLASS_CORTEX, "Cortex-A72 r0",
552 1.113 skrll pN_steppings, "8A" },
553 1.70 matt
554 1.94 rkujawa { CPU_ID_MV88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
555 1.94 rkujawa generic_steppings },
556 1.94 rkujawa { CPU_ID_ARM_88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
557 1.94 rkujawa generic_steppings },
558 1.94 rkujawa { CPU_ID_MV88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
559 1.94 rkujawa generic_steppings },
560 1.94 rkujawa { CPU_ID_ARM_88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
561 1.94 rkujawa generic_steppings },
562 1.94 rkujawa { CPU_ID_MV88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
563 1.94 rkujawa generic_steppings },
564 1.94 rkujawa { CPU_ID_ARM_88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
565 1.94 rkujawa generic_steppings },
566 1.94 rkujawa { CPU_ID_MV88SV584X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
567 1.94 rkujawa generic_steppings },
568 1.94 rkujawa
569 1.94 rkujawa
570 1.93 matt { 0, CPU_CLASS_NONE, NULL, NULL, "" }
571 1.1 matt };
572 1.1 matt
573 1.1 matt struct cpu_classtab {
574 1.9 thorpej const char *class_name;
575 1.9 thorpej const char *class_option;
576 1.1 matt };
577 1.1 matt
578 1.1 matt const struct cpu_classtab cpu_classes[] = {
579 1.74 matt [CPU_CLASS_NONE] = { "unknown", NULL },
580 1.74 matt [CPU_CLASS_ARM2] = { "ARM2", "CPU_ARM2" },
581 1.74 matt [CPU_CLASS_ARM2AS] = { "ARM2as", "CPU_ARM250" },
582 1.74 matt [CPU_CLASS_ARM3] = { "ARM3", "CPU_ARM3" },
583 1.74 matt [CPU_CLASS_ARM6] = { "ARM6", "CPU_ARM6" },
584 1.74 matt [CPU_CLASS_ARM7] = { "ARM7", "CPU_ARM7" },
585 1.74 matt [CPU_CLASS_ARM7TDMI] = { "ARM7TDMI", "CPU_ARM7TDMI" },
586 1.74 matt [CPU_CLASS_ARM8] = { "ARM8", "CPU_ARM8" },
587 1.74 matt [CPU_CLASS_ARM9TDMI] = { "ARM9TDMI", NULL },
588 1.74 matt [CPU_CLASS_ARM9ES] = { "ARM9E-S", "CPU_ARM9E" },
589 1.74 matt [CPU_CLASS_ARM9EJS] = { "ARM9EJ-S", "CPU_ARM9E" },
590 1.74 matt [CPU_CLASS_ARM10E] = { "ARM10E", "CPU_ARM10" },
591 1.74 matt [CPU_CLASS_ARM10EJ] = { "ARM10EJ", "CPU_ARM10" },
592 1.74 matt [CPU_CLASS_SA1] = { "SA-1", "CPU_SA110" },
593 1.74 matt [CPU_CLASS_XSCALE] = { "XScale", "CPU_XSCALE_..." },
594 1.74 matt [CPU_CLASS_ARM11J] = { "ARM11J", "CPU_ARM11" },
595 1.74 matt [CPU_CLASS_ARMV4] = { "ARMv4", "CPU_ARMV4" },
596 1.75 matt [CPU_CLASS_CORTEX] = { "Cortex", "CPU_CORTEX" },
597 1.94 rkujawa [CPU_CLASS_PJ4B] = { "Marvell", "CPU_PJ4B" },
598 1.1 matt };
599 1.1 matt
600 1.1 matt /*
601 1.47 wiz * Report the type of the specified arm processor. This uses the generic and
602 1.55 wiz * arm specific information in the CPU structure to identify the processor.
603 1.55 wiz * The remaining fields in the CPU structure are filled in appropriately.
604 1.1 matt */
605 1.1 matt
606 1.42 bjh21 static const char * const wtnames[] = {
607 1.12 thorpej "write-through",
608 1.12 thorpej "write-back",
609 1.12 thorpej "write-back",
610 1.12 thorpej "**unknown 3**",
611 1.12 thorpej "**unknown 4**",
612 1.12 thorpej "write-back-locking", /* XXX XScale-specific? */
613 1.12 thorpej "write-back-locking-A",
614 1.12 thorpej "write-back-locking-B",
615 1.12 thorpej "**unknown 8**",
616 1.12 thorpej "**unknown 9**",
617 1.12 thorpej "**unknown 10**",
618 1.12 thorpej "**unknown 11**",
619 1.107 jmcneill "write-back",
620 1.102 matt "write-back-locking-line",
621 1.57 rearnsha "write-back-locking-C",
622 1.86 matt "write-back-locking-D",
623 1.12 thorpej };
624 1.12 thorpej
625 1.86 matt static void
626 1.86 matt print_cache_info(device_t dv, struct arm_cache_info *info, u_int level)
627 1.86 matt {
628 1.86 matt if (info->cache_unified) {
629 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way %s L%u %cI%cT Unified cache\n",
630 1.86 matt info->dcache_size / 1024,
631 1.86 matt info->dcache_line_size, info->dcache_ways,
632 1.100 matt wtnames[info->cache_type], level + 1,
633 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
634 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
635 1.86 matt } else {
636 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way L%u %cI%cT Instruction cache\n",
637 1.86 matt info->icache_size / 1024,
638 1.100 matt info->icache_line_size, info->icache_ways, level + 1,
639 1.100 matt info->icache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
640 1.100 matt info->icache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
641 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way %s L%u %cI%cT Data cache\n",
642 1.122 skrll info->dcache_size / 1024,
643 1.86 matt info->dcache_line_size, info->dcache_ways,
644 1.100 matt wtnames[info->cache_type], level + 1,
645 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
646 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
647 1.86 matt }
648 1.86 matt }
649 1.86 matt
650 1.104 matt static enum cpu_class
651 1.104 matt identify_arm_model(uint32_t cpuid, char *buf, size_t len)
652 1.104 matt {
653 1.104 matt enum cpu_class cpu_class = CPU_CLASS_NONE;
654 1.104 matt for (const struct cpuidtab *id = cpuids; id->cpuid != 0; id++) {
655 1.104 matt if (id->cpuid == (cpuid & CPU_ID_CPU_MASK)) {
656 1.104 matt const char *steppingstr =
657 1.104 matt id->cpu_steppings[cpuid & CPU_ID_REVISION_MASK];
658 1.104 matt cpu_arch = id->cpu_arch;
659 1.104 matt cpu_class = id->cpu_class;
660 1.104 matt snprintf(buf, len, "%s%s%s (%s V%s core)",
661 1.104 matt id->cpu_classname,
662 1.104 matt steppingstr[0] == '*' ? "" : " ",
663 1.104 matt &steppingstr[steppingstr[0] == '*'],
664 1.104 matt cpu_classes[cpu_class].class_name,
665 1.104 matt cpu_arch);
666 1.104 matt return cpu_class;
667 1.104 matt }
668 1.104 matt }
669 1.104 matt
670 1.104 matt snprintf(buf, len, "unknown CPU (ID = 0x%x)", cpuid);
671 1.104 matt return cpu_class;
672 1.104 matt }
673 1.104 matt
674 1.1 matt void
675 1.84 matt identify_arm_cpu(device_t dv, struct cpu_info *ci)
676 1.1 matt {
677 1.104 matt const uint32_t arm_cpuid = ci->ci_arm_cpuid;
678 1.85 matt const char * const xname = device_xname(dv);
679 1.104 matt char model[128];
680 1.1 matt
681 1.104 matt if (arm_cpuid == 0) {
682 1.49 thorpej aprint_error("Processor failed probe - no CPU ID\n");
683 1.1 matt return;
684 1.1 matt }
685 1.1 matt
686 1.104 matt const enum cpu_class cpu_class = identify_arm_model(arm_cpuid,
687 1.104 matt model, sizeof(model));
688 1.104 matt if (ci->ci_cpuid == 0) {
689 1.104 matt cpu_setmodel("%s", model);
690 1.104 matt }
691 1.1 matt
692 1.85 matt if (ci->ci_data.cpu_cc_freq != 0) {
693 1.105 reinoud char freqbuf[10];
694 1.85 matt humanize_number(freqbuf, sizeof(freqbuf), ci->ci_data.cpu_cc_freq,
695 1.85 matt "Hz", 1000);
696 1.85 matt
697 1.104 matt aprint_naive(": %s %s\n", freqbuf, model);
698 1.104 matt aprint_normal(": %s %s\n", freqbuf, model);
699 1.85 matt } else {
700 1.104 matt aprint_naive(": %s\n", model);
701 1.104 matt aprint_normal(": %s\n", model);
702 1.85 matt }
703 1.29 bjh21
704 1.132 skrll aprint_debug_dev(dv, "midr: %#x\n", arm_cpuid);
705 1.132 skrll
706 1.85 matt aprint_normal("%s:", xname);
707 1.29 bjh21
708 1.19 bjh21 switch (cpu_class) {
709 1.1 matt case CPU_CLASS_ARM6:
710 1.1 matt case CPU_CLASS_ARM7:
711 1.3 chris case CPU_CLASS_ARM7TDMI:
712 1.1 matt case CPU_CLASS_ARM8:
713 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IDC_ENABLE) == 0)
714 1.49 thorpej aprint_normal(" IDC disabled");
715 1.1 matt else
716 1.49 thorpej aprint_normal(" IDC enabled");
717 1.1 matt break;
718 1.6 rearnsha case CPU_CLASS_ARM9TDMI:
719 1.64 christos case CPU_CLASS_ARM9ES:
720 1.64 christos case CPU_CLASS_ARM9EJS:
721 1.53 rearnsha case CPU_CLASS_ARM10E:
722 1.57 rearnsha case CPU_CLASS_ARM10EJ:
723 1.1 matt case CPU_CLASS_SA1:
724 1.4 matt case CPU_CLASS_XSCALE:
725 1.58 rearnsha case CPU_CLASS_ARM11J:
726 1.71 matt case CPU_CLASS_ARMV4:
727 1.74 matt case CPU_CLASS_CORTEX:
728 1.94 rkujawa case CPU_CLASS_PJ4B:
729 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_DC_ENABLE) == 0)
730 1.49 thorpej aprint_normal(" DC disabled");
731 1.1 matt else
732 1.49 thorpej aprint_normal(" DC enabled");
733 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IC_ENABLE) == 0)
734 1.49 thorpej aprint_normal(" IC disabled");
735 1.1 matt else
736 1.49 thorpej aprint_normal(" IC enabled");
737 1.1 matt break;
738 1.19 bjh21 default:
739 1.19 bjh21 break;
740 1.1 matt }
741 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_WBUF_ENABLE) == 0)
742 1.49 thorpej aprint_normal(" WB disabled");
743 1.1 matt else
744 1.49 thorpej aprint_normal(" WB enabled");
745 1.1 matt
746 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_LABT_ENABLE)
747 1.49 thorpej aprint_normal(" LABT");
748 1.1 matt else
749 1.49 thorpej aprint_normal(" EABT");
750 1.1 matt
751 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_BPRD_ENABLE)
752 1.49 thorpej aprint_normal(" branch prediction enabled");
753 1.1 matt
754 1.49 thorpej aprint_normal("\n");
755 1.1 matt
756 1.104 matt if (CPU_ID_CORTEX_P(arm_cpuid) || CPU_ID_ARM11_P(arm_cpuid) || CPU_ID_MV88SV58XX_P(arm_cpuid)) {
757 1.87 matt identify_features(dv);
758 1.87 matt }
759 1.92 matt
760 1.12 thorpej /* Print cache info. */
761 1.86 matt if (arm_pcache.icache_line_size != 0 || arm_pcache.dcache_line_size != 0) {
762 1.86 matt print_cache_info(dv, &arm_pcache, 0);
763 1.86 matt }
764 1.86 matt if (arm_scache.icache_line_size != 0 || arm_scache.dcache_line_size != 0) {
765 1.86 matt print_cache_info(dv, &arm_scache, 1);
766 1.12 thorpej }
767 1.12 thorpej
768 1.1 matt
769 1.19 bjh21 switch (cpu_class) {
770 1.1 matt #ifdef CPU_ARM6
771 1.1 matt case CPU_CLASS_ARM6:
772 1.1 matt #endif
773 1.1 matt #ifdef CPU_ARM7
774 1.1 matt case CPU_CLASS_ARM7:
775 1.1 matt #endif
776 1.3 chris #ifdef CPU_ARM7TDMI
777 1.3 chris case CPU_CLASS_ARM7TDMI:
778 1.122 skrll #endif
779 1.1 matt #ifdef CPU_ARM8
780 1.1 matt case CPU_CLASS_ARM8:
781 1.6 rearnsha #endif
782 1.6 rearnsha #ifdef CPU_ARM9
783 1.6 rearnsha case CPU_CLASS_ARM9TDMI:
784 1.53 rearnsha #endif
785 1.77 kiyohara #if defined(CPU_ARM9E) || defined(CPU_SHEEVA)
786 1.64 christos case CPU_CLASS_ARM9ES:
787 1.64 christos case CPU_CLASS_ARM9EJS:
788 1.64 christos #endif
789 1.53 rearnsha #ifdef CPU_ARM10
790 1.53 rearnsha case CPU_CLASS_ARM10E:
791 1.57 rearnsha case CPU_CLASS_ARM10EJ:
792 1.1 matt #endif
793 1.37 ichiro #if defined(CPU_SA110) || defined(CPU_SA1100) || \
794 1.37 ichiro defined(CPU_SA1110) || defined(CPU_IXP12X0)
795 1.1 matt case CPU_CLASS_SA1:
796 1.4 matt #endif
797 1.35 thorpej #if defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
798 1.59 bsh defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425)
799 1.4 matt case CPU_CLASS_XSCALE:
800 1.1 matt #endif
801 1.68 matt #if defined(CPU_ARM11)
802 1.58 rearnsha case CPU_CLASS_ARM11J:
803 1.76 matt #endif
804 1.76 matt #if defined(CPU_CORTEX)
805 1.74 matt case CPU_CLASS_CORTEX:
806 1.58 rearnsha #endif
807 1.94 rkujawa #if defined(CPU_PJ4B)
808 1.94 rkujawa case CPU_CLASS_PJ4B:
809 1.94 rkujawa #endif
810 1.71 matt #if defined(CPU_FA526)
811 1.71 matt case CPU_CLASS_ARMV4:
812 1.71 matt #endif
813 1.1 matt break;
814 1.1 matt default:
815 1.85 matt if (cpu_classes[cpu_class].class_option == NULL) {
816 1.85 matt aprint_error_dev(dv, "%s does not fully support this CPU.\n",
817 1.85 matt ostype);
818 1.85 matt } else {
819 1.85 matt aprint_error_dev(dv, "This kernel does not fully support "
820 1.85 matt "this CPU.\n");
821 1.85 matt aprint_normal_dev(dv, "Recompile with \"options %s\" to "
822 1.85 matt "correct this.\n", cpu_classes[cpu_class].class_option);
823 1.1 matt }
824 1.1 matt break;
825 1.1 matt }
826 1.43 bjh21 }
827 1.1 matt
828 1.92 matt extern int cpu_instruction_set_attributes[6];
829 1.92 matt extern int cpu_memory_model_features[4];
830 1.92 matt extern int cpu_processor_features[2];
831 1.92 matt extern int cpu_simd_present;
832 1.92 matt extern int cpu_simdex_present;
833 1.92 matt
834 1.85 matt void
835 1.85 matt identify_features(device_t dv)
836 1.85 matt {
837 1.92 matt cpu_instruction_set_attributes[0] = armreg_isar0_read();
838 1.92 matt cpu_instruction_set_attributes[1] = armreg_isar1_read();
839 1.92 matt cpu_instruction_set_attributes[2] = armreg_isar2_read();
840 1.92 matt cpu_instruction_set_attributes[3] = armreg_isar3_read();
841 1.92 matt cpu_instruction_set_attributes[4] = armreg_isar4_read();
842 1.92 matt cpu_instruction_set_attributes[5] = armreg_isar5_read();
843 1.92 matt
844 1.99 matt cpu_hwdiv_present =
845 1.99 matt ((cpu_instruction_set_attributes[0] >> 24) & 0x0f) >= 2;
846 1.92 matt cpu_simd_present =
847 1.92 matt ((cpu_instruction_set_attributes[3] >> 4) & 0x0f) >= 3;
848 1.92 matt cpu_simdex_present = cpu_simd_present
849 1.92 matt && ((cpu_instruction_set_attributes[1] >> 12) & 0x0f) >= 2;
850 1.101 matt cpu_synchprim_present =
851 1.101 matt ((cpu_instruction_set_attributes[3] >> 8) & 0xf0)
852 1.101 matt | ((cpu_instruction_set_attributes[4] >> 20) & 0x0f);
853 1.92 matt
854 1.92 matt cpu_memory_model_features[0] = armreg_mmfr0_read();
855 1.92 matt cpu_memory_model_features[1] = armreg_mmfr1_read();
856 1.92 matt cpu_memory_model_features[2] = armreg_mmfr2_read();
857 1.92 matt cpu_memory_model_features[3] = armreg_mmfr3_read();
858 1.85 matt
859 1.104 matt #if 0
860 1.92 matt if (__SHIFTOUT(cpu_memory_model_features[3], __BITS(23,20))) {
861 1.87 matt /*
862 1.87 matt * Updates to the translation tables do not require a clean
863 1.92 matt * to the point of unification to ensure visibility by
864 1.92 matt * subsequent translation table walks.
865 1.87 matt */
866 1.87 matt pmap_needs_pte_sync = 0;
867 1.87 matt }
868 1.104 matt #endif
869 1.87 matt
870 1.92 matt cpu_processor_features[0] = armreg_pfr0_read();
871 1.92 matt cpu_processor_features[1] = armreg_pfr1_read();
872 1.85 matt
873 1.132 skrll aprint_debug_dev(dv, "sctlr: %#x\n", armreg_sctlr_read());
874 1.132 skrll aprint_debug_dev(dv, "actlr: %#x\n", armreg_auxctl_read());
875 1.111 jmcneill aprint_debug_dev(dv, "revidr: %#x\n", armreg_revidr_read());
876 1.108 matt #ifdef MULTIPROCESSOR
877 1.132 skrll aprint_debug_dev(dv, "mpidr: %#x\n", armreg_mpidr_read());
878 1.108 matt #endif
879 1.111 jmcneill aprint_debug_dev(dv,
880 1.85 matt "isar: [0]=%#x [1]=%#x [2]=%#x [3]=%#x, [4]=%#x, [5]=%#x\n",
881 1.92 matt cpu_instruction_set_attributes[0],
882 1.92 matt cpu_instruction_set_attributes[1],
883 1.92 matt cpu_instruction_set_attributes[2],
884 1.92 matt cpu_instruction_set_attributes[3],
885 1.92 matt cpu_instruction_set_attributes[4],
886 1.92 matt cpu_instruction_set_attributes[5]);
887 1.111 jmcneill aprint_debug_dev(dv,
888 1.85 matt "mmfr: [0]=%#x [1]=%#x [2]=%#x [3]=%#x\n",
889 1.92 matt cpu_memory_model_features[0], cpu_memory_model_features[1],
890 1.92 matt cpu_memory_model_features[2], cpu_memory_model_features[3]);
891 1.111 jmcneill aprint_debug_dev(dv,
892 1.85 matt "pfr: [0]=%#x [1]=%#x\n",
893 1.92 matt cpu_processor_features[0], cpu_processor_features[1]);
894 1.85 matt }
895