cpu.c revision 1.145 1 1.145 skrll /* $NetBSD: cpu.c,v 1.145 2020/06/20 07:10:36 skrll Exp $ */
2 1.1 matt
3 1.1 matt /*
4 1.1 matt * Copyright (c) 1995 Mark Brinicombe.
5 1.1 matt * Copyright (c) 1995 Brini.
6 1.1 matt * All rights reserved.
7 1.1 matt *
8 1.1 matt * Redistribution and use in source and binary forms, with or without
9 1.1 matt * modification, are permitted provided that the following conditions
10 1.1 matt * are met:
11 1.1 matt * 1. Redistributions of source code must retain the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer.
13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer in the
15 1.1 matt * documentation and/or other materials provided with the distribution.
16 1.1 matt * 3. All advertising materials mentioning features or use of this software
17 1.1 matt * must display the following acknowledgement:
18 1.1 matt * This product includes software developed by Brini.
19 1.1 matt * 4. The name of the company nor the name of the author may be used to
20 1.1 matt * endorse or promote products derived from this software without specific
21 1.1 matt * prior written permission.
22 1.1 matt *
23 1.1 matt * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
24 1.1 matt * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25 1.1 matt * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 matt * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
27 1.1 matt * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 1.1 matt * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29 1.1 matt * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 matt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 matt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 matt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 matt * SUCH DAMAGE.
34 1.1 matt *
35 1.1 matt * RiscBSD kernel project
36 1.1 matt *
37 1.1 matt * cpu.c
38 1.1 matt *
39 1.55 wiz * Probing and configuration for the master CPU
40 1.1 matt *
41 1.1 matt * Created : 10/10/95
42 1.1 matt */
43 1.1 matt
44 1.1 matt #include "opt_armfpe.h"
45 1.118 skrll #include "opt_cputypes.h"
46 1.51 martin #include "opt_multiprocessor.h"
47 1.1 matt
48 1.119 skrll #include <sys/cdefs.h>
49 1.145 skrll __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.145 2020/06/20 07:10:36 skrll Exp $");
50 1.119 skrll
51 1.1 matt #include <sys/param.h>
52 1.145 skrll
53 1.85 matt #include <sys/conf.h>
54 1.85 matt #include <sys/cpu.h>
55 1.1 matt #include <sys/device.h>
56 1.85 matt #include <sys/kmem.h>
57 1.1 matt #include <sys/proc.h>
58 1.144 skrll #include <sys/reboot.h>
59 1.120 skrll #include <sys/systm.h>
60 1.85 matt
61 1.1 matt #include <uvm/uvm_extern.h>
62 1.33 thorpej
63 1.97 matt #include <arm/locore.h>
64 1.10 thorpej #include <arm/undefined.h>
65 1.140 mrg #include <arm/cpu_topology.h>
66 1.10 thorpej
67 1.93 matt extern const char *cpu_arch;
68 1.1 matt
69 1.85 matt #ifdef MULTIPROCESSOR
70 1.129 skrll #ifdef MPDEBUG
71 1.104 matt uint32_t arm_cpu_marker[2] __cacheline_aligned = { 0, 0 };
72 1.129 skrll #endif
73 1.129 skrll
74 1.85 matt #endif
75 1.85 matt
76 1.1 matt /* Prototypes */
77 1.104 matt void identify_arm_cpu(device_t, struct cpu_info *);
78 1.104 matt void identify_cortex_caches(device_t);
79 1.104 matt void identify_features(device_t);
80 1.1 matt
81 1.1 matt /*
82 1.25 bjh21 * Identify the master (boot) CPU
83 1.1 matt */
84 1.122 skrll
85 1.1 matt void
86 1.85 matt cpu_attach(device_t dv, cpuid_t id)
87 1.1 matt {
88 1.86 matt const char * const xname = device_xname(dv);
89 1.125 skrll const int unit = device_unit(dv);
90 1.85 matt struct cpu_info *ci;
91 1.85 matt
92 1.125 skrll if (unit == 0) {
93 1.85 matt ci = curcpu();
94 1.27 reinoud
95 1.123 skrll /* Read SCTLR from cpu */
96 1.123 skrll ci->ci_ctrl = cpu_control(0, 0);
97 1.123 skrll
98 1.85 matt /* Get the CPU ID from coprocessor 15 */
99 1.85 matt
100 1.125 skrll ci->ci_cpuid = id;
101 1.112 christos ci->ci_arm_cpuid = cpu_idnum();
102 1.85 matt ci->ci_arm_cputype = ci->ci_arm_cpuid & CPU_ID_CPU_MASK;
103 1.85 matt ci->ci_arm_cpurev = ci->ci_arm_cpuid & CPU_ID_REVISION_MASK;
104 1.85 matt } else {
105 1.85 matt #ifdef MULTIPROCESSOR
106 1.144 skrll if ((boothowto & RB_MD1) != 0) {
107 1.144 skrll aprint_naive("\n");
108 1.144 skrll aprint_normal(": multiprocessor boot disabled\n");
109 1.144 skrll return;
110 1.144 skrll }
111 1.144 skrll
112 1.144 skrll KASSERT(unit < MAXCPUS);
113 1.144 skrll ci = &cpu_info_store[unit];
114 1.144 skrll
115 1.125 skrll KASSERT(cpu_info[unit] == NULL);
116 1.85 matt ci->ci_cpl = IPL_HIGH;
117 1.85 matt ci->ci_cpuid = id;
118 1.144 skrll ci->ci_data.cpu_cc_freq = cpu_info_store[0].ci_data.cpu_cc_freq;
119 1.125 skrll
120 1.144 skrll ci->ci_undefsave[2] = cpu_info_store[0].ci_undefsave[2];
121 1.125 skrll
122 1.125 skrll cpu_info[unit] = ci;
123 1.133 jmcneill if (cpu_hatched_p(unit) == false) {
124 1.85 matt ci->ci_dev = dv;
125 1.85 matt dv->dv_private = ci;
126 1.85 matt aprint_naive(": disabled\n");
127 1.85 matt aprint_normal(": disabled (unresponsive)\n");
128 1.85 matt return;
129 1.85 matt }
130 1.85 matt #else
131 1.85 matt aprint_naive(": disabled\n");
132 1.85 matt aprint_normal(": disabled (uniprocessor kernel)\n");
133 1.85 matt return;
134 1.85 matt #endif
135 1.85 matt }
136 1.23 bjh21
137 1.85 matt ci->ci_dev = dv;
138 1.85 matt dv->dv_private = ci;
139 1.1 matt
140 1.140 mrg arm_cpu_do_topology(ci);
141 1.137 jmcneill
142 1.85 matt evcnt_attach_dynamic(&ci->ci_arm700bugcount, EVCNT_TYPE_MISC,
143 1.86 matt NULL, xname, "arm700swibug");
144 1.86 matt
145 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_0], EVCNT_TYPE_TRAP,
146 1.86 matt NULL, xname, "vector abort");
147 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_1], EVCNT_TYPE_TRAP,
148 1.86 matt NULL, xname, "terminal abort");
149 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_0], EVCNT_TYPE_TRAP,
150 1.86 matt NULL, xname, "external linefetch abort (S)");
151 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_1], EVCNT_TYPE_TRAP,
152 1.86 matt NULL, xname, "external linefetch abort (P)");
153 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_2], EVCNT_TYPE_TRAP,
154 1.86 matt NULL, xname, "external non-linefetch abort (S)");
155 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_3], EVCNT_TYPE_TRAP,
156 1.86 matt NULL, xname, "external non-linefetch abort (P)");
157 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL1], EVCNT_TYPE_TRAP,
158 1.86 matt NULL, xname, "external translation abort (L1)");
159 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL2], EVCNT_TYPE_TRAP,
160 1.86 matt NULL, xname, "external translation abort (L2)");
161 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_0], EVCNT_TYPE_TRAP,
162 1.86 matt NULL, xname, "alignment abort (0)");
163 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_1], EVCNT_TYPE_TRAP,
164 1.86 matt NULL, xname, "alignment abort (1)");
165 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_S], EVCNT_TYPE_TRAP,
166 1.86 matt NULL, xname, "translation abort (S)");
167 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_P], EVCNT_TYPE_TRAP,
168 1.86 matt NULL, xname, "translation abort (P)");
169 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_S], EVCNT_TYPE_TRAP,
170 1.86 matt NULL, xname, "domain abort (S)");
171 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_P], EVCNT_TYPE_TRAP,
172 1.86 matt NULL, xname, "domain abort (P)");
173 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_S], EVCNT_TYPE_TRAP,
174 1.86 matt NULL, xname, "permission abort (S)");
175 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_P], EVCNT_TYPE_TRAP,
176 1.86 matt NULL, xname, "permission abort (P)");
177 1.104 matt evcnt_attach_dynamic_nozero(&ci->ci_und_ev, EVCNT_TYPE_TRAP,
178 1.104 matt NULL, xname, "undefined insn traps");
179 1.104 matt evcnt_attach_dynamic_nozero(&ci->ci_und_cp15_ev, EVCNT_TYPE_TRAP,
180 1.104 matt NULL, xname, "undefined cp15 insn traps");
181 1.1 matt
182 1.85 matt #ifdef MULTIPROCESSOR
183 1.85 matt /*
184 1.85 matt * and we are done if this is a secondary processor.
185 1.85 matt */
186 1.125 skrll if (unit != 0) {
187 1.104 matt aprint_naive("\n");
188 1.104 matt aprint_normal("\n");
189 1.85 matt mi_cpu_attach(ci);
190 1.104 matt #ifdef ARM_MMU_EXTENDED
191 1.104 matt pmap_tlb_info_attach(&pmap_tlb0_info, ci);
192 1.104 matt #endif
193 1.85 matt return;
194 1.85 matt }
195 1.85 matt #endif
196 1.1 matt
197 1.85 matt identify_arm_cpu(dv, ci);
198 1.1 matt
199 1.85 matt #ifdef CPU_STRONGARM
200 1.85 matt if (ci->ci_arm_cputype == CPU_ID_SA110 &&
201 1.85 matt ci->ci_arm_cpurev < 3) {
202 1.85 matt aprint_normal_dev(dv, "SA-110 with bugged STM^ instruction\n");
203 1.1 matt }
204 1.85 matt #endif
205 1.1 matt
206 1.1 matt #ifdef CPU_ARM8
207 1.85 matt if ((ci->ci_arm_cpuid & CPU_ID_CPU_MASK) == CPU_ID_ARM810) {
208 1.1 matt int clock = arm8_clock_config(0, 0);
209 1.1 matt char *fclk;
210 1.85 matt aprint_normal_dev(dv, "ARM810 cp15=%02x", clock);
211 1.49 thorpej aprint_normal(" clock:%s", (clock & 1) ? " dynamic" : "");
212 1.49 thorpej aprint_normal("%s", (clock & 2) ? " sync" : "");
213 1.1 matt switch ((clock >> 2) & 3) {
214 1.15 bjh21 case 0:
215 1.1 matt fclk = "bus clock";
216 1.1 matt break;
217 1.15 bjh21 case 1:
218 1.1 matt fclk = "ref clock";
219 1.1 matt break;
220 1.15 bjh21 case 3:
221 1.1 matt fclk = "pll";
222 1.1 matt break;
223 1.15 bjh21 default:
224 1.1 matt fclk = "illegal";
225 1.1 matt break;
226 1.1 matt }
227 1.49 thorpej aprint_normal(" fclk source=%s\n", fclk);
228 1.1 matt }
229 1.1 matt #endif
230 1.1 matt
231 1.104 matt vfp_attach(ci); /* XXX SMP */
232 1.1 matt }
233 1.1 matt
234 1.19 bjh21 enum cpu_class {
235 1.19 bjh21 CPU_CLASS_NONE,
236 1.19 bjh21 CPU_CLASS_ARM2,
237 1.19 bjh21 CPU_CLASS_ARM2AS,
238 1.19 bjh21 CPU_CLASS_ARM3,
239 1.19 bjh21 CPU_CLASS_ARM6,
240 1.19 bjh21 CPU_CLASS_ARM7,
241 1.19 bjh21 CPU_CLASS_ARM7TDMI,
242 1.19 bjh21 CPU_CLASS_ARM8,
243 1.19 bjh21 CPU_CLASS_ARM9TDMI,
244 1.19 bjh21 CPU_CLASS_ARM9ES,
245 1.64 christos CPU_CLASS_ARM9EJS,
246 1.53 rearnsha CPU_CLASS_ARM10E,
247 1.57 rearnsha CPU_CLASS_ARM10EJ,
248 1.19 bjh21 CPU_CLASS_SA1,
249 1.58 rearnsha CPU_CLASS_XSCALE,
250 1.70 matt CPU_CLASS_ARM11J,
251 1.70 matt CPU_CLASS_ARMV4,
252 1.74 matt CPU_CLASS_CORTEX,
253 1.94 rkujawa CPU_CLASS_PJ4B,
254 1.19 bjh21 };
255 1.19 bjh21
256 1.42 bjh21 static const char * const generic_steppings[16] = {
257 1.14 bjh21 "rev 0", "rev 1", "rev 2", "rev 3",
258 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
259 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
260 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
261 1.14 bjh21 };
262 1.14 bjh21
263 1.68 matt static const char * const pN_steppings[16] = {
264 1.68 matt "*p0", "*p1", "*p2", "*p3", "*p4", "*p5", "*p6", "*p7",
265 1.68 matt "*p8", "*p9", "*p10", "*p11", "*p12", "*p13", "*p14", "*p15",
266 1.68 matt };
267 1.68 matt
268 1.42 bjh21 static const char * const sa110_steppings[16] = {
269 1.14 bjh21 "rev 0", "step J", "step K", "step S",
270 1.14 bjh21 "step T", "rev 5", "rev 6", "rev 7",
271 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
272 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
273 1.14 bjh21 };
274 1.14 bjh21
275 1.42 bjh21 static const char * const sa1100_steppings[16] = {
276 1.14 bjh21 "rev 0", "step B", "step C", "rev 3",
277 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
278 1.14 bjh21 "step D", "step E", "rev 10" "step G",
279 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
280 1.14 bjh21 };
281 1.14 bjh21
282 1.42 bjh21 static const char * const sa1110_steppings[16] = {
283 1.14 bjh21 "step A-0", "rev 1", "rev 2", "rev 3",
284 1.14 bjh21 "step B-0", "step B-1", "step B-2", "step B-3",
285 1.14 bjh21 "step B-4", "step B-5", "rev 10", "rev 11",
286 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
287 1.13 thorpej };
288 1.13 thorpej
289 1.42 bjh21 static const char * const ixp12x0_steppings[16] = {
290 1.37 ichiro "(IXP1200 step A)", "(IXP1200 step B)",
291 1.37 ichiro "rev 2", "(IXP1200 step C)",
292 1.37 ichiro "(IXP1200 step D)", "(IXP1240/1250 step A)",
293 1.37 ichiro "(IXP1240 step B)", "(IXP1250 step B)",
294 1.36 thorpej "rev 8", "rev 9", "rev 10", "rev 11",
295 1.36 thorpej "rev 12", "rev 13", "rev 14", "rev 15",
296 1.36 thorpej };
297 1.36 thorpej
298 1.42 bjh21 static const char * const xscale_steppings[16] = {
299 1.14 bjh21 "step A-0", "step A-1", "step B-0", "step C-0",
300 1.40 briggs "step D-0", "rev 5", "rev 6", "rev 7",
301 1.40 briggs "rev 8", "rev 9", "rev 10", "rev 11",
302 1.40 briggs "rev 12", "rev 13", "rev 14", "rev 15",
303 1.40 briggs };
304 1.40 briggs
305 1.42 bjh21 static const char * const i80321_steppings[16] = {
306 1.40 briggs "step A-0", "step B-0", "rev 2", "rev 3",
307 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
308 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
309 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
310 1.13 thorpej };
311 1.13 thorpej
312 1.60 nonaka static const char * const i80219_steppings[16] = {
313 1.60 nonaka "step A-0", "rev 1", "rev 2", "rev 3",
314 1.60 nonaka "rev 4", "rev 5", "rev 6", "rev 7",
315 1.60 nonaka "rev 8", "rev 9", "rev 10", "rev 11",
316 1.60 nonaka "rev 12", "rev 13", "rev 14", "rev 15",
317 1.60 nonaka };
318 1.60 nonaka
319 1.56 bsh /* Steppings for PXA2[15]0 */
320 1.42 bjh21 static const char * const pxa2x0_steppings[16] = {
321 1.35 thorpej "step A-0", "step A-1", "step B-0", "step B-1",
322 1.48 rjs "step B-2", "step C-0", "rev 6", "rev 7",
323 1.35 thorpej "rev 8", "rev 9", "rev 10", "rev 11",
324 1.35 thorpej "rev 12", "rev 13", "rev 14", "rev 15",
325 1.35 thorpej };
326 1.35 thorpej
327 1.56 bsh /* Steppings for PXA255/26x.
328 1.122 skrll * rev 5: PXA26x B0, rev 6: PXA255 A0
329 1.56 bsh */
330 1.56 bsh static const char * const pxa255_steppings[16] = {
331 1.56 bsh "rev 0", "rev 1", "rev 2", "step A-0",
332 1.56 bsh "rev 4", "step B-0", "step A-0", "rev 7",
333 1.56 bsh "rev 8", "rev 9", "rev 10", "rev 11",
334 1.56 bsh "rev 12", "rev 13", "rev 14", "rev 15",
335 1.56 bsh };
336 1.56 bsh
337 1.59 bsh /* Stepping for PXA27x */
338 1.59 bsh static const char * const pxa27x_steppings[16] = {
339 1.59 bsh "step A-0", "step A-1", "step B-0", "step B-1",
340 1.59 bsh "step C-0", "rev 5", "rev 6", "rev 7",
341 1.59 bsh "rev 8", "rev 9", "rev 10", "rev 11",
342 1.59 bsh "rev 12", "rev 13", "rev 14", "rev 15",
343 1.59 bsh };
344 1.59 bsh
345 1.50 ichiro static const char * const ixp425_steppings[16] = {
346 1.50 ichiro "step 0", "rev 1", "rev 2", "rev 3",
347 1.50 ichiro "rev 4", "rev 5", "rev 6", "rev 7",
348 1.50 ichiro "rev 8", "rev 9", "rev 10", "rev 11",
349 1.50 ichiro "rev 12", "rev 13", "rev 14", "rev 15",
350 1.50 ichiro };
351 1.50 ichiro
352 1.1 matt struct cpuidtab {
353 1.88 skrll uint32_t cpuid;
354 1.1 matt enum cpu_class cpu_class;
355 1.72 mrg const char *cpu_classname;
356 1.42 bjh21 const char * const *cpu_steppings;
357 1.93 matt char cpu_arch[8];
358 1.1 matt };
359 1.1 matt
360 1.1 matt const struct cpuidtab cpuids[] = {
361 1.13 thorpej { CPU_ID_ARM2, CPU_CLASS_ARM2, "ARM2",
362 1.93 matt generic_steppings, "2" },
363 1.13 thorpej { CPU_ID_ARM250, CPU_CLASS_ARM2AS, "ARM250",
364 1.93 matt generic_steppings, "2" },
365 1.13 thorpej
366 1.13 thorpej { CPU_ID_ARM3, CPU_CLASS_ARM3, "ARM3",
367 1.93 matt generic_steppings, "2A" },
368 1.13 thorpej
369 1.13 thorpej { CPU_ID_ARM600, CPU_CLASS_ARM6, "ARM600",
370 1.93 matt generic_steppings, "3" },
371 1.13 thorpej { CPU_ID_ARM610, CPU_CLASS_ARM6, "ARM610",
372 1.93 matt generic_steppings, "3" },
373 1.13 thorpej { CPU_ID_ARM620, CPU_CLASS_ARM6, "ARM620",
374 1.93 matt generic_steppings, "3" },
375 1.13 thorpej
376 1.13 thorpej { CPU_ID_ARM700, CPU_CLASS_ARM7, "ARM700",
377 1.93 matt generic_steppings, "3" },
378 1.13 thorpej { CPU_ID_ARM710, CPU_CLASS_ARM7, "ARM710",
379 1.93 matt generic_steppings, "3" },
380 1.13 thorpej { CPU_ID_ARM7500, CPU_CLASS_ARM7, "ARM7500",
381 1.93 matt generic_steppings, "3" },
382 1.13 thorpej { CPU_ID_ARM710A, CPU_CLASS_ARM7, "ARM710a",
383 1.93 matt generic_steppings, "3" },
384 1.13 thorpej { CPU_ID_ARM7500FE, CPU_CLASS_ARM7, "ARM7500FE",
385 1.93 matt generic_steppings, "3" },
386 1.93 matt
387 1.93 matt { CPU_ID_ARM810, CPU_CLASS_ARM8, "ARM810",
388 1.93 matt generic_steppings, "4" },
389 1.93 matt
390 1.93 matt { CPU_ID_SA110, CPU_CLASS_SA1, "SA-110",
391 1.93 matt sa110_steppings, "4" },
392 1.93 matt { CPU_ID_SA1100, CPU_CLASS_SA1, "SA-1100",
393 1.93 matt sa1100_steppings, "4" },
394 1.93 matt { CPU_ID_SA1110, CPU_CLASS_SA1, "SA-1110",
395 1.93 matt sa1110_steppings, "4" },
396 1.93 matt
397 1.93 matt { CPU_ID_FA526, CPU_CLASS_ARMV4, "FA526",
398 1.93 matt generic_steppings, "4" },
399 1.93 matt
400 1.93 matt { CPU_ID_IXP1200, CPU_CLASS_SA1, "IXP1200",
401 1.93 matt ixp12x0_steppings, "4" },
402 1.93 matt
403 1.13 thorpej { CPU_ID_ARM710T, CPU_CLASS_ARM7TDMI, "ARM710T",
404 1.93 matt generic_steppings, "4T" },
405 1.13 thorpej { CPU_ID_ARM720T, CPU_CLASS_ARM7TDMI, "ARM720T",
406 1.93 matt generic_steppings, "4T" },
407 1.13 thorpej { CPU_ID_ARM740T8K, CPU_CLASS_ARM7TDMI, "ARM740T (8 KB cache)",
408 1.93 matt generic_steppings, "4T" },
409 1.13 thorpej { CPU_ID_ARM740T4K, CPU_CLASS_ARM7TDMI, "ARM740T (4 KB cache)",
410 1.93 matt generic_steppings, "4T" },
411 1.13 thorpej { CPU_ID_ARM920T, CPU_CLASS_ARM9TDMI, "ARM920T",
412 1.93 matt generic_steppings, "4T" },
413 1.13 thorpej { CPU_ID_ARM922T, CPU_CLASS_ARM9TDMI, "ARM922T",
414 1.93 matt generic_steppings, "4T" },
415 1.13 thorpej { CPU_ID_ARM940T, CPU_CLASS_ARM9TDMI, "ARM940T",
416 1.93 matt generic_steppings, "4T" },
417 1.93 matt { CPU_ID_TI925T, CPU_CLASS_ARM9TDMI, "TI ARM925T",
418 1.93 matt generic_steppings, "4T" },
419 1.93 matt
420 1.13 thorpej { CPU_ID_ARM946ES, CPU_CLASS_ARM9ES, "ARM946E-S",
421 1.93 matt generic_steppings, "5TE" },
422 1.13 thorpej { CPU_ID_ARM966ES, CPU_CLASS_ARM9ES, "ARM966E-S",
423 1.93 matt generic_steppings, "5TE" },
424 1.13 thorpej { CPU_ID_ARM966ESR1, CPU_CLASS_ARM9ES, "ARM966E-S",
425 1.93 matt generic_steppings, "5TE" },
426 1.77 kiyohara { CPU_ID_MV88SV131, CPU_CLASS_ARM9ES, "Sheeva 88SV131",
427 1.93 matt generic_steppings, "5TE" },
428 1.77 kiyohara { CPU_ID_MV88FR571_VD, CPU_CLASS_ARM9ES, "Sheeva 88FR571-vd",
429 1.93 matt generic_steppings, "5TE" },
430 1.13 thorpej
431 1.32 thorpej { CPU_ID_80200, CPU_CLASS_XSCALE, "i80200",
432 1.93 matt xscale_steppings, "5TE" },
433 1.32 thorpej
434 1.38 thorpej { CPU_ID_80321_400, CPU_CLASS_XSCALE, "i80321 400MHz",
435 1.93 matt i80321_steppings, "5TE" },
436 1.38 thorpej { CPU_ID_80321_600, CPU_CLASS_XSCALE, "i80321 600MHz",
437 1.93 matt i80321_steppings, "5TE" },
438 1.40 briggs { CPU_ID_80321_400_B0, CPU_CLASS_XSCALE, "i80321 400MHz",
439 1.93 matt i80321_steppings, "5TE" },
440 1.40 briggs { CPU_ID_80321_600_B0, CPU_CLASS_XSCALE, "i80321 600MHz",
441 1.93 matt i80321_steppings, "5TE" },
442 1.13 thorpej
443 1.60 nonaka { CPU_ID_80219_400, CPU_CLASS_XSCALE, "i80219 400MHz",
444 1.93 matt i80219_steppings, "5TE" },
445 1.60 nonaka { CPU_ID_80219_600, CPU_CLASS_XSCALE, "i80219 600MHz",
446 1.93 matt i80219_steppings, "5TE" },
447 1.60 nonaka
448 1.59 bsh { CPU_ID_PXA27X, CPU_CLASS_XSCALE, "PXA27x",
449 1.93 matt pxa27x_steppings, "5TE" },
450 1.48 rjs { CPU_ID_PXA250A, CPU_CLASS_XSCALE, "PXA250",
451 1.93 matt pxa2x0_steppings, "5TE" },
452 1.48 rjs { CPU_ID_PXA210A, CPU_CLASS_XSCALE, "PXA210",
453 1.93 matt pxa2x0_steppings, "5TE" },
454 1.48 rjs { CPU_ID_PXA250B, CPU_CLASS_XSCALE, "PXA250",
455 1.93 matt pxa2x0_steppings, "5TE" },
456 1.48 rjs { CPU_ID_PXA210B, CPU_CLASS_XSCALE, "PXA210",
457 1.93 matt pxa2x0_steppings, "5TE" },
458 1.56 bsh { CPU_ID_PXA250C, CPU_CLASS_XSCALE, "PXA255/26x",
459 1.93 matt pxa255_steppings, "5TE" },
460 1.48 rjs { CPU_ID_PXA210C, CPU_CLASS_XSCALE, "PXA210",
461 1.93 matt pxa2x0_steppings, "5TE" },
462 1.35 thorpej
463 1.50 ichiro { CPU_ID_IXP425_533, CPU_CLASS_XSCALE, "IXP425 533MHz",
464 1.93 matt ixp425_steppings, "5TE" },
465 1.50 ichiro { CPU_ID_IXP425_400, CPU_CLASS_XSCALE, "IXP425 400MHz",
466 1.93 matt ixp425_steppings, "5TE" },
467 1.50 ichiro { CPU_ID_IXP425_266, CPU_CLASS_XSCALE, "IXP425 266MHz",
468 1.93 matt ixp425_steppings, "5TE" },
469 1.93 matt
470 1.93 matt { CPU_ID_ARM1020E, CPU_CLASS_ARM10E, "ARM1020E",
471 1.93 matt generic_steppings, "5TE" },
472 1.93 matt { CPU_ID_ARM1022ES, CPU_CLASS_ARM10E, "ARM1022E-S",
473 1.93 matt generic_steppings, "5TE" },
474 1.93 matt
475 1.93 matt { CPU_ID_ARM1026EJS, CPU_CLASS_ARM10EJ, "ARM1026EJ-S",
476 1.93 matt generic_steppings, "5TEJ" },
477 1.93 matt { CPU_ID_ARM926EJS, CPU_CLASS_ARM9EJS, "ARM926EJ-S",
478 1.93 matt generic_steppings, "5TEJ" },
479 1.50 ichiro
480 1.68 matt { CPU_ID_ARM1136JS, CPU_CLASS_ARM11J, "ARM1136J-S r0",
481 1.93 matt pN_steppings, "6J" },
482 1.68 matt { CPU_ID_ARM1136JSR1, CPU_CLASS_ARM11J, "ARM1136J-S r1",
483 1.93 matt pN_steppings, "6J" },
484 1.81 skrll #if 0
485 1.81 skrll /* The ARM1156T2-S only has a memory protection unit */
486 1.80 skrll { CPU_ID_ARM1156T2S, CPU_CLASS_ARM11J, "ARM1156T2-S r0",
487 1.93 matt pN_steppings, "6T2" },
488 1.81 skrll #endif
489 1.79 skrll { CPU_ID_ARM1176JZS, CPU_CLASS_ARM11J, "ARM1176JZ-S r0",
490 1.93 matt pN_steppings, "6ZK" },
491 1.74 matt
492 1.78 bsh { CPU_ID_ARM11MPCORE, CPU_CLASS_ARM11J, "ARM11 MPCore",
493 1.93 matt generic_steppings, "6K" },
494 1.78 bsh
495 1.82 matt { CPU_ID_CORTEXA5R0, CPU_CLASS_CORTEX, "Cortex-A5 r0",
496 1.93 matt pN_steppings, "7A" },
497 1.98 matt { CPU_ID_CORTEXA7R0, CPU_CLASS_CORTEX, "Cortex-A7 r0",
498 1.98 matt pN_steppings, "7A" },
499 1.74 matt { CPU_ID_CORTEXA8R1, CPU_CLASS_CORTEX, "Cortex-A8 r1",
500 1.93 matt pN_steppings, "7A" },
501 1.74 matt { CPU_ID_CORTEXA8R2, CPU_CLASS_CORTEX, "Cortex-A8 r2",
502 1.93 matt pN_steppings, "7A" },
503 1.74 matt { CPU_ID_CORTEXA8R3, CPU_CLASS_CORTEX, "Cortex-A8 r3",
504 1.93 matt pN_steppings, "7A" },
505 1.114 kiyohara { CPU_ID_CORTEXA9R1, CPU_CLASS_CORTEX, "Cortex-A9 r1",
506 1.114 kiyohara pN_steppings, "7A" },
507 1.82 matt { CPU_ID_CORTEXA9R2, CPU_CLASS_CORTEX, "Cortex-A9 r2",
508 1.93 matt pN_steppings, "7A" },
509 1.82 matt { CPU_ID_CORTEXA9R3, CPU_CLASS_CORTEX, "Cortex-A9 r3",
510 1.93 matt pN_steppings, "7A" },
511 1.82 matt { CPU_ID_CORTEXA9R4, CPU_CLASS_CORTEX, "Cortex-A9 r4",
512 1.93 matt pN_steppings, "7A" },
513 1.131 tnn { CPU_ID_CORTEXA12R0, CPU_CLASS_CORTEX, "Cortex-A17(A12) r0", /* A12 was rebranded A17 */
514 1.130 tnn pN_steppings, "7A" },
515 1.82 matt { CPU_ID_CORTEXA15R2, CPU_CLASS_CORTEX, "Cortex-A15 r2",
516 1.93 matt pN_steppings, "7A" },
517 1.82 matt { CPU_ID_CORTEXA15R3, CPU_CLASS_CORTEX, "Cortex-A15 r3",
518 1.93 matt pN_steppings, "7A" },
519 1.126 jmcneill { CPU_ID_CORTEXA15R4, CPU_CLASS_CORTEX, "Cortex-A15 r4",
520 1.126 jmcneill pN_steppings, "7A" },
521 1.106 matt { CPU_ID_CORTEXA17R1, CPU_CLASS_CORTEX, "Cortex-A17 r1",
522 1.106 matt pN_steppings, "7A" },
523 1.116 matt { CPU_ID_CORTEXA35R0, CPU_CLASS_CORTEX, "Cortex-A35 r0",
524 1.116 matt pN_steppings, "8A" },
525 1.113 skrll { CPU_ID_CORTEXA53R0, CPU_CLASS_CORTEX, "Cortex-A53 r0",
526 1.113 skrll pN_steppings, "8A" },
527 1.113 skrll { CPU_ID_CORTEXA57R0, CPU_CLASS_CORTEX, "Cortex-A57 r0",
528 1.113 skrll pN_steppings, "8A" },
529 1.113 skrll { CPU_ID_CORTEXA57R1, CPU_CLASS_CORTEX, "Cortex-A57 r1",
530 1.113 skrll pN_steppings, "8A" },
531 1.113 skrll { CPU_ID_CORTEXA72R0, CPU_CLASS_CORTEX, "Cortex-A72 r0",
532 1.113 skrll pN_steppings, "8A" },
533 1.70 matt
534 1.94 rkujawa { CPU_ID_MV88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
535 1.94 rkujawa generic_steppings },
536 1.94 rkujawa { CPU_ID_ARM_88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
537 1.94 rkujawa generic_steppings },
538 1.94 rkujawa { CPU_ID_MV88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
539 1.94 rkujawa generic_steppings },
540 1.94 rkujawa { CPU_ID_ARM_88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
541 1.94 rkujawa generic_steppings },
542 1.94 rkujawa { CPU_ID_MV88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
543 1.94 rkujawa generic_steppings },
544 1.94 rkujawa { CPU_ID_ARM_88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
545 1.94 rkujawa generic_steppings },
546 1.94 rkujawa { CPU_ID_MV88SV584X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
547 1.94 rkujawa generic_steppings },
548 1.94 rkujawa
549 1.94 rkujawa
550 1.93 matt { 0, CPU_CLASS_NONE, NULL, NULL, "" }
551 1.1 matt };
552 1.1 matt
553 1.1 matt struct cpu_classtab {
554 1.9 thorpej const char *class_name;
555 1.9 thorpej const char *class_option;
556 1.1 matt };
557 1.1 matt
558 1.1 matt const struct cpu_classtab cpu_classes[] = {
559 1.74 matt [CPU_CLASS_NONE] = { "unknown", NULL },
560 1.74 matt [CPU_CLASS_ARM2] = { "ARM2", "CPU_ARM2" },
561 1.74 matt [CPU_CLASS_ARM2AS] = { "ARM2as", "CPU_ARM250" },
562 1.74 matt [CPU_CLASS_ARM3] = { "ARM3", "CPU_ARM3" },
563 1.74 matt [CPU_CLASS_ARM6] = { "ARM6", "CPU_ARM6" },
564 1.74 matt [CPU_CLASS_ARM7] = { "ARM7", "CPU_ARM7" },
565 1.74 matt [CPU_CLASS_ARM7TDMI] = { "ARM7TDMI", "CPU_ARM7TDMI" },
566 1.74 matt [CPU_CLASS_ARM8] = { "ARM8", "CPU_ARM8" },
567 1.74 matt [CPU_CLASS_ARM9TDMI] = { "ARM9TDMI", NULL },
568 1.74 matt [CPU_CLASS_ARM9ES] = { "ARM9E-S", "CPU_ARM9E" },
569 1.74 matt [CPU_CLASS_ARM9EJS] = { "ARM9EJ-S", "CPU_ARM9E" },
570 1.74 matt [CPU_CLASS_ARM10E] = { "ARM10E", "CPU_ARM10" },
571 1.74 matt [CPU_CLASS_ARM10EJ] = { "ARM10EJ", "CPU_ARM10" },
572 1.74 matt [CPU_CLASS_SA1] = { "SA-1", "CPU_SA110" },
573 1.74 matt [CPU_CLASS_XSCALE] = { "XScale", "CPU_XSCALE_..." },
574 1.74 matt [CPU_CLASS_ARM11J] = { "ARM11J", "CPU_ARM11" },
575 1.74 matt [CPU_CLASS_ARMV4] = { "ARMv4", "CPU_ARMV4" },
576 1.75 matt [CPU_CLASS_CORTEX] = { "Cortex", "CPU_CORTEX" },
577 1.94 rkujawa [CPU_CLASS_PJ4B] = { "Marvell", "CPU_PJ4B" },
578 1.1 matt };
579 1.1 matt
580 1.1 matt /*
581 1.47 wiz * Report the type of the specified arm processor. This uses the generic and
582 1.55 wiz * arm specific information in the CPU structure to identify the processor.
583 1.55 wiz * The remaining fields in the CPU structure are filled in appropriately.
584 1.1 matt */
585 1.1 matt
586 1.42 bjh21 static const char * const wtnames[] = {
587 1.12 thorpej "write-through",
588 1.12 thorpej "write-back",
589 1.12 thorpej "write-back",
590 1.12 thorpej "**unknown 3**",
591 1.12 thorpej "**unknown 4**",
592 1.12 thorpej "write-back-locking", /* XXX XScale-specific? */
593 1.12 thorpej "write-back-locking-A",
594 1.12 thorpej "write-back-locking-B",
595 1.12 thorpej "**unknown 8**",
596 1.12 thorpej "**unknown 9**",
597 1.12 thorpej "**unknown 10**",
598 1.12 thorpej "**unknown 11**",
599 1.107 jmcneill "write-back",
600 1.102 matt "write-back-locking-line",
601 1.57 rearnsha "write-back-locking-C",
602 1.86 matt "write-back-locking-D",
603 1.12 thorpej };
604 1.12 thorpej
605 1.86 matt static void
606 1.86 matt print_cache_info(device_t dv, struct arm_cache_info *info, u_int level)
607 1.86 matt {
608 1.86 matt if (info->cache_unified) {
609 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way %s L%u %cI%cT Unified cache\n",
610 1.86 matt info->dcache_size / 1024,
611 1.86 matt info->dcache_line_size, info->dcache_ways,
612 1.100 matt wtnames[info->cache_type], level + 1,
613 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
614 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
615 1.86 matt } else {
616 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way L%u %cI%cT Instruction cache\n",
617 1.86 matt info->icache_size / 1024,
618 1.100 matt info->icache_line_size, info->icache_ways, level + 1,
619 1.100 matt info->icache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
620 1.100 matt info->icache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
621 1.100 matt aprint_normal_dev(dv, "%dKB/%dB %d-way %s L%u %cI%cT Data cache\n",
622 1.122 skrll info->dcache_size / 1024,
623 1.86 matt info->dcache_line_size, info->dcache_ways,
624 1.100 matt wtnames[info->cache_type], level + 1,
625 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
626 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
627 1.86 matt }
628 1.86 matt }
629 1.86 matt
630 1.104 matt static enum cpu_class
631 1.104 matt identify_arm_model(uint32_t cpuid, char *buf, size_t len)
632 1.104 matt {
633 1.104 matt enum cpu_class cpu_class = CPU_CLASS_NONE;
634 1.104 matt for (const struct cpuidtab *id = cpuids; id->cpuid != 0; id++) {
635 1.104 matt if (id->cpuid == (cpuid & CPU_ID_CPU_MASK)) {
636 1.104 matt const char *steppingstr =
637 1.104 matt id->cpu_steppings[cpuid & CPU_ID_REVISION_MASK];
638 1.104 matt cpu_arch = id->cpu_arch;
639 1.104 matt cpu_class = id->cpu_class;
640 1.104 matt snprintf(buf, len, "%s%s%s (%s V%s core)",
641 1.104 matt id->cpu_classname,
642 1.104 matt steppingstr[0] == '*' ? "" : " ",
643 1.104 matt &steppingstr[steppingstr[0] == '*'],
644 1.104 matt cpu_classes[cpu_class].class_name,
645 1.104 matt cpu_arch);
646 1.104 matt return cpu_class;
647 1.104 matt }
648 1.104 matt }
649 1.104 matt
650 1.104 matt snprintf(buf, len, "unknown CPU (ID = 0x%x)", cpuid);
651 1.104 matt return cpu_class;
652 1.104 matt }
653 1.104 matt
654 1.1 matt void
655 1.84 matt identify_arm_cpu(device_t dv, struct cpu_info *ci)
656 1.1 matt {
657 1.104 matt const uint32_t arm_cpuid = ci->ci_arm_cpuid;
658 1.85 matt const char * const xname = device_xname(dv);
659 1.104 matt char model[128];
660 1.138 martin const char *m;
661 1.1 matt
662 1.104 matt if (arm_cpuid == 0) {
663 1.49 thorpej aprint_error("Processor failed probe - no CPU ID\n");
664 1.1 matt return;
665 1.1 matt }
666 1.1 matt
667 1.104 matt const enum cpu_class cpu_class = identify_arm_model(arm_cpuid,
668 1.104 matt model, sizeof(model));
669 1.104 matt if (ci->ci_cpuid == 0) {
670 1.138 martin m = cpu_getmodel();
671 1.138 martin if (m == NULL || *m == 0)
672 1.138 martin cpu_setmodel("%s", model);
673 1.104 matt }
674 1.1 matt
675 1.85 matt if (ci->ci_data.cpu_cc_freq != 0) {
676 1.105 reinoud char freqbuf[10];
677 1.85 matt humanize_number(freqbuf, sizeof(freqbuf), ci->ci_data.cpu_cc_freq,
678 1.85 matt "Hz", 1000);
679 1.85 matt
680 1.104 matt aprint_naive(": %s %s\n", freqbuf, model);
681 1.104 matt aprint_normal(": %s %s\n", freqbuf, model);
682 1.85 matt } else {
683 1.104 matt aprint_naive(": %s\n", model);
684 1.104 matt aprint_normal(": %s\n", model);
685 1.85 matt }
686 1.29 bjh21
687 1.132 skrll aprint_debug_dev(dv, "midr: %#x\n", arm_cpuid);
688 1.132 skrll
689 1.85 matt aprint_normal("%s:", xname);
690 1.29 bjh21
691 1.19 bjh21 switch (cpu_class) {
692 1.1 matt case CPU_CLASS_ARM6:
693 1.1 matt case CPU_CLASS_ARM7:
694 1.3 chris case CPU_CLASS_ARM7TDMI:
695 1.1 matt case CPU_CLASS_ARM8:
696 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IDC_ENABLE) == 0)
697 1.49 thorpej aprint_normal(" IDC disabled");
698 1.1 matt else
699 1.49 thorpej aprint_normal(" IDC enabled");
700 1.1 matt break;
701 1.6 rearnsha case CPU_CLASS_ARM9TDMI:
702 1.64 christos case CPU_CLASS_ARM9ES:
703 1.64 christos case CPU_CLASS_ARM9EJS:
704 1.53 rearnsha case CPU_CLASS_ARM10E:
705 1.57 rearnsha case CPU_CLASS_ARM10EJ:
706 1.1 matt case CPU_CLASS_SA1:
707 1.4 matt case CPU_CLASS_XSCALE:
708 1.58 rearnsha case CPU_CLASS_ARM11J:
709 1.71 matt case CPU_CLASS_ARMV4:
710 1.74 matt case CPU_CLASS_CORTEX:
711 1.94 rkujawa case CPU_CLASS_PJ4B:
712 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_DC_ENABLE) == 0)
713 1.49 thorpej aprint_normal(" DC disabled");
714 1.1 matt else
715 1.49 thorpej aprint_normal(" DC enabled");
716 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IC_ENABLE) == 0)
717 1.49 thorpej aprint_normal(" IC disabled");
718 1.1 matt else
719 1.49 thorpej aprint_normal(" IC enabled");
720 1.1 matt break;
721 1.19 bjh21 default:
722 1.19 bjh21 break;
723 1.1 matt }
724 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_WBUF_ENABLE) == 0)
725 1.49 thorpej aprint_normal(" WB disabled");
726 1.1 matt else
727 1.49 thorpej aprint_normal(" WB enabled");
728 1.1 matt
729 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_LABT_ENABLE)
730 1.49 thorpej aprint_normal(" LABT");
731 1.1 matt else
732 1.49 thorpej aprint_normal(" EABT");
733 1.1 matt
734 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_BPRD_ENABLE)
735 1.49 thorpej aprint_normal(" branch prediction enabled");
736 1.1 matt
737 1.49 thorpej aprint_normal("\n");
738 1.1 matt
739 1.104 matt if (CPU_ID_CORTEX_P(arm_cpuid) || CPU_ID_ARM11_P(arm_cpuid) || CPU_ID_MV88SV58XX_P(arm_cpuid)) {
740 1.87 matt identify_features(dv);
741 1.87 matt }
742 1.92 matt
743 1.12 thorpej /* Print cache info. */
744 1.86 matt if (arm_pcache.icache_line_size != 0 || arm_pcache.dcache_line_size != 0) {
745 1.86 matt print_cache_info(dv, &arm_pcache, 0);
746 1.86 matt }
747 1.86 matt if (arm_scache.icache_line_size != 0 || arm_scache.dcache_line_size != 0) {
748 1.86 matt print_cache_info(dv, &arm_scache, 1);
749 1.12 thorpej }
750 1.12 thorpej
751 1.1 matt
752 1.19 bjh21 switch (cpu_class) {
753 1.1 matt #ifdef CPU_ARM6
754 1.1 matt case CPU_CLASS_ARM6:
755 1.1 matt #endif
756 1.1 matt #ifdef CPU_ARM7
757 1.1 matt case CPU_CLASS_ARM7:
758 1.1 matt #endif
759 1.3 chris #ifdef CPU_ARM7TDMI
760 1.3 chris case CPU_CLASS_ARM7TDMI:
761 1.122 skrll #endif
762 1.1 matt #ifdef CPU_ARM8
763 1.1 matt case CPU_CLASS_ARM8:
764 1.6 rearnsha #endif
765 1.6 rearnsha #ifdef CPU_ARM9
766 1.6 rearnsha case CPU_CLASS_ARM9TDMI:
767 1.53 rearnsha #endif
768 1.77 kiyohara #if defined(CPU_ARM9E) || defined(CPU_SHEEVA)
769 1.64 christos case CPU_CLASS_ARM9ES:
770 1.64 christos case CPU_CLASS_ARM9EJS:
771 1.64 christos #endif
772 1.53 rearnsha #ifdef CPU_ARM10
773 1.53 rearnsha case CPU_CLASS_ARM10E:
774 1.57 rearnsha case CPU_CLASS_ARM10EJ:
775 1.1 matt #endif
776 1.37 ichiro #if defined(CPU_SA110) || defined(CPU_SA1100) || \
777 1.37 ichiro defined(CPU_SA1110) || defined(CPU_IXP12X0)
778 1.1 matt case CPU_CLASS_SA1:
779 1.4 matt #endif
780 1.35 thorpej #if defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
781 1.59 bsh defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425)
782 1.4 matt case CPU_CLASS_XSCALE:
783 1.1 matt #endif
784 1.68 matt #if defined(CPU_ARM11)
785 1.58 rearnsha case CPU_CLASS_ARM11J:
786 1.76 matt #endif
787 1.76 matt #if defined(CPU_CORTEX)
788 1.74 matt case CPU_CLASS_CORTEX:
789 1.58 rearnsha #endif
790 1.94 rkujawa #if defined(CPU_PJ4B)
791 1.94 rkujawa case CPU_CLASS_PJ4B:
792 1.94 rkujawa #endif
793 1.71 matt #if defined(CPU_FA526)
794 1.71 matt case CPU_CLASS_ARMV4:
795 1.71 matt #endif
796 1.1 matt break;
797 1.1 matt default:
798 1.85 matt if (cpu_classes[cpu_class].class_option == NULL) {
799 1.85 matt aprint_error_dev(dv, "%s does not fully support this CPU.\n",
800 1.85 matt ostype);
801 1.85 matt } else {
802 1.85 matt aprint_error_dev(dv, "This kernel does not fully support "
803 1.85 matt "this CPU.\n");
804 1.85 matt aprint_normal_dev(dv, "Recompile with \"options %s\" to "
805 1.85 matt "correct this.\n", cpu_classes[cpu_class].class_option);
806 1.1 matt }
807 1.1 matt break;
808 1.1 matt }
809 1.43 bjh21 }
810 1.1 matt
811 1.92 matt extern int cpu_instruction_set_attributes[6];
812 1.92 matt extern int cpu_memory_model_features[4];
813 1.92 matt extern int cpu_processor_features[2];
814 1.92 matt extern int cpu_simd_present;
815 1.92 matt extern int cpu_simdex_present;
816 1.92 matt
817 1.85 matt void
818 1.85 matt identify_features(device_t dv)
819 1.85 matt {
820 1.92 matt cpu_instruction_set_attributes[0] = armreg_isar0_read();
821 1.92 matt cpu_instruction_set_attributes[1] = armreg_isar1_read();
822 1.92 matt cpu_instruction_set_attributes[2] = armreg_isar2_read();
823 1.92 matt cpu_instruction_set_attributes[3] = armreg_isar3_read();
824 1.92 matt cpu_instruction_set_attributes[4] = armreg_isar4_read();
825 1.92 matt cpu_instruction_set_attributes[5] = armreg_isar5_read();
826 1.92 matt
827 1.99 matt cpu_hwdiv_present =
828 1.99 matt ((cpu_instruction_set_attributes[0] >> 24) & 0x0f) >= 2;
829 1.92 matt cpu_simd_present =
830 1.92 matt ((cpu_instruction_set_attributes[3] >> 4) & 0x0f) >= 3;
831 1.92 matt cpu_simdex_present = cpu_simd_present
832 1.92 matt && ((cpu_instruction_set_attributes[1] >> 12) & 0x0f) >= 2;
833 1.101 matt cpu_synchprim_present =
834 1.101 matt ((cpu_instruction_set_attributes[3] >> 8) & 0xf0)
835 1.101 matt | ((cpu_instruction_set_attributes[4] >> 20) & 0x0f);
836 1.92 matt
837 1.92 matt cpu_memory_model_features[0] = armreg_mmfr0_read();
838 1.92 matt cpu_memory_model_features[1] = armreg_mmfr1_read();
839 1.92 matt cpu_memory_model_features[2] = armreg_mmfr2_read();
840 1.92 matt cpu_memory_model_features[3] = armreg_mmfr3_read();
841 1.85 matt
842 1.104 matt #if 0
843 1.92 matt if (__SHIFTOUT(cpu_memory_model_features[3], __BITS(23,20))) {
844 1.87 matt /*
845 1.87 matt * Updates to the translation tables do not require a clean
846 1.92 matt * to the point of unification to ensure visibility by
847 1.92 matt * subsequent translation table walks.
848 1.87 matt */
849 1.87 matt pmap_needs_pte_sync = 0;
850 1.87 matt }
851 1.104 matt #endif
852 1.87 matt
853 1.92 matt cpu_processor_features[0] = armreg_pfr0_read();
854 1.92 matt cpu_processor_features[1] = armreg_pfr1_read();
855 1.85 matt
856 1.132 skrll aprint_debug_dev(dv, "sctlr: %#x\n", armreg_sctlr_read());
857 1.132 skrll aprint_debug_dev(dv, "actlr: %#x\n", armreg_auxctl_read());
858 1.111 jmcneill aprint_debug_dev(dv, "revidr: %#x\n", armreg_revidr_read());
859 1.108 matt #ifdef MULTIPROCESSOR
860 1.132 skrll aprint_debug_dev(dv, "mpidr: %#x\n", armreg_mpidr_read());
861 1.108 matt #endif
862 1.111 jmcneill aprint_debug_dev(dv,
863 1.85 matt "isar: [0]=%#x [1]=%#x [2]=%#x [3]=%#x, [4]=%#x, [5]=%#x\n",
864 1.92 matt cpu_instruction_set_attributes[0],
865 1.92 matt cpu_instruction_set_attributes[1],
866 1.92 matt cpu_instruction_set_attributes[2],
867 1.92 matt cpu_instruction_set_attributes[3],
868 1.92 matt cpu_instruction_set_attributes[4],
869 1.92 matt cpu_instruction_set_attributes[5]);
870 1.111 jmcneill aprint_debug_dev(dv,
871 1.85 matt "mmfr: [0]=%#x [1]=%#x [2]=%#x [3]=%#x\n",
872 1.92 matt cpu_memory_model_features[0], cpu_memory_model_features[1],
873 1.92 matt cpu_memory_model_features[2], cpu_memory_model_features[3]);
874 1.111 jmcneill aprint_debug_dev(dv,
875 1.85 matt "pfr: [0]=%#x [1]=%#x\n",
876 1.92 matt cpu_processor_features[0], cpu_processor_features[1]);
877 1.85 matt }
878 1.141 skrll
879 1.143 skrll #ifdef _ARM_ARCH_6
880 1.141 skrll int
881 1.141 skrll cpu_maxproc_hook(int nmaxproc)
882 1.141 skrll {
883 1.141 skrll
884 1.143 skrll #ifdef ARM_MMU_EXTENDED
885 1.141 skrll return pmap_maxproc_set(nmaxproc);
886 1.143 skrll #else
887 1.143 skrll return 0;
888 1.143 skrll #endif
889 1.141 skrll }
890 1.141 skrll #endif
891