cpu.c revision 1.153 1 1.153 riastrad /* $NetBSD: cpu.c,v 1.153 2022/03/03 06:26:05 riastradh Exp $ */
2 1.1 matt
3 1.1 matt /*
4 1.1 matt * Copyright (c) 1995 Mark Brinicombe.
5 1.1 matt * Copyright (c) 1995 Brini.
6 1.1 matt * All rights reserved.
7 1.1 matt *
8 1.1 matt * Redistribution and use in source and binary forms, with or without
9 1.1 matt * modification, are permitted provided that the following conditions
10 1.1 matt * are met:
11 1.1 matt * 1. Redistributions of source code must retain the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer.
13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer in the
15 1.1 matt * documentation and/or other materials provided with the distribution.
16 1.1 matt * 3. All advertising materials mentioning features or use of this software
17 1.1 matt * must display the following acknowledgement:
18 1.1 matt * This product includes software developed by Brini.
19 1.1 matt * 4. The name of the company nor the name of the author may be used to
20 1.1 matt * endorse or promote products derived from this software without specific
21 1.1 matt * prior written permission.
22 1.1 matt *
23 1.1 matt * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
24 1.1 matt * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25 1.1 matt * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 matt * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
27 1.1 matt * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 1.1 matt * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29 1.1 matt * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 matt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 matt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 matt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 matt * SUCH DAMAGE.
34 1.1 matt *
35 1.1 matt * RiscBSD kernel project
36 1.1 matt *
37 1.1 matt * cpu.c
38 1.1 matt *
39 1.55 wiz * Probing and configuration for the master CPU
40 1.1 matt *
41 1.1 matt * Created : 10/10/95
42 1.1 matt */
43 1.1 matt
44 1.1 matt #include "opt_armfpe.h"
45 1.118 skrll #include "opt_cputypes.h"
46 1.51 martin #include "opt_multiprocessor.h"
47 1.1 matt
48 1.119 skrll #include <sys/cdefs.h>
49 1.153 riastrad __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.153 2022/03/03 06:26:05 riastradh Exp $");
50 1.119 skrll
51 1.1 matt #include <sys/param.h>
52 1.145 skrll
53 1.85 matt #include <sys/conf.h>
54 1.85 matt #include <sys/cpu.h>
55 1.1 matt #include <sys/device.h>
56 1.85 matt #include <sys/kmem.h>
57 1.1 matt #include <sys/proc.h>
58 1.144 skrll #include <sys/reboot.h>
59 1.120 skrll #include <sys/systm.h>
60 1.85 matt
61 1.1 matt #include <uvm/uvm_extern.h>
62 1.33 thorpej
63 1.97 matt #include <arm/locore.h>
64 1.10 thorpej #include <arm/undefined.h>
65 1.140 mrg #include <arm/cpu_topology.h>
66 1.10 thorpej
67 1.93 matt extern const char *cpu_arch;
68 1.1 matt
69 1.85 matt #ifdef MULTIPROCESSOR
70 1.129 skrll #ifdef MPDEBUG
71 1.104 matt uint32_t arm_cpu_marker[2] __cacheline_aligned = { 0, 0 };
72 1.129 skrll #endif
73 1.129 skrll
74 1.85 matt #endif
75 1.85 matt
76 1.1 matt /* Prototypes */
77 1.104 matt void identify_arm_cpu(device_t, struct cpu_info *);
78 1.152 skrll void identify_features(device_t, struct cpu_info *);
79 1.104 matt void identify_cortex_caches(device_t);
80 1.1 matt
81 1.1 matt /*
82 1.25 bjh21 * Identify the master (boot) CPU
83 1.1 matt */
84 1.122 skrll
85 1.1 matt void
86 1.85 matt cpu_attach(device_t dv, cpuid_t id)
87 1.1 matt {
88 1.86 matt const char * const xname = device_xname(dv);
89 1.125 skrll const int unit = device_unit(dv);
90 1.85 matt struct cpu_info *ci;
91 1.85 matt
92 1.125 skrll if (unit == 0) {
93 1.85 matt ci = curcpu();
94 1.27 reinoud
95 1.123 skrll /* Read SCTLR from cpu */
96 1.123 skrll ci->ci_ctrl = cpu_control(0, 0);
97 1.123 skrll
98 1.85 matt /* Get the CPU ID from coprocessor 15 */
99 1.125 skrll ci->ci_cpuid = id;
100 1.112 christos ci->ci_arm_cpuid = cpu_idnum();
101 1.85 matt ci->ci_arm_cputype = ci->ci_arm_cpuid & CPU_ID_CPU_MASK;
102 1.85 matt ci->ci_arm_cpurev = ci->ci_arm_cpuid & CPU_ID_REVISION_MASK;
103 1.152 skrll
104 1.152 skrll /*
105 1.152 skrll * Get other sysregs for BP. APs information is grabbed in
106 1.152 skrll * cpu_init_secondary_processor.
107 1.152 skrll */
108 1.152 skrll ci->ci_actlr = armreg_auxctl_read();
109 1.152 skrll ci->ci_revidr = armreg_revidr_read();
110 1.85 matt } else {
111 1.85 matt #ifdef MULTIPROCESSOR
112 1.144 skrll if ((boothowto & RB_MD1) != 0) {
113 1.144 skrll aprint_naive("\n");
114 1.144 skrll aprint_normal(": multiprocessor boot disabled\n");
115 1.144 skrll return;
116 1.144 skrll }
117 1.144 skrll
118 1.144 skrll KASSERT(unit < MAXCPUS);
119 1.144 skrll ci = &cpu_info_store[unit];
120 1.144 skrll
121 1.125 skrll KASSERT(cpu_info[unit] == NULL);
122 1.85 matt ci->ci_cpl = IPL_HIGH;
123 1.85 matt ci->ci_cpuid = id;
124 1.144 skrll ci->ci_data.cpu_cc_freq = cpu_info_store[0].ci_data.cpu_cc_freq;
125 1.125 skrll
126 1.144 skrll ci->ci_undefsave[2] = cpu_info_store[0].ci_undefsave[2];
127 1.125 skrll
128 1.125 skrll cpu_info[unit] = ci;
129 1.133 jmcneill if (cpu_hatched_p(unit) == false) {
130 1.85 matt ci->ci_dev = dv;
131 1.153 riastrad device_set_private(dv, ci);
132 1.85 matt aprint_naive(": disabled\n");
133 1.85 matt aprint_normal(": disabled (unresponsive)\n");
134 1.85 matt return;
135 1.85 matt }
136 1.85 matt #else
137 1.85 matt aprint_naive(": disabled\n");
138 1.85 matt aprint_normal(": disabled (uniprocessor kernel)\n");
139 1.85 matt return;
140 1.85 matt #endif
141 1.85 matt }
142 1.23 bjh21
143 1.85 matt ci->ci_dev = dv;
144 1.153 riastrad device_set_private(dv, ci);
145 1.1 matt
146 1.140 mrg arm_cpu_do_topology(ci);
147 1.137 jmcneill
148 1.85 matt evcnt_attach_dynamic(&ci->ci_arm700bugcount, EVCNT_TYPE_MISC,
149 1.86 matt NULL, xname, "arm700swibug");
150 1.86 matt
151 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_0], EVCNT_TYPE_TRAP,
152 1.86 matt NULL, xname, "vector abort");
153 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_WRTBUF_1], EVCNT_TYPE_TRAP,
154 1.86 matt NULL, xname, "terminal abort");
155 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_0], EVCNT_TYPE_TRAP,
156 1.86 matt NULL, xname, "external linefetch abort (S)");
157 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_1], EVCNT_TYPE_TRAP,
158 1.86 matt NULL, xname, "external linefetch abort (P)");
159 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_2], EVCNT_TYPE_TRAP,
160 1.86 matt NULL, xname, "external non-linefetch abort (S)");
161 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSERR_3], EVCNT_TYPE_TRAP,
162 1.86 matt NULL, xname, "external non-linefetch abort (P)");
163 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL1], EVCNT_TYPE_TRAP,
164 1.86 matt NULL, xname, "external translation abort (L1)");
165 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_BUSTRNL2], EVCNT_TYPE_TRAP,
166 1.86 matt NULL, xname, "external translation abort (L2)");
167 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_0], EVCNT_TYPE_TRAP,
168 1.86 matt NULL, xname, "alignment abort (0)");
169 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_ALIGN_1], EVCNT_TYPE_TRAP,
170 1.86 matt NULL, xname, "alignment abort (1)");
171 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_S], EVCNT_TYPE_TRAP,
172 1.86 matt NULL, xname, "translation abort (S)");
173 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_TRANS_P], EVCNT_TYPE_TRAP,
174 1.86 matt NULL, xname, "translation abort (P)");
175 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_S], EVCNT_TYPE_TRAP,
176 1.86 matt NULL, xname, "domain abort (S)");
177 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_DOMAIN_P], EVCNT_TYPE_TRAP,
178 1.86 matt NULL, xname, "domain abort (P)");
179 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_S], EVCNT_TYPE_TRAP,
180 1.86 matt NULL, xname, "permission abort (S)");
181 1.86 matt evcnt_attach_dynamic_nozero(&ci->ci_abt_evs[FAULT_PERM_P], EVCNT_TYPE_TRAP,
182 1.86 matt NULL, xname, "permission abort (P)");
183 1.104 matt evcnt_attach_dynamic_nozero(&ci->ci_und_ev, EVCNT_TYPE_TRAP,
184 1.104 matt NULL, xname, "undefined insn traps");
185 1.104 matt evcnt_attach_dynamic_nozero(&ci->ci_und_cp15_ev, EVCNT_TYPE_TRAP,
186 1.104 matt NULL, xname, "undefined cp15 insn traps");
187 1.1 matt
188 1.147 martin ci->ci_kfpu_spl = -1;
189 1.147 martin
190 1.85 matt #ifdef MULTIPROCESSOR
191 1.125 skrll if (unit != 0) {
192 1.85 matt mi_cpu_attach(ci);
193 1.104 matt #ifdef ARM_MMU_EXTENDED
194 1.104 matt pmap_tlb_info_attach(&pmap_tlb0_info, ci);
195 1.104 matt #endif
196 1.85 matt }
197 1.85 matt #endif
198 1.1 matt
199 1.85 matt identify_arm_cpu(dv, ci);
200 1.1 matt
201 1.85 matt #ifdef CPU_STRONGARM
202 1.85 matt if (ci->ci_arm_cputype == CPU_ID_SA110 &&
203 1.85 matt ci->ci_arm_cpurev < 3) {
204 1.85 matt aprint_normal_dev(dv, "SA-110 with bugged STM^ instruction\n");
205 1.1 matt }
206 1.85 matt #endif
207 1.1 matt
208 1.1 matt #ifdef CPU_ARM8
209 1.85 matt if ((ci->ci_arm_cpuid & CPU_ID_CPU_MASK) == CPU_ID_ARM810) {
210 1.1 matt int clock = arm8_clock_config(0, 0);
211 1.1 matt char *fclk;
212 1.85 matt aprint_normal_dev(dv, "ARM810 cp15=%02x", clock);
213 1.49 thorpej aprint_normal(" clock:%s", (clock & 1) ? " dynamic" : "");
214 1.49 thorpej aprint_normal("%s", (clock & 2) ? " sync" : "");
215 1.1 matt switch ((clock >> 2) & 3) {
216 1.15 bjh21 case 0:
217 1.1 matt fclk = "bus clock";
218 1.1 matt break;
219 1.15 bjh21 case 1:
220 1.1 matt fclk = "ref clock";
221 1.1 matt break;
222 1.15 bjh21 case 3:
223 1.1 matt fclk = "pll";
224 1.1 matt break;
225 1.15 bjh21 default:
226 1.1 matt fclk = "illegal";
227 1.1 matt break;
228 1.1 matt }
229 1.49 thorpej aprint_normal(" fclk source=%s\n", fclk);
230 1.1 matt }
231 1.1 matt #endif
232 1.1 matt
233 1.152 skrll vfp_attach(ci);
234 1.1 matt }
235 1.1 matt
236 1.19 bjh21 enum cpu_class {
237 1.19 bjh21 CPU_CLASS_NONE,
238 1.19 bjh21 CPU_CLASS_ARM2,
239 1.19 bjh21 CPU_CLASS_ARM2AS,
240 1.19 bjh21 CPU_CLASS_ARM3,
241 1.19 bjh21 CPU_CLASS_ARM6,
242 1.19 bjh21 CPU_CLASS_ARM7,
243 1.19 bjh21 CPU_CLASS_ARM7TDMI,
244 1.19 bjh21 CPU_CLASS_ARM8,
245 1.19 bjh21 CPU_CLASS_ARM9TDMI,
246 1.19 bjh21 CPU_CLASS_ARM9ES,
247 1.64 christos CPU_CLASS_ARM9EJS,
248 1.53 rearnsha CPU_CLASS_ARM10E,
249 1.57 rearnsha CPU_CLASS_ARM10EJ,
250 1.19 bjh21 CPU_CLASS_SA1,
251 1.58 rearnsha CPU_CLASS_XSCALE,
252 1.70 matt CPU_CLASS_ARM11J,
253 1.70 matt CPU_CLASS_ARMV4,
254 1.74 matt CPU_CLASS_CORTEX,
255 1.94 rkujawa CPU_CLASS_PJ4B,
256 1.19 bjh21 };
257 1.19 bjh21
258 1.42 bjh21 static const char * const generic_steppings[16] = {
259 1.14 bjh21 "rev 0", "rev 1", "rev 2", "rev 3",
260 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
261 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
262 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
263 1.14 bjh21 };
264 1.14 bjh21
265 1.68 matt static const char * const pN_steppings[16] = {
266 1.68 matt "*p0", "*p1", "*p2", "*p3", "*p4", "*p5", "*p6", "*p7",
267 1.68 matt "*p8", "*p9", "*p10", "*p11", "*p12", "*p13", "*p14", "*p15",
268 1.68 matt };
269 1.68 matt
270 1.42 bjh21 static const char * const sa110_steppings[16] = {
271 1.14 bjh21 "rev 0", "step J", "step K", "step S",
272 1.14 bjh21 "step T", "rev 5", "rev 6", "rev 7",
273 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
274 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
275 1.14 bjh21 };
276 1.14 bjh21
277 1.42 bjh21 static const char * const sa1100_steppings[16] = {
278 1.14 bjh21 "rev 0", "step B", "step C", "rev 3",
279 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
280 1.14 bjh21 "step D", "step E", "rev 10" "step G",
281 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
282 1.14 bjh21 };
283 1.14 bjh21
284 1.42 bjh21 static const char * const sa1110_steppings[16] = {
285 1.14 bjh21 "step A-0", "rev 1", "rev 2", "rev 3",
286 1.14 bjh21 "step B-0", "step B-1", "step B-2", "step B-3",
287 1.14 bjh21 "step B-4", "step B-5", "rev 10", "rev 11",
288 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
289 1.13 thorpej };
290 1.13 thorpej
291 1.42 bjh21 static const char * const ixp12x0_steppings[16] = {
292 1.37 ichiro "(IXP1200 step A)", "(IXP1200 step B)",
293 1.37 ichiro "rev 2", "(IXP1200 step C)",
294 1.37 ichiro "(IXP1200 step D)", "(IXP1240/1250 step A)",
295 1.37 ichiro "(IXP1240 step B)", "(IXP1250 step B)",
296 1.36 thorpej "rev 8", "rev 9", "rev 10", "rev 11",
297 1.36 thorpej "rev 12", "rev 13", "rev 14", "rev 15",
298 1.36 thorpej };
299 1.36 thorpej
300 1.42 bjh21 static const char * const xscale_steppings[16] = {
301 1.14 bjh21 "step A-0", "step A-1", "step B-0", "step C-0",
302 1.40 briggs "step D-0", "rev 5", "rev 6", "rev 7",
303 1.40 briggs "rev 8", "rev 9", "rev 10", "rev 11",
304 1.40 briggs "rev 12", "rev 13", "rev 14", "rev 15",
305 1.40 briggs };
306 1.40 briggs
307 1.42 bjh21 static const char * const i80321_steppings[16] = {
308 1.40 briggs "step A-0", "step B-0", "rev 2", "rev 3",
309 1.14 bjh21 "rev 4", "rev 5", "rev 6", "rev 7",
310 1.14 bjh21 "rev 8", "rev 9", "rev 10", "rev 11",
311 1.14 bjh21 "rev 12", "rev 13", "rev 14", "rev 15",
312 1.13 thorpej };
313 1.13 thorpej
314 1.60 nonaka static const char * const i80219_steppings[16] = {
315 1.60 nonaka "step A-0", "rev 1", "rev 2", "rev 3",
316 1.60 nonaka "rev 4", "rev 5", "rev 6", "rev 7",
317 1.60 nonaka "rev 8", "rev 9", "rev 10", "rev 11",
318 1.60 nonaka "rev 12", "rev 13", "rev 14", "rev 15",
319 1.60 nonaka };
320 1.60 nonaka
321 1.56 bsh /* Steppings for PXA2[15]0 */
322 1.42 bjh21 static const char * const pxa2x0_steppings[16] = {
323 1.35 thorpej "step A-0", "step A-1", "step B-0", "step B-1",
324 1.48 rjs "step B-2", "step C-0", "rev 6", "rev 7",
325 1.35 thorpej "rev 8", "rev 9", "rev 10", "rev 11",
326 1.35 thorpej "rev 12", "rev 13", "rev 14", "rev 15",
327 1.35 thorpej };
328 1.35 thorpej
329 1.56 bsh /* Steppings for PXA255/26x.
330 1.122 skrll * rev 5: PXA26x B0, rev 6: PXA255 A0
331 1.56 bsh */
332 1.56 bsh static const char * const pxa255_steppings[16] = {
333 1.56 bsh "rev 0", "rev 1", "rev 2", "step A-0",
334 1.56 bsh "rev 4", "step B-0", "step A-0", "rev 7",
335 1.56 bsh "rev 8", "rev 9", "rev 10", "rev 11",
336 1.56 bsh "rev 12", "rev 13", "rev 14", "rev 15",
337 1.56 bsh };
338 1.56 bsh
339 1.59 bsh /* Stepping for PXA27x */
340 1.59 bsh static const char * const pxa27x_steppings[16] = {
341 1.59 bsh "step A-0", "step A-1", "step B-0", "step B-1",
342 1.59 bsh "step C-0", "rev 5", "rev 6", "rev 7",
343 1.59 bsh "rev 8", "rev 9", "rev 10", "rev 11",
344 1.59 bsh "rev 12", "rev 13", "rev 14", "rev 15",
345 1.59 bsh };
346 1.59 bsh
347 1.50 ichiro static const char * const ixp425_steppings[16] = {
348 1.50 ichiro "step 0", "rev 1", "rev 2", "rev 3",
349 1.50 ichiro "rev 4", "rev 5", "rev 6", "rev 7",
350 1.50 ichiro "rev 8", "rev 9", "rev 10", "rev 11",
351 1.50 ichiro "rev 12", "rev 13", "rev 14", "rev 15",
352 1.50 ichiro };
353 1.50 ichiro
354 1.1 matt struct cpuidtab {
355 1.88 skrll uint32_t cpuid;
356 1.1 matt enum cpu_class cpu_class;
357 1.72 mrg const char *cpu_classname;
358 1.42 bjh21 const char * const *cpu_steppings;
359 1.93 matt char cpu_arch[8];
360 1.1 matt };
361 1.1 matt
362 1.1 matt const struct cpuidtab cpuids[] = {
363 1.13 thorpej { CPU_ID_ARM2, CPU_CLASS_ARM2, "ARM2",
364 1.93 matt generic_steppings, "2" },
365 1.13 thorpej { CPU_ID_ARM250, CPU_CLASS_ARM2AS, "ARM250",
366 1.93 matt generic_steppings, "2" },
367 1.13 thorpej
368 1.13 thorpej { CPU_ID_ARM3, CPU_CLASS_ARM3, "ARM3",
369 1.93 matt generic_steppings, "2A" },
370 1.13 thorpej
371 1.13 thorpej { CPU_ID_ARM600, CPU_CLASS_ARM6, "ARM600",
372 1.93 matt generic_steppings, "3" },
373 1.13 thorpej { CPU_ID_ARM610, CPU_CLASS_ARM6, "ARM610",
374 1.93 matt generic_steppings, "3" },
375 1.13 thorpej { CPU_ID_ARM620, CPU_CLASS_ARM6, "ARM620",
376 1.93 matt generic_steppings, "3" },
377 1.13 thorpej
378 1.13 thorpej { CPU_ID_ARM700, CPU_CLASS_ARM7, "ARM700",
379 1.93 matt generic_steppings, "3" },
380 1.13 thorpej { CPU_ID_ARM710, CPU_CLASS_ARM7, "ARM710",
381 1.93 matt generic_steppings, "3" },
382 1.13 thorpej { CPU_ID_ARM7500, CPU_CLASS_ARM7, "ARM7500",
383 1.93 matt generic_steppings, "3" },
384 1.13 thorpej { CPU_ID_ARM710A, CPU_CLASS_ARM7, "ARM710a",
385 1.93 matt generic_steppings, "3" },
386 1.13 thorpej { CPU_ID_ARM7500FE, CPU_CLASS_ARM7, "ARM7500FE",
387 1.93 matt generic_steppings, "3" },
388 1.93 matt
389 1.93 matt { CPU_ID_ARM810, CPU_CLASS_ARM8, "ARM810",
390 1.93 matt generic_steppings, "4" },
391 1.93 matt
392 1.93 matt { CPU_ID_SA110, CPU_CLASS_SA1, "SA-110",
393 1.93 matt sa110_steppings, "4" },
394 1.93 matt { CPU_ID_SA1100, CPU_CLASS_SA1, "SA-1100",
395 1.93 matt sa1100_steppings, "4" },
396 1.93 matt { CPU_ID_SA1110, CPU_CLASS_SA1, "SA-1110",
397 1.93 matt sa1110_steppings, "4" },
398 1.93 matt
399 1.93 matt { CPU_ID_FA526, CPU_CLASS_ARMV4, "FA526",
400 1.93 matt generic_steppings, "4" },
401 1.93 matt
402 1.93 matt { CPU_ID_IXP1200, CPU_CLASS_SA1, "IXP1200",
403 1.93 matt ixp12x0_steppings, "4" },
404 1.93 matt
405 1.13 thorpej { CPU_ID_ARM710T, CPU_CLASS_ARM7TDMI, "ARM710T",
406 1.93 matt generic_steppings, "4T" },
407 1.13 thorpej { CPU_ID_ARM720T, CPU_CLASS_ARM7TDMI, "ARM720T",
408 1.93 matt generic_steppings, "4T" },
409 1.13 thorpej { CPU_ID_ARM740T8K, CPU_CLASS_ARM7TDMI, "ARM740T (8 KB cache)",
410 1.93 matt generic_steppings, "4T" },
411 1.13 thorpej { CPU_ID_ARM740T4K, CPU_CLASS_ARM7TDMI, "ARM740T (4 KB cache)",
412 1.93 matt generic_steppings, "4T" },
413 1.13 thorpej { CPU_ID_ARM920T, CPU_CLASS_ARM9TDMI, "ARM920T",
414 1.93 matt generic_steppings, "4T" },
415 1.13 thorpej { CPU_ID_ARM922T, CPU_CLASS_ARM9TDMI, "ARM922T",
416 1.93 matt generic_steppings, "4T" },
417 1.13 thorpej { CPU_ID_ARM940T, CPU_CLASS_ARM9TDMI, "ARM940T",
418 1.93 matt generic_steppings, "4T" },
419 1.93 matt { CPU_ID_TI925T, CPU_CLASS_ARM9TDMI, "TI ARM925T",
420 1.93 matt generic_steppings, "4T" },
421 1.93 matt
422 1.13 thorpej { CPU_ID_ARM946ES, CPU_CLASS_ARM9ES, "ARM946E-S",
423 1.93 matt generic_steppings, "5TE" },
424 1.13 thorpej { CPU_ID_ARM966ES, CPU_CLASS_ARM9ES, "ARM966E-S",
425 1.93 matt generic_steppings, "5TE" },
426 1.13 thorpej { CPU_ID_ARM966ESR1, CPU_CLASS_ARM9ES, "ARM966E-S",
427 1.93 matt generic_steppings, "5TE" },
428 1.77 kiyohara { CPU_ID_MV88SV131, CPU_CLASS_ARM9ES, "Sheeva 88SV131",
429 1.93 matt generic_steppings, "5TE" },
430 1.77 kiyohara { CPU_ID_MV88FR571_VD, CPU_CLASS_ARM9ES, "Sheeva 88FR571-vd",
431 1.93 matt generic_steppings, "5TE" },
432 1.13 thorpej
433 1.32 thorpej { CPU_ID_80200, CPU_CLASS_XSCALE, "i80200",
434 1.93 matt xscale_steppings, "5TE" },
435 1.32 thorpej
436 1.38 thorpej { CPU_ID_80321_400, CPU_CLASS_XSCALE, "i80321 400MHz",
437 1.93 matt i80321_steppings, "5TE" },
438 1.38 thorpej { CPU_ID_80321_600, CPU_CLASS_XSCALE, "i80321 600MHz",
439 1.93 matt i80321_steppings, "5TE" },
440 1.40 briggs { CPU_ID_80321_400_B0, CPU_CLASS_XSCALE, "i80321 400MHz",
441 1.93 matt i80321_steppings, "5TE" },
442 1.40 briggs { CPU_ID_80321_600_B0, CPU_CLASS_XSCALE, "i80321 600MHz",
443 1.93 matt i80321_steppings, "5TE" },
444 1.13 thorpej
445 1.60 nonaka { CPU_ID_80219_400, CPU_CLASS_XSCALE, "i80219 400MHz",
446 1.93 matt i80219_steppings, "5TE" },
447 1.60 nonaka { CPU_ID_80219_600, CPU_CLASS_XSCALE, "i80219 600MHz",
448 1.93 matt i80219_steppings, "5TE" },
449 1.60 nonaka
450 1.59 bsh { CPU_ID_PXA27X, CPU_CLASS_XSCALE, "PXA27x",
451 1.93 matt pxa27x_steppings, "5TE" },
452 1.48 rjs { CPU_ID_PXA250A, CPU_CLASS_XSCALE, "PXA250",
453 1.93 matt pxa2x0_steppings, "5TE" },
454 1.48 rjs { CPU_ID_PXA210A, CPU_CLASS_XSCALE, "PXA210",
455 1.93 matt pxa2x0_steppings, "5TE" },
456 1.48 rjs { CPU_ID_PXA250B, CPU_CLASS_XSCALE, "PXA250",
457 1.93 matt pxa2x0_steppings, "5TE" },
458 1.48 rjs { CPU_ID_PXA210B, CPU_CLASS_XSCALE, "PXA210",
459 1.93 matt pxa2x0_steppings, "5TE" },
460 1.56 bsh { CPU_ID_PXA250C, CPU_CLASS_XSCALE, "PXA255/26x",
461 1.93 matt pxa255_steppings, "5TE" },
462 1.48 rjs { CPU_ID_PXA210C, CPU_CLASS_XSCALE, "PXA210",
463 1.93 matt pxa2x0_steppings, "5TE" },
464 1.35 thorpej
465 1.50 ichiro { CPU_ID_IXP425_533, CPU_CLASS_XSCALE, "IXP425 533MHz",
466 1.93 matt ixp425_steppings, "5TE" },
467 1.50 ichiro { CPU_ID_IXP425_400, CPU_CLASS_XSCALE, "IXP425 400MHz",
468 1.93 matt ixp425_steppings, "5TE" },
469 1.50 ichiro { CPU_ID_IXP425_266, CPU_CLASS_XSCALE, "IXP425 266MHz",
470 1.93 matt ixp425_steppings, "5TE" },
471 1.93 matt
472 1.93 matt { CPU_ID_ARM1020E, CPU_CLASS_ARM10E, "ARM1020E",
473 1.93 matt generic_steppings, "5TE" },
474 1.93 matt { CPU_ID_ARM1022ES, CPU_CLASS_ARM10E, "ARM1022E-S",
475 1.93 matt generic_steppings, "5TE" },
476 1.93 matt
477 1.93 matt { CPU_ID_ARM1026EJS, CPU_CLASS_ARM10EJ, "ARM1026EJ-S",
478 1.93 matt generic_steppings, "5TEJ" },
479 1.150 rin { CPU_ID_ARM926EJS, CPU_CLASS_ARM9EJS, "ARM926EJ-S r0",
480 1.150 rin pN_steppings, "5TEJ" },
481 1.50 ichiro
482 1.68 matt { CPU_ID_ARM1136JS, CPU_CLASS_ARM11J, "ARM1136J-S r0",
483 1.93 matt pN_steppings, "6J" },
484 1.68 matt { CPU_ID_ARM1136JSR1, CPU_CLASS_ARM11J, "ARM1136J-S r1",
485 1.93 matt pN_steppings, "6J" },
486 1.81 skrll #if 0
487 1.81 skrll /* The ARM1156T2-S only has a memory protection unit */
488 1.80 skrll { CPU_ID_ARM1156T2S, CPU_CLASS_ARM11J, "ARM1156T2-S r0",
489 1.93 matt pN_steppings, "6T2" },
490 1.81 skrll #endif
491 1.79 skrll { CPU_ID_ARM1176JZS, CPU_CLASS_ARM11J, "ARM1176JZ-S r0",
492 1.93 matt pN_steppings, "6ZK" },
493 1.74 matt
494 1.78 bsh { CPU_ID_ARM11MPCORE, CPU_CLASS_ARM11J, "ARM11 MPCore",
495 1.93 matt generic_steppings, "6K" },
496 1.78 bsh
497 1.82 matt { CPU_ID_CORTEXA5R0, CPU_CLASS_CORTEX, "Cortex-A5 r0",
498 1.93 matt pN_steppings, "7A" },
499 1.98 matt { CPU_ID_CORTEXA7R0, CPU_CLASS_CORTEX, "Cortex-A7 r0",
500 1.98 matt pN_steppings, "7A" },
501 1.74 matt { CPU_ID_CORTEXA8R1, CPU_CLASS_CORTEX, "Cortex-A8 r1",
502 1.93 matt pN_steppings, "7A" },
503 1.74 matt { CPU_ID_CORTEXA8R2, CPU_CLASS_CORTEX, "Cortex-A8 r2",
504 1.93 matt pN_steppings, "7A" },
505 1.74 matt { CPU_ID_CORTEXA8R3, CPU_CLASS_CORTEX, "Cortex-A8 r3",
506 1.93 matt pN_steppings, "7A" },
507 1.114 kiyohara { CPU_ID_CORTEXA9R1, CPU_CLASS_CORTEX, "Cortex-A9 r1",
508 1.114 kiyohara pN_steppings, "7A" },
509 1.82 matt { CPU_ID_CORTEXA9R2, CPU_CLASS_CORTEX, "Cortex-A9 r2",
510 1.93 matt pN_steppings, "7A" },
511 1.82 matt { CPU_ID_CORTEXA9R3, CPU_CLASS_CORTEX, "Cortex-A9 r3",
512 1.93 matt pN_steppings, "7A" },
513 1.82 matt { CPU_ID_CORTEXA9R4, CPU_CLASS_CORTEX, "Cortex-A9 r4",
514 1.93 matt pN_steppings, "7A" },
515 1.131 tnn { CPU_ID_CORTEXA12R0, CPU_CLASS_CORTEX, "Cortex-A17(A12) r0", /* A12 was rebranded A17 */
516 1.130 tnn pN_steppings, "7A" },
517 1.82 matt { CPU_ID_CORTEXA15R2, CPU_CLASS_CORTEX, "Cortex-A15 r2",
518 1.93 matt pN_steppings, "7A" },
519 1.82 matt { CPU_ID_CORTEXA15R3, CPU_CLASS_CORTEX, "Cortex-A15 r3",
520 1.93 matt pN_steppings, "7A" },
521 1.126 jmcneill { CPU_ID_CORTEXA15R4, CPU_CLASS_CORTEX, "Cortex-A15 r4",
522 1.126 jmcneill pN_steppings, "7A" },
523 1.106 matt { CPU_ID_CORTEXA17R1, CPU_CLASS_CORTEX, "Cortex-A17 r1",
524 1.106 matt pN_steppings, "7A" },
525 1.116 matt { CPU_ID_CORTEXA35R0, CPU_CLASS_CORTEX, "Cortex-A35 r0",
526 1.116 matt pN_steppings, "8A" },
527 1.113 skrll { CPU_ID_CORTEXA53R0, CPU_CLASS_CORTEX, "Cortex-A53 r0",
528 1.113 skrll pN_steppings, "8A" },
529 1.113 skrll { CPU_ID_CORTEXA57R0, CPU_CLASS_CORTEX, "Cortex-A57 r0",
530 1.113 skrll pN_steppings, "8A" },
531 1.113 skrll { CPU_ID_CORTEXA57R1, CPU_CLASS_CORTEX, "Cortex-A57 r1",
532 1.113 skrll pN_steppings, "8A" },
533 1.113 skrll { CPU_ID_CORTEXA72R0, CPU_CLASS_CORTEX, "Cortex-A72 r0",
534 1.113 skrll pN_steppings, "8A" },
535 1.70 matt
536 1.94 rkujawa { CPU_ID_MV88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
537 1.94 rkujawa generic_steppings },
538 1.94 rkujawa { CPU_ID_ARM_88SV581X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
539 1.94 rkujawa generic_steppings },
540 1.94 rkujawa { CPU_ID_MV88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
541 1.94 rkujawa generic_steppings },
542 1.94 rkujawa { CPU_ID_ARM_88SV581X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV581x",
543 1.94 rkujawa generic_steppings },
544 1.94 rkujawa { CPU_ID_MV88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
545 1.94 rkujawa generic_steppings },
546 1.94 rkujawa { CPU_ID_ARM_88SV584X_V6, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
547 1.94 rkujawa generic_steppings },
548 1.94 rkujawa { CPU_ID_MV88SV584X_V7, CPU_CLASS_PJ4B, "Sheeva 88SV584x",
549 1.94 rkujawa generic_steppings },
550 1.94 rkujawa
551 1.94 rkujawa
552 1.93 matt { 0, CPU_CLASS_NONE, NULL, NULL, "" }
553 1.1 matt };
554 1.1 matt
555 1.1 matt struct cpu_classtab {
556 1.9 thorpej const char *class_name;
557 1.9 thorpej const char *class_option;
558 1.1 matt };
559 1.1 matt
560 1.1 matt const struct cpu_classtab cpu_classes[] = {
561 1.74 matt [CPU_CLASS_NONE] = { "unknown", NULL },
562 1.74 matt [CPU_CLASS_ARM2] = { "ARM2", "CPU_ARM2" },
563 1.74 matt [CPU_CLASS_ARM2AS] = { "ARM2as", "CPU_ARM250" },
564 1.74 matt [CPU_CLASS_ARM3] = { "ARM3", "CPU_ARM3" },
565 1.74 matt [CPU_CLASS_ARM6] = { "ARM6", "CPU_ARM6" },
566 1.74 matt [CPU_CLASS_ARM7] = { "ARM7", "CPU_ARM7" },
567 1.74 matt [CPU_CLASS_ARM7TDMI] = { "ARM7TDMI", "CPU_ARM7TDMI" },
568 1.74 matt [CPU_CLASS_ARM8] = { "ARM8", "CPU_ARM8" },
569 1.74 matt [CPU_CLASS_ARM9TDMI] = { "ARM9TDMI", NULL },
570 1.74 matt [CPU_CLASS_ARM9ES] = { "ARM9E-S", "CPU_ARM9E" },
571 1.74 matt [CPU_CLASS_ARM9EJS] = { "ARM9EJ-S", "CPU_ARM9E" },
572 1.74 matt [CPU_CLASS_ARM10E] = { "ARM10E", "CPU_ARM10" },
573 1.74 matt [CPU_CLASS_ARM10EJ] = { "ARM10EJ", "CPU_ARM10" },
574 1.74 matt [CPU_CLASS_SA1] = { "SA-1", "CPU_SA110" },
575 1.74 matt [CPU_CLASS_XSCALE] = { "XScale", "CPU_XSCALE_..." },
576 1.74 matt [CPU_CLASS_ARM11J] = { "ARM11J", "CPU_ARM11" },
577 1.74 matt [CPU_CLASS_ARMV4] = { "ARMv4", "CPU_ARMV4" },
578 1.75 matt [CPU_CLASS_CORTEX] = { "Cortex", "CPU_CORTEX" },
579 1.94 rkujawa [CPU_CLASS_PJ4B] = { "Marvell", "CPU_PJ4B" },
580 1.1 matt };
581 1.1 matt
582 1.1 matt /*
583 1.47 wiz * Report the type of the specified arm processor. This uses the generic and
584 1.55 wiz * arm specific information in the CPU structure to identify the processor.
585 1.55 wiz * The remaining fields in the CPU structure are filled in appropriately.
586 1.1 matt */
587 1.1 matt
588 1.42 bjh21 static const char * const wtnames[] = {
589 1.12 thorpej "write-through",
590 1.12 thorpej "write-back",
591 1.12 thorpej "write-back",
592 1.12 thorpej "**unknown 3**",
593 1.12 thorpej "**unknown 4**",
594 1.12 thorpej "write-back-locking", /* XXX XScale-specific? */
595 1.12 thorpej "write-back-locking-A",
596 1.12 thorpej "write-back-locking-B",
597 1.12 thorpej "**unknown 8**",
598 1.12 thorpej "**unknown 9**",
599 1.12 thorpej "**unknown 10**",
600 1.12 thorpej "**unknown 11**",
601 1.107 jmcneill "write-back",
602 1.102 matt "write-back-locking-line",
603 1.57 rearnsha "write-back-locking-C",
604 1.86 matt "write-back-locking-D",
605 1.12 thorpej };
606 1.12 thorpej
607 1.86 matt static void
608 1.86 matt print_cache_info(device_t dv, struct arm_cache_info *info, u_int level)
609 1.86 matt {
610 1.86 matt if (info->cache_unified) {
611 1.149 skrll aprint_normal_dev(dv, "L%u %dKB/%dB %d-way (%u set) %s %cI%cT Unified cache\n",
612 1.149 skrll level + 1,
613 1.86 matt info->dcache_size / 1024,
614 1.86 matt info->dcache_line_size, info->dcache_ways,
615 1.151 rin info->dcache_sets ? info->dcache_sets :
616 1.151 rin info->dcache_size /
617 1.151 rin (info->dcache_line_size * info->dcache_ways),
618 1.149 skrll wtnames[info->cache_type],
619 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
620 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
621 1.86 matt } else {
622 1.149 skrll aprint_normal_dev(dv, "L%u %dKB/%dB %d-way (%u set) %cI%cT Instruction cache\n",
623 1.149 skrll level + 1,
624 1.86 matt info->icache_size / 1024,
625 1.149 skrll info->icache_line_size, info->icache_ways,
626 1.151 rin info->icache_sets ? info->icache_sets :
627 1.151 rin info->icache_size /
628 1.151 rin (info->icache_line_size * info->icache_ways),
629 1.100 matt info->icache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
630 1.100 matt info->icache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
631 1.149 skrll aprint_normal_dev(dv, "L%u %dKB/%dB %d-way (%u set) %s %cI%cT Data cache\n",
632 1.149 skrll level + 1,
633 1.122 skrll info->dcache_size / 1024,
634 1.86 matt info->dcache_line_size, info->dcache_ways,
635 1.151 rin info->dcache_sets ? info->dcache_sets :
636 1.151 rin info->dcache_size /
637 1.151 rin (info->dcache_line_size * info->dcache_ways),
638 1.149 skrll wtnames[info->cache_type],
639 1.100 matt info->dcache_type & CACHE_TYPE_PIxx ? 'P' : 'V',
640 1.100 matt info->dcache_type & CACHE_TYPE_xxPT ? 'P' : 'V');
641 1.86 matt }
642 1.86 matt }
643 1.86 matt
644 1.104 matt static enum cpu_class
645 1.104 matt identify_arm_model(uint32_t cpuid, char *buf, size_t len)
646 1.104 matt {
647 1.104 matt enum cpu_class cpu_class = CPU_CLASS_NONE;
648 1.104 matt for (const struct cpuidtab *id = cpuids; id->cpuid != 0; id++) {
649 1.104 matt if (id->cpuid == (cpuid & CPU_ID_CPU_MASK)) {
650 1.104 matt const char *steppingstr =
651 1.104 matt id->cpu_steppings[cpuid & CPU_ID_REVISION_MASK];
652 1.104 matt cpu_arch = id->cpu_arch;
653 1.104 matt cpu_class = id->cpu_class;
654 1.104 matt snprintf(buf, len, "%s%s%s (%s V%s core)",
655 1.104 matt id->cpu_classname,
656 1.104 matt steppingstr[0] == '*' ? "" : " ",
657 1.104 matt &steppingstr[steppingstr[0] == '*'],
658 1.104 matt cpu_classes[cpu_class].class_name,
659 1.104 matt cpu_arch);
660 1.104 matt return cpu_class;
661 1.104 matt }
662 1.104 matt }
663 1.104 matt
664 1.104 matt snprintf(buf, len, "unknown CPU (ID = 0x%x)", cpuid);
665 1.104 matt return cpu_class;
666 1.104 matt }
667 1.104 matt
668 1.1 matt void
669 1.84 matt identify_arm_cpu(device_t dv, struct cpu_info *ci)
670 1.1 matt {
671 1.104 matt const uint32_t arm_cpuid = ci->ci_arm_cpuid;
672 1.85 matt const char * const xname = device_xname(dv);
673 1.104 matt char model[128];
674 1.138 martin const char *m;
675 1.1 matt
676 1.104 matt if (arm_cpuid == 0) {
677 1.49 thorpej aprint_error("Processor failed probe - no CPU ID\n");
678 1.1 matt return;
679 1.1 matt }
680 1.1 matt
681 1.104 matt const enum cpu_class cpu_class = identify_arm_model(arm_cpuid,
682 1.104 matt model, sizeof(model));
683 1.104 matt if (ci->ci_cpuid == 0) {
684 1.138 martin m = cpu_getmodel();
685 1.138 martin if (m == NULL || *m == 0)
686 1.138 martin cpu_setmodel("%s", model);
687 1.104 matt }
688 1.1 matt
689 1.85 matt if (ci->ci_data.cpu_cc_freq != 0) {
690 1.105 reinoud char freqbuf[10];
691 1.85 matt humanize_number(freqbuf, sizeof(freqbuf), ci->ci_data.cpu_cc_freq,
692 1.85 matt "Hz", 1000);
693 1.85 matt
694 1.104 matt aprint_naive(": %s %s\n", freqbuf, model);
695 1.104 matt aprint_normal(": %s %s\n", freqbuf, model);
696 1.85 matt } else {
697 1.104 matt aprint_naive(": %s\n", model);
698 1.104 matt aprint_normal(": %s\n", model);
699 1.85 matt }
700 1.29 bjh21
701 1.132 skrll aprint_debug_dev(dv, "midr: %#x\n", arm_cpuid);
702 1.132 skrll
703 1.85 matt aprint_normal("%s:", xname);
704 1.29 bjh21
705 1.19 bjh21 switch (cpu_class) {
706 1.1 matt case CPU_CLASS_ARM6:
707 1.1 matt case CPU_CLASS_ARM7:
708 1.3 chris case CPU_CLASS_ARM7TDMI:
709 1.1 matt case CPU_CLASS_ARM8:
710 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IDC_ENABLE) == 0)
711 1.49 thorpej aprint_normal(" IDC disabled");
712 1.1 matt else
713 1.49 thorpej aprint_normal(" IDC enabled");
714 1.1 matt break;
715 1.6 rearnsha case CPU_CLASS_ARM9TDMI:
716 1.64 christos case CPU_CLASS_ARM9ES:
717 1.64 christos case CPU_CLASS_ARM9EJS:
718 1.53 rearnsha case CPU_CLASS_ARM10E:
719 1.57 rearnsha case CPU_CLASS_ARM10EJ:
720 1.1 matt case CPU_CLASS_SA1:
721 1.4 matt case CPU_CLASS_XSCALE:
722 1.58 rearnsha case CPU_CLASS_ARM11J:
723 1.71 matt case CPU_CLASS_ARMV4:
724 1.74 matt case CPU_CLASS_CORTEX:
725 1.94 rkujawa case CPU_CLASS_PJ4B:
726 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_DC_ENABLE) == 0)
727 1.49 thorpej aprint_normal(" DC disabled");
728 1.1 matt else
729 1.49 thorpej aprint_normal(" DC enabled");
730 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_IC_ENABLE) == 0)
731 1.49 thorpej aprint_normal(" IC disabled");
732 1.1 matt else
733 1.49 thorpej aprint_normal(" IC enabled");
734 1.1 matt break;
735 1.19 bjh21 default:
736 1.19 bjh21 break;
737 1.1 matt }
738 1.18 bjh21 if ((ci->ci_ctrl & CPU_CONTROL_WBUF_ENABLE) == 0)
739 1.49 thorpej aprint_normal(" WB disabled");
740 1.1 matt else
741 1.49 thorpej aprint_normal(" WB enabled");
742 1.1 matt
743 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_LABT_ENABLE)
744 1.49 thorpej aprint_normal(" LABT");
745 1.1 matt else
746 1.49 thorpej aprint_normal(" EABT");
747 1.1 matt
748 1.18 bjh21 if (ci->ci_ctrl & CPU_CONTROL_BPRD_ENABLE)
749 1.49 thorpej aprint_normal(" branch prediction enabled");
750 1.1 matt
751 1.49 thorpej aprint_normal("\n");
752 1.1 matt
753 1.152 skrll if (CPU_ID_CORTEX_P(arm_cpuid) ||
754 1.152 skrll CPU_ID_ARM11_P(arm_cpuid) ||
755 1.152 skrll CPU_ID_MV88SV58XX_P(arm_cpuid)) {
756 1.148 skrll if ((arm_cpuid & CPU_ID_CPU_MASK) != CPU_ID_ARM1136JS &&
757 1.148 skrll (arm_cpuid & CPU_ID_CPU_MASK) != CPU_ID_ARM1176JZS) {
758 1.152 skrll identify_features(dv, ci);
759 1.148 skrll }
760 1.87 matt }
761 1.92 matt
762 1.12 thorpej /* Print cache info. */
763 1.86 matt if (arm_pcache.icache_line_size != 0 || arm_pcache.dcache_line_size != 0) {
764 1.86 matt print_cache_info(dv, &arm_pcache, 0);
765 1.86 matt }
766 1.86 matt if (arm_scache.icache_line_size != 0 || arm_scache.dcache_line_size != 0) {
767 1.86 matt print_cache_info(dv, &arm_scache, 1);
768 1.12 thorpej }
769 1.12 thorpej
770 1.1 matt
771 1.19 bjh21 switch (cpu_class) {
772 1.1 matt #ifdef CPU_ARM6
773 1.1 matt case CPU_CLASS_ARM6:
774 1.1 matt #endif
775 1.1 matt #ifdef CPU_ARM7
776 1.1 matt case CPU_CLASS_ARM7:
777 1.1 matt #endif
778 1.3 chris #ifdef CPU_ARM7TDMI
779 1.3 chris case CPU_CLASS_ARM7TDMI:
780 1.122 skrll #endif
781 1.1 matt #ifdef CPU_ARM8
782 1.1 matt case CPU_CLASS_ARM8:
783 1.6 rearnsha #endif
784 1.6 rearnsha #ifdef CPU_ARM9
785 1.6 rearnsha case CPU_CLASS_ARM9TDMI:
786 1.53 rearnsha #endif
787 1.77 kiyohara #if defined(CPU_ARM9E) || defined(CPU_SHEEVA)
788 1.64 christos case CPU_CLASS_ARM9ES:
789 1.64 christos case CPU_CLASS_ARM9EJS:
790 1.64 christos #endif
791 1.53 rearnsha #ifdef CPU_ARM10
792 1.53 rearnsha case CPU_CLASS_ARM10E:
793 1.57 rearnsha case CPU_CLASS_ARM10EJ:
794 1.1 matt #endif
795 1.37 ichiro #if defined(CPU_SA110) || defined(CPU_SA1100) || \
796 1.37 ichiro defined(CPU_SA1110) || defined(CPU_IXP12X0)
797 1.1 matt case CPU_CLASS_SA1:
798 1.4 matt #endif
799 1.35 thorpej #if defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
800 1.59 bsh defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425)
801 1.4 matt case CPU_CLASS_XSCALE:
802 1.1 matt #endif
803 1.68 matt #if defined(CPU_ARM11)
804 1.58 rearnsha case CPU_CLASS_ARM11J:
805 1.76 matt #endif
806 1.76 matt #if defined(CPU_CORTEX)
807 1.74 matt case CPU_CLASS_CORTEX:
808 1.58 rearnsha #endif
809 1.94 rkujawa #if defined(CPU_PJ4B)
810 1.94 rkujawa case CPU_CLASS_PJ4B:
811 1.94 rkujawa #endif
812 1.71 matt #if defined(CPU_FA526)
813 1.71 matt case CPU_CLASS_ARMV4:
814 1.71 matt #endif
815 1.1 matt break;
816 1.1 matt default:
817 1.85 matt if (cpu_classes[cpu_class].class_option == NULL) {
818 1.85 matt aprint_error_dev(dv, "%s does not fully support this CPU.\n",
819 1.85 matt ostype);
820 1.85 matt } else {
821 1.85 matt aprint_error_dev(dv, "This kernel does not fully support "
822 1.85 matt "this CPU.\n");
823 1.85 matt aprint_normal_dev(dv, "Recompile with \"options %s\" to "
824 1.85 matt "correct this.\n", cpu_classes[cpu_class].class_option);
825 1.1 matt }
826 1.1 matt break;
827 1.1 matt }
828 1.43 bjh21 }
829 1.1 matt
830 1.92 matt extern int cpu_instruction_set_attributes[6];
831 1.92 matt extern int cpu_memory_model_features[4];
832 1.92 matt extern int cpu_processor_features[2];
833 1.92 matt extern int cpu_simd_present;
834 1.92 matt extern int cpu_simdex_present;
835 1.92 matt
836 1.85 matt void
837 1.152 skrll identify_features(device_t dv, struct cpu_info *ci)
838 1.85 matt {
839 1.152 skrll const int unit = device_unit(dv);
840 1.152 skrll
841 1.152 skrll aprint_debug_dev(dv, "sctlr: %#x\n", ci->ci_ctrl);
842 1.152 skrll aprint_debug_dev(dv, "actlr: %#x\n", ci->ci_actlr);
843 1.152 skrll aprint_debug_dev(dv, "revidr: %#x\n", ci->ci_revidr);
844 1.152 skrll #ifdef MULTIPROCESSOR
845 1.152 skrll aprint_debug_dev(dv, "mpidr: %#x\n", ci->ci_mpidr);
846 1.152 skrll #endif
847 1.152 skrll
848 1.152 skrll if (unit != 0)
849 1.152 skrll return;
850 1.152 skrll
851 1.92 matt cpu_instruction_set_attributes[0] = armreg_isar0_read();
852 1.92 matt cpu_instruction_set_attributes[1] = armreg_isar1_read();
853 1.92 matt cpu_instruction_set_attributes[2] = armreg_isar2_read();
854 1.92 matt cpu_instruction_set_attributes[3] = armreg_isar3_read();
855 1.92 matt cpu_instruction_set_attributes[4] = armreg_isar4_read();
856 1.92 matt cpu_instruction_set_attributes[5] = armreg_isar5_read();
857 1.92 matt
858 1.99 matt cpu_hwdiv_present =
859 1.99 matt ((cpu_instruction_set_attributes[0] >> 24) & 0x0f) >= 2;
860 1.92 matt cpu_simd_present =
861 1.92 matt ((cpu_instruction_set_attributes[3] >> 4) & 0x0f) >= 3;
862 1.92 matt cpu_simdex_present = cpu_simd_present
863 1.92 matt && ((cpu_instruction_set_attributes[1] >> 12) & 0x0f) >= 2;
864 1.101 matt cpu_synchprim_present =
865 1.101 matt ((cpu_instruction_set_attributes[3] >> 8) & 0xf0)
866 1.101 matt | ((cpu_instruction_set_attributes[4] >> 20) & 0x0f);
867 1.92 matt
868 1.92 matt cpu_memory_model_features[0] = armreg_mmfr0_read();
869 1.92 matt cpu_memory_model_features[1] = armreg_mmfr1_read();
870 1.92 matt cpu_memory_model_features[2] = armreg_mmfr2_read();
871 1.92 matt cpu_memory_model_features[3] = armreg_mmfr3_read();
872 1.85 matt
873 1.104 matt #if 0
874 1.92 matt if (__SHIFTOUT(cpu_memory_model_features[3], __BITS(23,20))) {
875 1.87 matt /*
876 1.152 skrll * Updates to the translation tables do not require a clean
877 1.152 skrll * to the point of unification to ensure visibility by
878 1.152 skrll * subsequent translation table walks.
879 1.152 skrll */
880 1.87 matt pmap_needs_pte_sync = 0;
881 1.87 matt }
882 1.104 matt #endif
883 1.87 matt
884 1.92 matt cpu_processor_features[0] = armreg_pfr0_read();
885 1.92 matt cpu_processor_features[1] = armreg_pfr1_read();
886 1.85 matt
887 1.111 jmcneill aprint_debug_dev(dv,
888 1.85 matt "isar: [0]=%#x [1]=%#x [2]=%#x [3]=%#x, [4]=%#x, [5]=%#x\n",
889 1.92 matt cpu_instruction_set_attributes[0],
890 1.92 matt cpu_instruction_set_attributes[1],
891 1.92 matt cpu_instruction_set_attributes[2],
892 1.92 matt cpu_instruction_set_attributes[3],
893 1.92 matt cpu_instruction_set_attributes[4],
894 1.92 matt cpu_instruction_set_attributes[5]);
895 1.111 jmcneill aprint_debug_dev(dv,
896 1.85 matt "mmfr: [0]=%#x [1]=%#x [2]=%#x [3]=%#x\n",
897 1.92 matt cpu_memory_model_features[0], cpu_memory_model_features[1],
898 1.92 matt cpu_memory_model_features[2], cpu_memory_model_features[3]);
899 1.111 jmcneill aprint_debug_dev(dv,
900 1.85 matt "pfr: [0]=%#x [1]=%#x\n",
901 1.92 matt cpu_processor_features[0], cpu_processor_features[1]);
902 1.85 matt }
903 1.141 skrll
904 1.143 skrll #ifdef _ARM_ARCH_6
905 1.141 skrll int
906 1.141 skrll cpu_maxproc_hook(int nmaxproc)
907 1.141 skrll {
908 1.141 skrll
909 1.143 skrll #ifdef ARM_MMU_EXTENDED
910 1.141 skrll return pmap_maxproc_set(nmaxproc);
911 1.143 skrll #else
912 1.143 skrll return 0;
913 1.143 skrll #endif
914 1.141 skrll }
915 1.141 skrll #endif
916