Home | History | Annotate | Line # | Download | only in arm32
cpu.c revision 1.29
      1  1.29     bjh21 /*	$NetBSD: cpu.c,v 1.29 2002/03/16 18:47:51 bjh21 Exp $	*/
      2   1.1      matt 
      3   1.1      matt /*
      4   1.1      matt  * Copyright (c) 1995 Mark Brinicombe.
      5   1.1      matt  * Copyright (c) 1995 Brini.
      6   1.1      matt  * All rights reserved.
      7   1.1      matt  *
      8   1.1      matt  * Redistribution and use in source and binary forms, with or without
      9   1.1      matt  * modification, are permitted provided that the following conditions
     10   1.1      matt  * are met:
     11   1.1      matt  * 1. Redistributions of source code must retain the above copyright
     12   1.1      matt  *    notice, this list of conditions and the following disclaimer.
     13   1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     15   1.1      matt  *    documentation and/or other materials provided with the distribution.
     16   1.1      matt  * 3. All advertising materials mentioning features or use of this software
     17   1.1      matt  *    must display the following acknowledgement:
     18   1.1      matt  *	This product includes software developed by Brini.
     19   1.1      matt  * 4. The name of the company nor the name of the author may be used to
     20   1.1      matt  *    endorse or promote products derived from this software without specific
     21   1.1      matt  *    prior written permission.
     22   1.1      matt  *
     23   1.1      matt  * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
     24   1.1      matt  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     25   1.1      matt  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26   1.1      matt  * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     27   1.1      matt  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     28   1.1      matt  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     29   1.1      matt  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30   1.1      matt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31   1.1      matt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32   1.1      matt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33   1.1      matt  * SUCH DAMAGE.
     34   1.1      matt  *
     35   1.1      matt  * RiscBSD kernel project
     36   1.1      matt  *
     37   1.1      matt  * cpu.c
     38   1.1      matt  *
     39   1.1      matt  * Probing and configuration for the master cpu
     40   1.1      matt  *
     41   1.1      matt  * Created      : 10/10/95
     42   1.1      matt  */
     43   1.1      matt 
     44   1.1      matt #include "opt_armfpe.h"
     45   1.1      matt #include "opt_cputypes.h"
     46   1.1      matt 
     47   1.1      matt #include <sys/param.h>
     48  1.20     bjh21 
     49  1.29     bjh21 __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.29 2002/03/16 18:47:51 bjh21 Exp $");
     50  1.20     bjh21 
     51   1.1      matt #include <sys/systm.h>
     52   1.1      matt #include <sys/malloc.h>
     53   1.1      matt #include <sys/device.h>
     54   1.1      matt #include <sys/proc.h>
     55   1.1      matt #include <uvm/uvm_extern.h>
     56   1.1      matt #include <machine/conf.h>
     57   1.1      matt #include <machine/cpu.h>
     58  1.10   thorpej #include <arm/undefined.h>
     59  1.10   thorpej 
     60   1.1      matt #ifdef ARMFPE
     61   1.1      matt #include <machine/bootconfig.h> /* For boot args */
     62  1.11   thorpej #include <arm/fpe-arm/armfpe.h>
     63  1.11   thorpej #endif
     64   1.1      matt 
     65  1.20     bjh21 char cpu_model[256];
     66   1.1      matt 
     67   1.1      matt /* Prototypes */
     68  1.25     bjh21 void identify_arm_cpu(struct device *dv, struct cpu_info *);
     69   1.1      matt 
     70   1.1      matt /*
     71  1.25     bjh21  * Identify the master (boot) CPU
     72   1.1      matt  */
     73   1.1      matt 
     74   1.1      matt void
     75  1.15     bjh21 cpu_attach(struct device *dv)
     76   1.1      matt {
     77  1.27   reinoud 	int usearmfpe;
     78  1.27   reinoud 
     79  1.27   reinoud 	usearmfpe = 1;	/* when compiled in, its enabled by default */
     80  1.23     bjh21 
     81  1.23     bjh21 	curcpu()->ci_dev = dv;
     82   1.1      matt 
     83  1.17     bjh21 	evcnt_attach_dynamic(&curcpu()->ci_arm700bugcount, EVCNT_TYPE_MISC,
     84  1.17     bjh21 	    NULL, dv->dv_xname, "arm700swibug");
     85  1.17     bjh21 
     86   1.1      matt 	/* Get the cpu ID from coprocessor 15 */
     87   1.1      matt 
     88  1.18     bjh21 	curcpu()->ci_cpuid = cpu_id();
     89   1.1      matt 
     90  1.25     bjh21 	identify_arm_cpu(dv, curcpu());
     91   1.1      matt 
     92  1.19     bjh21 	if ((curcpu()->ci_cpuid & CPU_ID_CPU_MASK) == CPU_ID_SA110
     93  1.18     bjh21 	    && (curcpu()->ci_cpuid & CPU_ID_REVISION_MASK) < 3) {
     94   1.1      matt 		printf("%s: SA-110 with bugged STM^ instruction\n",
     95   1.1      matt 		       dv->dv_xname);
     96   1.1      matt 	}
     97   1.1      matt 
     98   1.1      matt #ifdef CPU_ARM8
     99  1.18     bjh21 	if ((curcpu()->ci_cpuid & CPU_ID_CPU_MASK) == CPU_ID_ARM810) {
    100   1.1      matt 		int clock = arm8_clock_config(0, 0);
    101   1.1      matt 		char *fclk;
    102   1.1      matt 		printf("%s: ARM810 cp15=%02x", dv->dv_xname, clock);
    103   1.1      matt 		printf(" clock:%s", (clock & 1) ? " dynamic" : "");
    104   1.1      matt 		printf("%s", (clock & 2) ? " sync" : "");
    105   1.1      matt 		switch ((clock >> 2) & 3) {
    106  1.15     bjh21 		case 0:
    107   1.1      matt 			fclk = "bus clock";
    108   1.1      matt 			break;
    109  1.15     bjh21 		case 1:
    110   1.1      matt 			fclk = "ref clock";
    111   1.1      matt 			break;
    112  1.15     bjh21 		case 3:
    113   1.1      matt 			fclk = "pll";
    114   1.1      matt 			break;
    115  1.15     bjh21 		default:
    116   1.1      matt 			fclk = "illegal";
    117   1.1      matt 			break;
    118   1.1      matt 		}
    119   1.1      matt 		printf(" fclk source=%s\n", fclk);
    120   1.1      matt  	}
    121   1.1      matt #endif
    122   1.1      matt 
    123  1.25     bjh21 #ifdef ARMFPE
    124   1.1      matt 	/*
    125   1.1      matt 	 * Ok now we test for an FPA
    126   1.1      matt 	 * At this point no floating point emulator has been installed.
    127   1.1      matt 	 * This means any FP instruction will cause undefined exception.
    128   1.1      matt 	 * We install a temporay coproc 1 handler which will modify
    129   1.1      matt 	 * undefined_test if it is called.
    130   1.1      matt 	 * We then try to read the FP status register. If undefined_test
    131   1.1      matt 	 * has been decremented then the instruction was not handled by
    132   1.1      matt 	 * an FPA so we know the FPA is missing. If undefined_test is
    133   1.1      matt 	 * still 1 then we know the instruction was handled by an FPA.
    134   1.1      matt 	 * We then remove our test handler and look at the
    135   1.1      matt 	 * FP status register for identification.
    136   1.1      matt 	 */
    137   1.1      matt 
    138  1.25     bjh21 	/*
    139  1.25     bjh21 	 * Ok if ARMFPE is defined and the boot options request the
    140  1.25     bjh21 	 * ARM FPE then it will be installed as the FPE.
    141  1.25     bjh21 	 * This is just while I work on integrating the new FPE.
    142  1.25     bjh21 	 * It means the new FPE gets installed if compiled int (ARMFPE
    143  1.25     bjh21 	 * defined) and also gives me a on/off option when I boot in
    144  1.25     bjh21 	 * case the new FPE is causing panics.
    145  1.25     bjh21 	 */
    146   1.1      matt 
    147   1.1      matt 
    148  1.25     bjh21 	if (boot_args)
    149  1.25     bjh21 		get_bootconf_option(boot_args, "armfpe",
    150  1.25     bjh21 		    BOOTOPT_TYPE_BOOLEAN, &usearmfpe);
    151  1.25     bjh21 	if (usearmfpe)
    152  1.25     bjh21 		initialise_arm_fpe();
    153   1.1      matt #endif
    154   1.1      matt }
    155   1.1      matt 
    156  1.19     bjh21 enum cpu_class {
    157  1.19     bjh21 	CPU_CLASS_NONE,
    158  1.19     bjh21 	CPU_CLASS_ARM2,
    159  1.19     bjh21 	CPU_CLASS_ARM2AS,
    160  1.19     bjh21 	CPU_CLASS_ARM3,
    161  1.19     bjh21 	CPU_CLASS_ARM6,
    162  1.19     bjh21 	CPU_CLASS_ARM7,
    163  1.19     bjh21 	CPU_CLASS_ARM7TDMI,
    164  1.19     bjh21 	CPU_CLASS_ARM8,
    165  1.19     bjh21 	CPU_CLASS_ARM9TDMI,
    166  1.19     bjh21 	CPU_CLASS_ARM9ES,
    167  1.19     bjh21 	CPU_CLASS_SA1,
    168  1.19     bjh21 	CPU_CLASS_XSCALE,
    169  1.28     bjh21 	CPU_CLASS_ARM10E
    170  1.19     bjh21 };
    171  1.19     bjh21 
    172  1.13   thorpej static const char *generic_steppings[16] = {
    173  1.14     bjh21 	"rev 0",	"rev 1",	"rev 2",	"rev 3",
    174  1.14     bjh21 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    175  1.14     bjh21 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    176  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    177  1.14     bjh21 };
    178  1.14     bjh21 
    179  1.14     bjh21 static const char *sa110_steppings[16] = {
    180  1.14     bjh21 	"rev 0",	"step J",	"step K",	"step S",
    181  1.14     bjh21 	"step T",	"rev 5",	"rev 6",	"rev 7",
    182  1.14     bjh21 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    183  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    184  1.14     bjh21 };
    185  1.14     bjh21 
    186  1.14     bjh21 static const char *sa1100_steppings[16] = {
    187  1.14     bjh21 	"rev 0",	"step B",	"step C",	"rev 3",
    188  1.14     bjh21 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    189  1.14     bjh21 	"step D",	"step E",	"rev 10"	"step G",
    190  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    191  1.14     bjh21 };
    192  1.14     bjh21 
    193  1.14     bjh21 static const char *sa1110_steppings[16] = {
    194  1.14     bjh21 	"step A-0",	"rev 1",	"rev 2",	"rev 3",
    195  1.14     bjh21 	"step B-0",	"step B-1",	"step B-2",	"step B-3",
    196  1.14     bjh21 	"step B-4",	"step B-5",	"rev 10",	"rev 11",
    197  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    198  1.13   thorpej };
    199  1.13   thorpej 
    200  1.13   thorpej static const char *i80200_steppings[16] = {
    201  1.14     bjh21 	"step A-0",	"step A-1",	"step B-0",	"step C-0",
    202  1.14     bjh21 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    203  1.14     bjh21 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    204  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    205  1.13   thorpej };
    206  1.13   thorpej 
    207   1.1      matt struct cpuidtab {
    208   1.1      matt 	u_int32_t	cpuid;
    209   1.1      matt 	enum		cpu_class cpu_class;
    210   1.9   thorpej 	const char	*cpu_name;
    211  1.13   thorpej 	const char	**cpu_steppings;
    212   1.1      matt };
    213   1.1      matt 
    214   1.1      matt const struct cpuidtab cpuids[] = {
    215  1.13   thorpej 	{ CPU_ID_ARM2,		CPU_CLASS_ARM2,		"ARM2",
    216  1.13   thorpej 	  generic_steppings },
    217  1.13   thorpej 	{ CPU_ID_ARM250,	CPU_CLASS_ARM2AS,	"ARM250",
    218  1.13   thorpej 	  generic_steppings },
    219  1.13   thorpej 
    220  1.13   thorpej 	{ CPU_ID_ARM3,		CPU_CLASS_ARM3,		"ARM3",
    221  1.13   thorpej 	  generic_steppings },
    222  1.13   thorpej 
    223  1.13   thorpej 	{ CPU_ID_ARM600,	CPU_CLASS_ARM6,		"ARM600",
    224  1.13   thorpej 	  generic_steppings },
    225  1.13   thorpej 	{ CPU_ID_ARM610,	CPU_CLASS_ARM6,		"ARM610",
    226  1.13   thorpej 	  generic_steppings },
    227  1.13   thorpej 	{ CPU_ID_ARM620,	CPU_CLASS_ARM6,		"ARM620",
    228  1.13   thorpej 	  generic_steppings },
    229  1.13   thorpej 
    230  1.13   thorpej 	{ CPU_ID_ARM700,	CPU_CLASS_ARM7,		"ARM700",
    231  1.13   thorpej 	  generic_steppings },
    232  1.13   thorpej 	{ CPU_ID_ARM710,	CPU_CLASS_ARM7,		"ARM710",
    233  1.13   thorpej 	  generic_steppings },
    234  1.13   thorpej 	{ CPU_ID_ARM7500,	CPU_CLASS_ARM7,		"ARM7500",
    235  1.13   thorpej 	  generic_steppings },
    236  1.13   thorpej 	{ CPU_ID_ARM710A,	CPU_CLASS_ARM7,		"ARM710a",
    237  1.13   thorpej 	  generic_steppings },
    238  1.13   thorpej 	{ CPU_ID_ARM7500FE,	CPU_CLASS_ARM7,		"ARM7500FE",
    239  1.13   thorpej 	  generic_steppings },
    240  1.13   thorpej 	{ CPU_ID_ARM710T,	CPU_CLASS_ARM7TDMI,	"ARM710T",
    241  1.13   thorpej 	  generic_steppings },
    242  1.13   thorpej 	{ CPU_ID_ARM720T,	CPU_CLASS_ARM7TDMI,	"ARM720T",
    243  1.13   thorpej 	  generic_steppings },
    244  1.13   thorpej 	{ CPU_ID_ARM740T8K,	CPU_CLASS_ARM7TDMI, "ARM740T (8 KB cache)",
    245  1.13   thorpej 	  generic_steppings },
    246  1.13   thorpej 	{ CPU_ID_ARM740T4K,	CPU_CLASS_ARM7TDMI, "ARM740T (4 KB cache)",
    247  1.13   thorpej 	  generic_steppings },
    248  1.13   thorpej 
    249  1.13   thorpej 	{ CPU_ID_ARM810,	CPU_CLASS_ARM8,		"ARM810",
    250  1.13   thorpej 	  generic_steppings },
    251  1.13   thorpej 
    252  1.13   thorpej 	{ CPU_ID_ARM920T,	CPU_CLASS_ARM9TDMI,	"ARM920T",
    253  1.13   thorpej 	  generic_steppings },
    254  1.13   thorpej 	{ CPU_ID_ARM922T,	CPU_CLASS_ARM9TDMI,	"ARM922T",
    255  1.13   thorpej 	  generic_steppings },
    256  1.13   thorpej 	{ CPU_ID_ARM940T,	CPU_CLASS_ARM9TDMI,	"ARM940T",
    257  1.13   thorpej 	  generic_steppings },
    258  1.13   thorpej 	{ CPU_ID_ARM946ES,	CPU_CLASS_ARM9ES,	"ARM946E-S",
    259  1.13   thorpej 	  generic_steppings },
    260  1.13   thorpej 	{ CPU_ID_ARM966ES,	CPU_CLASS_ARM9ES,	"ARM966E-S",
    261  1.13   thorpej 	  generic_steppings },
    262  1.13   thorpej 	{ CPU_ID_ARM966ESR1,	CPU_CLASS_ARM9ES,	"ARM966E-S",
    263  1.13   thorpej 	  generic_steppings },
    264  1.13   thorpej 
    265  1.13   thorpej 	{ CPU_ID_SA110,		CPU_CLASS_SA1,		"SA-110",
    266  1.14     bjh21 	  sa110_steppings },
    267  1.13   thorpej 	{ CPU_ID_SA1100,	CPU_CLASS_SA1,		"SA-1100",
    268  1.14     bjh21 	  sa1100_steppings },
    269  1.13   thorpej 	{ CPU_ID_SA1110,	CPU_CLASS_SA1,		"SA-1110",
    270  1.14     bjh21 	  sa1110_steppings },
    271  1.13   thorpej 
    272  1.13   thorpej 	{ CPU_ID_I80200,	CPU_CLASS_XSCALE,	"i80200",
    273  1.13   thorpej 	  i80200_steppings },
    274  1.13   thorpej 
    275  1.28     bjh21 	{ CPU_ID_ARM1022ES,	CPU_CLASS_ARM10E,	"ARM1022ES",
    276  1.28     bjh21 	  generic_steppings },
    277  1.28     bjh21 
    278  1.13   thorpej 	{ 0, CPU_CLASS_NONE, NULL, NULL }
    279   1.1      matt };
    280   1.1      matt 
    281   1.1      matt struct cpu_classtab {
    282   1.9   thorpej 	const char	*class_name;
    283   1.9   thorpej 	const char	*class_option;
    284   1.1      matt };
    285   1.1      matt 
    286   1.1      matt const struct cpu_classtab cpu_classes[] = {
    287   1.6  rearnsha 	{ "unknown",	NULL },			/* CPU_CLASS_NONE */
    288   1.6  rearnsha 	{ "ARM2",	"CPU_ARM2" },		/* CPU_CLASS_ARM2 */
    289   1.6  rearnsha 	{ "ARM2as",	"CPU_ARM250" },		/* CPU_CLASS_ARM2AS */
    290   1.6  rearnsha 	{ "ARM3",	"CPU_ARM3" },		/* CPU_CLASS_ARM3 */
    291   1.6  rearnsha 	{ "ARM6",	"CPU_ARM6" },		/* CPU_CLASS_ARM6 */
    292   1.6  rearnsha 	{ "ARM7",	"CPU_ARM7" },		/* CPU_CLASS_ARM7 */
    293   1.6  rearnsha 	{ "ARM7TDMI",	"CPU_ARM7TDMI" },	/* CPU_CLASS_ARM7TDMI */
    294   1.6  rearnsha 	{ "ARM8",	"CPU_ARM8" },		/* CPU_CLASS_ARM8 */
    295   1.6  rearnsha 	{ "ARM9TDMI",	NULL },			/* CPU_CLASS_ARM9TDMI */
    296   1.6  rearnsha 	{ "ARM9E-S",	NULL },			/* CPU_CLASS_ARM9ES */
    297   1.6  rearnsha 	{ "SA-1",	"CPU_SA110" },		/* CPU_CLASS_SA1 */
    298   1.7   thorpej 	{ "XScale",	"CPU_XSCALE" },		/* CPU_CLASS_XSCALE */
    299  1.28     bjh21 	{ "ARM10E",	NULL },			/* CPU_CLASS_ARM10E */
    300   1.1      matt };
    301   1.1      matt 
    302   1.1      matt /*
    303   1.1      matt  * Report the type of the specifed arm processor. This uses the generic and
    304   1.1      matt  * arm specific information in the cpu structure to identify the processor.
    305   1.1      matt  * The remaining fields in the cpu structure are filled in appropriately.
    306   1.1      matt  */
    307   1.1      matt 
    308  1.12   thorpej static const char *wtnames[] = {
    309  1.12   thorpej 	"write-through",
    310  1.12   thorpej 	"write-back",
    311  1.12   thorpej 	"write-back",
    312  1.12   thorpej 	"**unknown 3**",
    313  1.12   thorpej 	"**unknown 4**",
    314  1.12   thorpej 	"write-back-locking",		/* XXX XScale-specific? */
    315  1.12   thorpej 	"write-back-locking-A",
    316  1.12   thorpej 	"write-back-locking-B",
    317  1.12   thorpej 	"**unknown 8**",
    318  1.12   thorpej 	"**unknown 9**",
    319  1.12   thorpej 	"**unknown 10**",
    320  1.12   thorpej 	"**unknown 11**",
    321  1.12   thorpej 	"**unknown 12**",
    322  1.12   thorpej 	"**unknown 13**",
    323  1.12   thorpej 	"**unknown 14**",
    324  1.12   thorpej 	"**unknown 15**",
    325  1.12   thorpej };
    326  1.12   thorpej 
    327   1.1      matt void
    328  1.25     bjh21 identify_arm_cpu(struct device *dv, struct cpu_info *ci)
    329   1.1      matt {
    330   1.1      matt 	u_int cpuid;
    331  1.19     bjh21 	enum cpu_class cpu_class;
    332   1.1      matt 	int i;
    333   1.1      matt 
    334  1.18     bjh21 	cpuid = ci->ci_cpuid;
    335   1.1      matt 
    336   1.1      matt 	if (cpuid == 0) {
    337   1.1      matt 		printf("Processor failed probe - no CPU ID\n");
    338   1.1      matt 		return;
    339   1.1      matt 	}
    340   1.1      matt 
    341   1.1      matt 	for (i = 0; cpuids[i].cpuid != 0; i++)
    342   1.1      matt 		if (cpuids[i].cpuid == (cpuid & CPU_ID_CPU_MASK)) {
    343  1.19     bjh21 			cpu_class = cpuids[i].cpu_class;
    344  1.20     bjh21 			sprintf(cpu_model, "%s %s (%s core)",
    345  1.13   thorpej 			    cpuids[i].cpu_name,
    346  1.13   thorpej 			    cpuids[i].cpu_steppings[cpuid &
    347  1.13   thorpej 						    CPU_ID_REVISION_MASK],
    348  1.19     bjh21 			    cpu_classes[cpu_class].class_name);
    349   1.1      matt 			break;
    350   1.1      matt 		}
    351   1.1      matt 
    352   1.1      matt 	if (cpuids[i].cpuid == 0)
    353  1.20     bjh21 		sprintf(cpu_model, "unknown CPU (ID = 0x%x)", cpuid);
    354   1.1      matt 
    355  1.29     bjh21 	printf(": %s\n", cpu_model);
    356  1.29     bjh21 
    357  1.29     bjh21 	printf("%s:", dv->dv_xname);
    358  1.29     bjh21 
    359  1.19     bjh21 	switch (cpu_class) {
    360   1.1      matt 	case CPU_CLASS_ARM6:
    361   1.1      matt 	case CPU_CLASS_ARM7:
    362   1.3     chris 	case CPU_CLASS_ARM7TDMI:
    363   1.1      matt 	case CPU_CLASS_ARM8:
    364  1.18     bjh21 		if ((ci->ci_ctrl & CPU_CONTROL_IDC_ENABLE) == 0)
    365  1.29     bjh21 			printf(" IDC disabled");
    366   1.1      matt 		else
    367  1.29     bjh21 			printf(" IDC enabled");
    368   1.1      matt 		break;
    369   1.6  rearnsha 	case CPU_CLASS_ARM9TDMI:
    370   1.1      matt 	case CPU_CLASS_SA1:
    371   1.4      matt 	case CPU_CLASS_XSCALE:
    372  1.18     bjh21 		if ((ci->ci_ctrl & CPU_CONTROL_DC_ENABLE) == 0)
    373  1.29     bjh21 			printf(" DC disabled");
    374   1.1      matt 		else
    375  1.29     bjh21 			printf(" DC enabled");
    376  1.18     bjh21 		if ((ci->ci_ctrl & CPU_CONTROL_IC_ENABLE) == 0)
    377  1.29     bjh21 			printf(" IC disabled");
    378   1.1      matt 		else
    379  1.29     bjh21 			printf(" IC enabled");
    380   1.1      matt 		break;
    381  1.19     bjh21 	default:
    382  1.19     bjh21 		break;
    383   1.1      matt 	}
    384  1.18     bjh21 	if ((ci->ci_ctrl & CPU_CONTROL_WBUF_ENABLE) == 0)
    385  1.29     bjh21 		printf(" WB disabled");
    386   1.1      matt 	else
    387  1.29     bjh21 		printf(" WB enabled");
    388   1.1      matt 
    389  1.18     bjh21 	if (ci->ci_ctrl & CPU_CONTROL_LABT_ENABLE)
    390  1.29     bjh21 		printf(" LABT");
    391   1.1      matt 	else
    392  1.29     bjh21 		printf(" EABT");
    393   1.1      matt 
    394  1.18     bjh21 	if (ci->ci_ctrl & CPU_CONTROL_BPRD_ENABLE)
    395  1.29     bjh21 		printf(" branch prediction enabled");
    396   1.1      matt 
    397  1.29     bjh21 	printf("\n");
    398   1.1      matt 
    399  1.12   thorpej 	/* Print cache info. */
    400  1.12   thorpej 	if (arm_picache_line_size == 0 && arm_pdcache_line_size == 0)
    401  1.12   thorpej 		goto skip_pcache;
    402  1.12   thorpej 
    403  1.12   thorpej 	if (arm_pcache_unified) {
    404  1.12   thorpej 		printf("%s: %dKB/%dB %d-way %s unified cache\n",
    405  1.12   thorpej 		    dv->dv_xname, arm_pdcache_size / 1024,
    406  1.12   thorpej 		    arm_pdcache_line_size, arm_pdcache_ways,
    407  1.12   thorpej 		    wtnames[arm_pcache_type]);
    408  1.12   thorpej 	} else {
    409  1.12   thorpej 		printf("%s: %dKB/%dB %d-way Instruction cache\n",
    410  1.12   thorpej 		    dv->dv_xname, arm_picache_size / 1024,
    411  1.12   thorpej 		    arm_picache_line_size, arm_picache_ways);
    412  1.12   thorpej 		printf("%s: %dKB/%dB %d-way %s Data cache\n",
    413  1.12   thorpej 		    dv->dv_xname, arm_pdcache_size / 1024,
    414  1.12   thorpej 		    arm_pdcache_line_size, arm_pdcache_ways,
    415  1.12   thorpej 		    wtnames[arm_pcache_type]);
    416  1.12   thorpej 	}
    417  1.12   thorpej 
    418  1.12   thorpej  skip_pcache:
    419   1.1      matt 
    420  1.19     bjh21 	switch (cpu_class) {
    421   1.1      matt #ifdef CPU_ARM2
    422   1.1      matt 	case CPU_CLASS_ARM2:
    423   1.1      matt #endif
    424   1.1      matt #ifdef CPU_ARM250
    425   1.1      matt 	case CPU_CLASS_ARM2AS:
    426   1.1      matt #endif
    427   1.1      matt #ifdef CPU_ARM3
    428   1.1      matt 	case CPU_CLASS_ARM3:
    429   1.1      matt #endif
    430   1.1      matt #ifdef CPU_ARM6
    431   1.1      matt 	case CPU_CLASS_ARM6:
    432   1.1      matt #endif
    433   1.1      matt #ifdef CPU_ARM7
    434   1.1      matt 	case CPU_CLASS_ARM7:
    435   1.1      matt #endif
    436   1.3     chris #ifdef CPU_ARM7TDMI
    437   1.3     chris 	case CPU_CLASS_ARM7TDMI:
    438   1.3     chris #endif
    439   1.1      matt #ifdef CPU_ARM8
    440   1.1      matt 	case CPU_CLASS_ARM8:
    441   1.6  rearnsha #endif
    442   1.6  rearnsha #ifdef CPU_ARM9
    443   1.6  rearnsha 	case CPU_CLASS_ARM9TDMI:
    444   1.1      matt #endif
    445   1.1      matt #ifdef CPU_SA110
    446   1.1      matt 	case CPU_CLASS_SA1:
    447   1.4      matt #endif
    448   1.4      matt #ifdef CPU_XSCALE
    449   1.4      matt 	case CPU_CLASS_XSCALE:
    450   1.1      matt #endif
    451   1.1      matt 		break;
    452   1.1      matt 	default:
    453  1.19     bjh21 		if (cpu_classes[cpu_class].class_option != NULL)
    454   1.1      matt 			printf("%s: %s does not fully support this CPU."
    455   1.1      matt 			       "\n", dv->dv_xname, ostype);
    456   1.1      matt 		else {
    457   1.1      matt 			printf("%s: This kernel does not fully support "
    458   1.1      matt 			       "this CPU.\n", dv->dv_xname);
    459   1.1      matt 			printf("%s: Recompile with \"options %s\" to "
    460   1.1      matt 			       "correct this.\n", dv->dv_xname,
    461  1.19     bjh21 			       cpu_classes[cpu_class].class_option);
    462   1.1      matt 		}
    463   1.1      matt 		break;
    464   1.1      matt 	}
    465   1.1      matt 
    466   1.1      matt }
    467   1.1      matt 
    468   1.1      matt /* End of cpu.c */
    469