Home | History | Annotate | Line # | Download | only in arm32
cpu.c revision 1.55
      1  1.55       wiz /*	$NetBSD: cpu.c,v 1.55 2004/02/13 11:36:10 wiz Exp $	*/
      2   1.1      matt 
      3   1.1      matt /*
      4   1.1      matt  * Copyright (c) 1995 Mark Brinicombe.
      5   1.1      matt  * Copyright (c) 1995 Brini.
      6   1.1      matt  * All rights reserved.
      7   1.1      matt  *
      8   1.1      matt  * Redistribution and use in source and binary forms, with or without
      9   1.1      matt  * modification, are permitted provided that the following conditions
     10   1.1      matt  * are met:
     11   1.1      matt  * 1. Redistributions of source code must retain the above copyright
     12   1.1      matt  *    notice, this list of conditions and the following disclaimer.
     13   1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     15   1.1      matt  *    documentation and/or other materials provided with the distribution.
     16   1.1      matt  * 3. All advertising materials mentioning features or use of this software
     17   1.1      matt  *    must display the following acknowledgement:
     18   1.1      matt  *	This product includes software developed by Brini.
     19   1.1      matt  * 4. The name of the company nor the name of the author may be used to
     20   1.1      matt  *    endorse or promote products derived from this software without specific
     21   1.1      matt  *    prior written permission.
     22   1.1      matt  *
     23   1.1      matt  * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
     24   1.1      matt  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     25   1.1      matt  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26   1.1      matt  * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     27   1.1      matt  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     28   1.1      matt  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     29   1.1      matt  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30   1.1      matt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31   1.1      matt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32   1.1      matt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33   1.1      matt  * SUCH DAMAGE.
     34   1.1      matt  *
     35   1.1      matt  * RiscBSD kernel project
     36   1.1      matt  *
     37   1.1      matt  * cpu.c
     38   1.1      matt  *
     39  1.55       wiz  * Probing and configuration for the master CPU
     40   1.1      matt  *
     41   1.1      matt  * Created      : 10/10/95
     42   1.1      matt  */
     43   1.1      matt 
     44   1.1      matt #include "opt_armfpe.h"
     45  1.51    martin #include "opt_multiprocessor.h"
     46   1.1      matt 
     47   1.1      matt #include <sys/param.h>
     48  1.20     bjh21 
     49  1.55       wiz __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.55 2004/02/13 11:36:10 wiz Exp $");
     50  1.20     bjh21 
     51   1.1      matt #include <sys/systm.h>
     52   1.1      matt #include <sys/malloc.h>
     53   1.1      matt #include <sys/device.h>
     54   1.1      matt #include <sys/proc.h>
     55  1.41   gehenna #include <sys/conf.h>
     56   1.1      matt #include <uvm/uvm_extern.h>
     57   1.1      matt #include <machine/cpu.h>
     58  1.33   thorpej 
     59  1.33   thorpej #include <arm/cpuconf.h>
     60  1.10   thorpej #include <arm/undefined.h>
     61  1.10   thorpej 
     62   1.1      matt #ifdef ARMFPE
     63   1.1      matt #include <machine/bootconfig.h> /* For boot args */
     64  1.11   thorpej #include <arm/fpe-arm/armfpe.h>
     65  1.11   thorpej #endif
     66   1.1      matt 
     67  1.20     bjh21 char cpu_model[256];
     68   1.1      matt 
     69   1.1      matt /* Prototypes */
     70  1.25     bjh21 void identify_arm_cpu(struct device *dv, struct cpu_info *);
     71   1.1      matt 
     72   1.1      matt /*
     73  1.25     bjh21  * Identify the master (boot) CPU
     74   1.1      matt  */
     75   1.1      matt 
     76   1.1      matt void
     77  1.15     bjh21 cpu_attach(struct device *dv)
     78   1.1      matt {
     79  1.27   reinoud 	int usearmfpe;
     80  1.27   reinoud 
     81  1.27   reinoud 	usearmfpe = 1;	/* when compiled in, its enabled by default */
     82  1.23     bjh21 
     83  1.23     bjh21 	curcpu()->ci_dev = dv;
     84   1.1      matt 
     85  1.17     bjh21 	evcnt_attach_dynamic(&curcpu()->ci_arm700bugcount, EVCNT_TYPE_MISC,
     86  1.17     bjh21 	    NULL, dv->dv_xname, "arm700swibug");
     87  1.17     bjh21 
     88  1.55       wiz 	/* Get the CPU ID from coprocessor 15 */
     89   1.1      matt 
     90  1.44     bjh21 	curcpu()->ci_arm_cpuid = cpu_id();
     91  1.44     bjh21 	curcpu()->ci_arm_cputype = curcpu()->ci_arm_cpuid & CPU_ID_CPU_MASK;
     92  1.44     bjh21 	curcpu()->ci_arm_cpurev =
     93  1.44     bjh21 	    curcpu()->ci_arm_cpuid & CPU_ID_REVISION_MASK;
     94   1.1      matt 
     95  1.25     bjh21 	identify_arm_cpu(dv, curcpu());
     96   1.1      matt 
     97  1.44     bjh21 	if (curcpu()->ci_arm_cputype == CPU_ID_SA110 &&
     98  1.44     bjh21 	    curcpu()->ci_arm_cpurev < 3) {
     99  1.49   thorpej 		aprint_normal("%s: SA-110 with bugged STM^ instruction\n",
    100   1.1      matt 		       dv->dv_xname);
    101   1.1      matt 	}
    102   1.1      matt 
    103   1.1      matt #ifdef CPU_ARM8
    104  1.44     bjh21 	if ((curcpu()->ci_arm_cpuid & CPU_ID_CPU_MASK) == CPU_ID_ARM810) {
    105   1.1      matt 		int clock = arm8_clock_config(0, 0);
    106   1.1      matt 		char *fclk;
    107  1.49   thorpej 		aprint_normal("%s: ARM810 cp15=%02x", dv->dv_xname, clock);
    108  1.49   thorpej 		aprint_normal(" clock:%s", (clock & 1) ? " dynamic" : "");
    109  1.49   thorpej 		aprint_normal("%s", (clock & 2) ? " sync" : "");
    110   1.1      matt 		switch ((clock >> 2) & 3) {
    111  1.15     bjh21 		case 0:
    112   1.1      matt 			fclk = "bus clock";
    113   1.1      matt 			break;
    114  1.15     bjh21 		case 1:
    115   1.1      matt 			fclk = "ref clock";
    116   1.1      matt 			break;
    117  1.15     bjh21 		case 3:
    118   1.1      matt 			fclk = "pll";
    119   1.1      matt 			break;
    120  1.15     bjh21 		default:
    121   1.1      matt 			fclk = "illegal";
    122   1.1      matt 			break;
    123   1.1      matt 		}
    124  1.49   thorpej 		aprint_normal(" fclk source=%s\n", fclk);
    125   1.1      matt  	}
    126   1.1      matt #endif
    127   1.1      matt 
    128  1.25     bjh21 #ifdef ARMFPE
    129   1.1      matt 	/*
    130   1.1      matt 	 * Ok now we test for an FPA
    131   1.1      matt 	 * At this point no floating point emulator has been installed.
    132   1.1      matt 	 * This means any FP instruction will cause undefined exception.
    133   1.1      matt 	 * We install a temporay coproc 1 handler which will modify
    134   1.1      matt 	 * undefined_test if it is called.
    135   1.1      matt 	 * We then try to read the FP status register. If undefined_test
    136   1.1      matt 	 * has been decremented then the instruction was not handled by
    137   1.1      matt 	 * an FPA so we know the FPA is missing. If undefined_test is
    138   1.1      matt 	 * still 1 then we know the instruction was handled by an FPA.
    139   1.1      matt 	 * We then remove our test handler and look at the
    140   1.1      matt 	 * FP status register for identification.
    141   1.1      matt 	 */
    142   1.1      matt 
    143  1.25     bjh21 	/*
    144  1.25     bjh21 	 * Ok if ARMFPE is defined and the boot options request the
    145  1.25     bjh21 	 * ARM FPE then it will be installed as the FPE.
    146  1.25     bjh21 	 * This is just while I work on integrating the new FPE.
    147  1.25     bjh21 	 * It means the new FPE gets installed if compiled int (ARMFPE
    148  1.25     bjh21 	 * defined) and also gives me a on/off option when I boot in
    149  1.25     bjh21 	 * case the new FPE is causing panics.
    150  1.25     bjh21 	 */
    151   1.1      matt 
    152   1.1      matt 
    153  1.25     bjh21 	if (boot_args)
    154  1.25     bjh21 		get_bootconf_option(boot_args, "armfpe",
    155  1.25     bjh21 		    BOOTOPT_TYPE_BOOLEAN, &usearmfpe);
    156  1.25     bjh21 	if (usearmfpe)
    157  1.25     bjh21 		initialise_arm_fpe();
    158   1.1      matt #endif
    159   1.1      matt }
    160   1.1      matt 
    161  1.19     bjh21 enum cpu_class {
    162  1.19     bjh21 	CPU_CLASS_NONE,
    163  1.19     bjh21 	CPU_CLASS_ARM2,
    164  1.19     bjh21 	CPU_CLASS_ARM2AS,
    165  1.19     bjh21 	CPU_CLASS_ARM3,
    166  1.19     bjh21 	CPU_CLASS_ARM6,
    167  1.19     bjh21 	CPU_CLASS_ARM7,
    168  1.19     bjh21 	CPU_CLASS_ARM7TDMI,
    169  1.19     bjh21 	CPU_CLASS_ARM8,
    170  1.19     bjh21 	CPU_CLASS_ARM9TDMI,
    171  1.19     bjh21 	CPU_CLASS_ARM9ES,
    172  1.53  rearnsha 	CPU_CLASS_ARM10E,
    173  1.19     bjh21 	CPU_CLASS_SA1,
    174  1.53  rearnsha 	CPU_CLASS_XSCALE
    175  1.19     bjh21 };
    176  1.19     bjh21 
    177  1.42     bjh21 static const char * const generic_steppings[16] = {
    178  1.14     bjh21 	"rev 0",	"rev 1",	"rev 2",	"rev 3",
    179  1.14     bjh21 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    180  1.14     bjh21 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    181  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    182  1.14     bjh21 };
    183  1.14     bjh21 
    184  1.42     bjh21 static const char * const sa110_steppings[16] = {
    185  1.14     bjh21 	"rev 0",	"step J",	"step K",	"step S",
    186  1.14     bjh21 	"step T",	"rev 5",	"rev 6",	"rev 7",
    187  1.14     bjh21 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    188  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    189  1.14     bjh21 };
    190  1.14     bjh21 
    191  1.42     bjh21 static const char * const sa1100_steppings[16] = {
    192  1.14     bjh21 	"rev 0",	"step B",	"step C",	"rev 3",
    193  1.14     bjh21 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    194  1.14     bjh21 	"step D",	"step E",	"rev 10"	"step G",
    195  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    196  1.14     bjh21 };
    197  1.14     bjh21 
    198  1.42     bjh21 static const char * const sa1110_steppings[16] = {
    199  1.14     bjh21 	"step A-0",	"rev 1",	"rev 2",	"rev 3",
    200  1.14     bjh21 	"step B-0",	"step B-1",	"step B-2",	"step B-3",
    201  1.14     bjh21 	"step B-4",	"step B-5",	"rev 10",	"rev 11",
    202  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    203  1.13   thorpej };
    204  1.13   thorpej 
    205  1.42     bjh21 static const char * const ixp12x0_steppings[16] = {
    206  1.37    ichiro 	"(IXP1200 step A)",		"(IXP1200 step B)",
    207  1.37    ichiro 	"rev 2",			"(IXP1200 step C)",
    208  1.37    ichiro 	"(IXP1200 step D)",		"(IXP1240/1250 step A)",
    209  1.37    ichiro 	"(IXP1240 step B)",		"(IXP1250 step B)",
    210  1.36   thorpej 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    211  1.36   thorpej 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    212  1.36   thorpej };
    213  1.36   thorpej 
    214  1.42     bjh21 static const char * const xscale_steppings[16] = {
    215  1.14     bjh21 	"step A-0",	"step A-1",	"step B-0",	"step C-0",
    216  1.40    briggs 	"step D-0",	"rev 5",	"rev 6",	"rev 7",
    217  1.40    briggs 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    218  1.40    briggs 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    219  1.40    briggs };
    220  1.40    briggs 
    221  1.42     bjh21 static const char * const i80321_steppings[16] = {
    222  1.40    briggs 	"step A-0",	"step B-0",	"rev 2",	"rev 3",
    223  1.14     bjh21 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    224  1.14     bjh21 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    225  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    226  1.13   thorpej };
    227  1.13   thorpej 
    228  1.42     bjh21 static const char * const pxa2x0_steppings[16] = {
    229  1.35   thorpej 	"step A-0",	"step A-1",	"step B-0",	"step B-1",
    230  1.48       rjs 	"step B-2",	"step C-0",	"rev 6",	"rev 7",
    231  1.35   thorpej 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    232  1.35   thorpej 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    233  1.35   thorpej };
    234  1.35   thorpej 
    235  1.50    ichiro static const char * const ixp425_steppings[16] = {
    236  1.50    ichiro 	"step 0",	"rev 1",	"rev 2",	"rev 3",
    237  1.50    ichiro 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    238  1.50    ichiro 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    239  1.50    ichiro 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    240  1.50    ichiro };
    241  1.50    ichiro 
    242   1.1      matt struct cpuidtab {
    243   1.1      matt 	u_int32_t	cpuid;
    244   1.1      matt 	enum		cpu_class cpu_class;
    245   1.9   thorpej 	const char	*cpu_name;
    246  1.42     bjh21 	const char * const *cpu_steppings;
    247   1.1      matt };
    248   1.1      matt 
    249   1.1      matt const struct cpuidtab cpuids[] = {
    250  1.13   thorpej 	{ CPU_ID_ARM2,		CPU_CLASS_ARM2,		"ARM2",
    251  1.13   thorpej 	  generic_steppings },
    252  1.13   thorpej 	{ CPU_ID_ARM250,	CPU_CLASS_ARM2AS,	"ARM250",
    253  1.13   thorpej 	  generic_steppings },
    254  1.13   thorpej 
    255  1.13   thorpej 	{ CPU_ID_ARM3,		CPU_CLASS_ARM3,		"ARM3",
    256  1.13   thorpej 	  generic_steppings },
    257  1.13   thorpej 
    258  1.13   thorpej 	{ CPU_ID_ARM600,	CPU_CLASS_ARM6,		"ARM600",
    259  1.13   thorpej 	  generic_steppings },
    260  1.13   thorpej 	{ CPU_ID_ARM610,	CPU_CLASS_ARM6,		"ARM610",
    261  1.13   thorpej 	  generic_steppings },
    262  1.13   thorpej 	{ CPU_ID_ARM620,	CPU_CLASS_ARM6,		"ARM620",
    263  1.13   thorpej 	  generic_steppings },
    264  1.13   thorpej 
    265  1.13   thorpej 	{ CPU_ID_ARM700,	CPU_CLASS_ARM7,		"ARM700",
    266  1.13   thorpej 	  generic_steppings },
    267  1.13   thorpej 	{ CPU_ID_ARM710,	CPU_CLASS_ARM7,		"ARM710",
    268  1.13   thorpej 	  generic_steppings },
    269  1.13   thorpej 	{ CPU_ID_ARM7500,	CPU_CLASS_ARM7,		"ARM7500",
    270  1.13   thorpej 	  generic_steppings },
    271  1.13   thorpej 	{ CPU_ID_ARM710A,	CPU_CLASS_ARM7,		"ARM710a",
    272  1.13   thorpej 	  generic_steppings },
    273  1.13   thorpej 	{ CPU_ID_ARM7500FE,	CPU_CLASS_ARM7,		"ARM7500FE",
    274  1.13   thorpej 	  generic_steppings },
    275  1.13   thorpej 	{ CPU_ID_ARM710T,	CPU_CLASS_ARM7TDMI,	"ARM710T",
    276  1.13   thorpej 	  generic_steppings },
    277  1.13   thorpej 	{ CPU_ID_ARM720T,	CPU_CLASS_ARM7TDMI,	"ARM720T",
    278  1.13   thorpej 	  generic_steppings },
    279  1.13   thorpej 	{ CPU_ID_ARM740T8K,	CPU_CLASS_ARM7TDMI, "ARM740T (8 KB cache)",
    280  1.13   thorpej 	  generic_steppings },
    281  1.13   thorpej 	{ CPU_ID_ARM740T4K,	CPU_CLASS_ARM7TDMI, "ARM740T (4 KB cache)",
    282  1.13   thorpej 	  generic_steppings },
    283  1.13   thorpej 
    284  1.13   thorpej 	{ CPU_ID_ARM810,	CPU_CLASS_ARM8,		"ARM810",
    285  1.13   thorpej 	  generic_steppings },
    286  1.13   thorpej 
    287  1.13   thorpej 	{ CPU_ID_ARM920T,	CPU_CLASS_ARM9TDMI,	"ARM920T",
    288  1.13   thorpej 	  generic_steppings },
    289  1.13   thorpej 	{ CPU_ID_ARM922T,	CPU_CLASS_ARM9TDMI,	"ARM922T",
    290  1.13   thorpej 	  generic_steppings },
    291  1.13   thorpej 	{ CPU_ID_ARM940T,	CPU_CLASS_ARM9TDMI,	"ARM940T",
    292  1.13   thorpej 	  generic_steppings },
    293  1.13   thorpej 	{ CPU_ID_ARM946ES,	CPU_CLASS_ARM9ES,	"ARM946E-S",
    294  1.13   thorpej 	  generic_steppings },
    295  1.13   thorpej 	{ CPU_ID_ARM966ES,	CPU_CLASS_ARM9ES,	"ARM966E-S",
    296  1.13   thorpej 	  generic_steppings },
    297  1.13   thorpej 	{ CPU_ID_ARM966ESR1,	CPU_CLASS_ARM9ES,	"ARM966E-S",
    298  1.52   mycroft 	  generic_steppings },
    299  1.52   mycroft 	{ CPU_ID_TI925T,	CPU_CLASS_ARM9TDMI,	"TI ARM925T",
    300  1.13   thorpej 	  generic_steppings },
    301  1.13   thorpej 
    302  1.53  rearnsha 	{ CPU_ID_ARM1020E,	CPU_CLASS_ARM10E,	"ARM1020E",
    303  1.53  rearnsha 	  generic_steppings },
    304  1.53  rearnsha 	{ CPU_ID_ARM1022ES,	CPU_CLASS_ARM10E,	"ARM1022E-S",
    305  1.53  rearnsha 	  generic_steppings },
    306  1.53  rearnsha 
    307  1.13   thorpej 	{ CPU_ID_SA110,		CPU_CLASS_SA1,		"SA-110",
    308  1.14     bjh21 	  sa110_steppings },
    309  1.13   thorpej 	{ CPU_ID_SA1100,	CPU_CLASS_SA1,		"SA-1100",
    310  1.14     bjh21 	  sa1100_steppings },
    311  1.13   thorpej 	{ CPU_ID_SA1110,	CPU_CLASS_SA1,		"SA-1110",
    312  1.14     bjh21 	  sa1110_steppings },
    313  1.36   thorpej 
    314  1.36   thorpej 	{ CPU_ID_IXP1200,	CPU_CLASS_SA1,		"IXP1200",
    315  1.37    ichiro 	  ixp12x0_steppings },
    316  1.13   thorpej 
    317  1.32   thorpej 	{ CPU_ID_80200,		CPU_CLASS_XSCALE,	"i80200",
    318  1.32   thorpej 	  xscale_steppings },
    319  1.32   thorpej 
    320  1.38   thorpej 	{ CPU_ID_80321_400,	CPU_CLASS_XSCALE,	"i80321 400MHz",
    321  1.40    briggs 	  i80321_steppings },
    322  1.38   thorpej 	{ CPU_ID_80321_600,	CPU_CLASS_XSCALE,	"i80321 600MHz",
    323  1.40    briggs 	  i80321_steppings },
    324  1.40    briggs 	{ CPU_ID_80321_400_B0,	CPU_CLASS_XSCALE,	"i80321 400MHz",
    325  1.40    briggs 	  i80321_steppings },
    326  1.40    briggs 	{ CPU_ID_80321_600_B0,	CPU_CLASS_XSCALE,	"i80321 600MHz",
    327  1.40    briggs 	  i80321_steppings },
    328  1.13   thorpej 
    329  1.48       rjs 	{ CPU_ID_PXA250A,	CPU_CLASS_XSCALE,	"PXA250",
    330  1.48       rjs 	  pxa2x0_steppings },
    331  1.48       rjs 	{ CPU_ID_PXA210A,	CPU_CLASS_XSCALE,	"PXA210",
    332  1.48       rjs 	  pxa2x0_steppings },
    333  1.48       rjs 	{ CPU_ID_PXA250B,	CPU_CLASS_XSCALE,	"PXA250",
    334  1.39    ichiro 	  pxa2x0_steppings },
    335  1.48       rjs 	{ CPU_ID_PXA210B,	CPU_CLASS_XSCALE,	"PXA210",
    336  1.39    ichiro 	  pxa2x0_steppings },
    337  1.48       rjs 	{ CPU_ID_PXA250C, 	CPU_CLASS_XSCALE,	"PXA250",
    338  1.39    ichiro 	  pxa2x0_steppings },
    339  1.48       rjs 	{ CPU_ID_PXA210C, 	CPU_CLASS_XSCALE,	"PXA210",
    340  1.35   thorpej 	  pxa2x0_steppings },
    341  1.35   thorpej 
    342  1.50    ichiro 	{ CPU_ID_IXP425_533,	CPU_CLASS_XSCALE,	"IXP425 533MHz",
    343  1.50    ichiro 	  ixp425_steppings },
    344  1.50    ichiro 	{ CPU_ID_IXP425_400,	CPU_CLASS_XSCALE,	"IXP425 400MHz",
    345  1.50    ichiro 	  ixp425_steppings },
    346  1.50    ichiro 	{ CPU_ID_IXP425_266,	CPU_CLASS_XSCALE,	"IXP425 266MHz",
    347  1.50    ichiro 	  ixp425_steppings },
    348  1.50    ichiro 
    349  1.13   thorpej 	{ 0, CPU_CLASS_NONE, NULL, NULL }
    350   1.1      matt };
    351   1.1      matt 
    352   1.1      matt struct cpu_classtab {
    353   1.9   thorpej 	const char	*class_name;
    354   1.9   thorpej 	const char	*class_option;
    355   1.1      matt };
    356   1.1      matt 
    357   1.1      matt const struct cpu_classtab cpu_classes[] = {
    358   1.6  rearnsha 	{ "unknown",	NULL },			/* CPU_CLASS_NONE */
    359   1.6  rearnsha 	{ "ARM2",	"CPU_ARM2" },		/* CPU_CLASS_ARM2 */
    360   1.6  rearnsha 	{ "ARM2as",	"CPU_ARM250" },		/* CPU_CLASS_ARM2AS */
    361   1.6  rearnsha 	{ "ARM3",	"CPU_ARM3" },		/* CPU_CLASS_ARM3 */
    362   1.6  rearnsha 	{ "ARM6",	"CPU_ARM6" },		/* CPU_CLASS_ARM6 */
    363   1.6  rearnsha 	{ "ARM7",	"CPU_ARM7" },		/* CPU_CLASS_ARM7 */
    364   1.6  rearnsha 	{ "ARM7TDMI",	"CPU_ARM7TDMI" },	/* CPU_CLASS_ARM7TDMI */
    365   1.6  rearnsha 	{ "ARM8",	"CPU_ARM8" },		/* CPU_CLASS_ARM8 */
    366   1.6  rearnsha 	{ "ARM9TDMI",	NULL },			/* CPU_CLASS_ARM9TDMI */
    367   1.6  rearnsha 	{ "ARM9E-S",	NULL },			/* CPU_CLASS_ARM9ES */
    368  1.53  rearnsha 	{ "ARM10E",	"CPU_ARM10" },		/* CPU_CLASS_ARM10E */
    369   1.6  rearnsha 	{ "SA-1",	"CPU_SA110" },		/* CPU_CLASS_SA1 */
    370  1.31   thorpej 	{ "XScale",	"CPU_XSCALE_..." },	/* CPU_CLASS_XSCALE */
    371   1.1      matt };
    372   1.1      matt 
    373   1.1      matt /*
    374  1.47       wiz  * Report the type of the specified arm processor. This uses the generic and
    375  1.55       wiz  * arm specific information in the CPU structure to identify the processor.
    376  1.55       wiz  * The remaining fields in the CPU structure are filled in appropriately.
    377   1.1      matt  */
    378   1.1      matt 
    379  1.42     bjh21 static const char * const wtnames[] = {
    380  1.12   thorpej 	"write-through",
    381  1.12   thorpej 	"write-back",
    382  1.12   thorpej 	"write-back",
    383  1.12   thorpej 	"**unknown 3**",
    384  1.12   thorpej 	"**unknown 4**",
    385  1.12   thorpej 	"write-back-locking",		/* XXX XScale-specific? */
    386  1.12   thorpej 	"write-back-locking-A",
    387  1.12   thorpej 	"write-back-locking-B",
    388  1.12   thorpej 	"**unknown 8**",
    389  1.12   thorpej 	"**unknown 9**",
    390  1.12   thorpej 	"**unknown 10**",
    391  1.12   thorpej 	"**unknown 11**",
    392  1.12   thorpej 	"**unknown 12**",
    393  1.12   thorpej 	"**unknown 13**",
    394  1.12   thorpej 	"**unknown 14**",
    395  1.12   thorpej 	"**unknown 15**",
    396  1.12   thorpej };
    397  1.12   thorpej 
    398   1.1      matt void
    399  1.25     bjh21 identify_arm_cpu(struct device *dv, struct cpu_info *ci)
    400   1.1      matt {
    401   1.1      matt 	u_int cpuid;
    402  1.54     chris 	enum cpu_class cpu_class = CPU_CLASS_NONE;
    403   1.1      matt 	int i;
    404   1.1      matt 
    405  1.44     bjh21 	cpuid = ci->ci_arm_cpuid;
    406   1.1      matt 
    407   1.1      matt 	if (cpuid == 0) {
    408  1.49   thorpej 		aprint_error("Processor failed probe - no CPU ID\n");
    409   1.1      matt 		return;
    410   1.1      matt 	}
    411   1.1      matt 
    412   1.1      matt 	for (i = 0; cpuids[i].cpuid != 0; i++)
    413   1.1      matt 		if (cpuids[i].cpuid == (cpuid & CPU_ID_CPU_MASK)) {
    414  1.19     bjh21 			cpu_class = cpuids[i].cpu_class;
    415  1.20     bjh21 			sprintf(cpu_model, "%s %s (%s core)",
    416  1.13   thorpej 			    cpuids[i].cpu_name,
    417  1.13   thorpej 			    cpuids[i].cpu_steppings[cpuid &
    418  1.13   thorpej 						    CPU_ID_REVISION_MASK],
    419  1.19     bjh21 			    cpu_classes[cpu_class].class_name);
    420   1.1      matt 			break;
    421   1.1      matt 		}
    422   1.1      matt 
    423   1.1      matt 	if (cpuids[i].cpuid == 0)
    424  1.20     bjh21 		sprintf(cpu_model, "unknown CPU (ID = 0x%x)", cpuid);
    425   1.1      matt 
    426  1.49   thorpej 	aprint_naive(": %s\n", cpu_model);
    427  1.49   thorpej 	aprint_normal(": %s\n", cpu_model);
    428  1.29     bjh21 
    429  1.49   thorpej 	aprint_normal("%s:", dv->dv_xname);
    430  1.29     bjh21 
    431  1.19     bjh21 	switch (cpu_class) {
    432   1.1      matt 	case CPU_CLASS_ARM6:
    433   1.1      matt 	case CPU_CLASS_ARM7:
    434   1.3     chris 	case CPU_CLASS_ARM7TDMI:
    435   1.1      matt 	case CPU_CLASS_ARM8:
    436  1.18     bjh21 		if ((ci->ci_ctrl & CPU_CONTROL_IDC_ENABLE) == 0)
    437  1.49   thorpej 			aprint_normal(" IDC disabled");
    438   1.1      matt 		else
    439  1.49   thorpej 			aprint_normal(" IDC enabled");
    440   1.1      matt 		break;
    441   1.6  rearnsha 	case CPU_CLASS_ARM9TDMI:
    442  1.53  rearnsha 	case CPU_CLASS_ARM10E:
    443   1.1      matt 	case CPU_CLASS_SA1:
    444   1.4      matt 	case CPU_CLASS_XSCALE:
    445  1.18     bjh21 		if ((ci->ci_ctrl & CPU_CONTROL_DC_ENABLE) == 0)
    446  1.49   thorpej 			aprint_normal(" DC disabled");
    447   1.1      matt 		else
    448  1.49   thorpej 			aprint_normal(" DC enabled");
    449  1.18     bjh21 		if ((ci->ci_ctrl & CPU_CONTROL_IC_ENABLE) == 0)
    450  1.49   thorpej 			aprint_normal(" IC disabled");
    451   1.1      matt 		else
    452  1.49   thorpej 			aprint_normal(" IC enabled");
    453   1.1      matt 		break;
    454  1.19     bjh21 	default:
    455  1.19     bjh21 		break;
    456   1.1      matt 	}
    457  1.18     bjh21 	if ((ci->ci_ctrl & CPU_CONTROL_WBUF_ENABLE) == 0)
    458  1.49   thorpej 		aprint_normal(" WB disabled");
    459   1.1      matt 	else
    460  1.49   thorpej 		aprint_normal(" WB enabled");
    461   1.1      matt 
    462  1.18     bjh21 	if (ci->ci_ctrl & CPU_CONTROL_LABT_ENABLE)
    463  1.49   thorpej 		aprint_normal(" LABT");
    464   1.1      matt 	else
    465  1.49   thorpej 		aprint_normal(" EABT");
    466   1.1      matt 
    467  1.18     bjh21 	if (ci->ci_ctrl & CPU_CONTROL_BPRD_ENABLE)
    468  1.49   thorpej 		aprint_normal(" branch prediction enabled");
    469   1.1      matt 
    470  1.49   thorpej 	aprint_normal("\n");
    471   1.1      matt 
    472  1.12   thorpej 	/* Print cache info. */
    473  1.12   thorpej 	if (arm_picache_line_size == 0 && arm_pdcache_line_size == 0)
    474  1.12   thorpej 		goto skip_pcache;
    475  1.12   thorpej 
    476  1.12   thorpej 	if (arm_pcache_unified) {
    477  1.49   thorpej 		aprint_normal("%s: %dKB/%dB %d-way %s unified cache\n",
    478  1.12   thorpej 		    dv->dv_xname, arm_pdcache_size / 1024,
    479  1.12   thorpej 		    arm_pdcache_line_size, arm_pdcache_ways,
    480  1.12   thorpej 		    wtnames[arm_pcache_type]);
    481  1.12   thorpej 	} else {
    482  1.49   thorpej 		aprint_normal("%s: %dKB/%dB %d-way Instruction cache\n",
    483  1.12   thorpej 		    dv->dv_xname, arm_picache_size / 1024,
    484  1.12   thorpej 		    arm_picache_line_size, arm_picache_ways);
    485  1.49   thorpej 		aprint_normal("%s: %dKB/%dB %d-way %s Data cache\n",
    486  1.12   thorpej 		    dv->dv_xname, arm_pdcache_size / 1024,
    487  1.12   thorpej 		    arm_pdcache_line_size, arm_pdcache_ways,
    488  1.12   thorpej 		    wtnames[arm_pcache_type]);
    489  1.12   thorpej 	}
    490  1.12   thorpej 
    491  1.12   thorpej  skip_pcache:
    492   1.1      matt 
    493  1.19     bjh21 	switch (cpu_class) {
    494   1.1      matt #ifdef CPU_ARM2
    495   1.1      matt 	case CPU_CLASS_ARM2:
    496   1.1      matt #endif
    497   1.1      matt #ifdef CPU_ARM250
    498   1.1      matt 	case CPU_CLASS_ARM2AS:
    499   1.1      matt #endif
    500   1.1      matt #ifdef CPU_ARM3
    501   1.1      matt 	case CPU_CLASS_ARM3:
    502   1.1      matt #endif
    503   1.1      matt #ifdef CPU_ARM6
    504   1.1      matt 	case CPU_CLASS_ARM6:
    505   1.1      matt #endif
    506   1.1      matt #ifdef CPU_ARM7
    507   1.1      matt 	case CPU_CLASS_ARM7:
    508   1.1      matt #endif
    509   1.3     chris #ifdef CPU_ARM7TDMI
    510   1.3     chris 	case CPU_CLASS_ARM7TDMI:
    511   1.3     chris #endif
    512   1.1      matt #ifdef CPU_ARM8
    513   1.1      matt 	case CPU_CLASS_ARM8:
    514   1.6  rearnsha #endif
    515   1.6  rearnsha #ifdef CPU_ARM9
    516   1.6  rearnsha 	case CPU_CLASS_ARM9TDMI:
    517  1.53  rearnsha #endif
    518  1.53  rearnsha #ifdef CPU_ARM10
    519  1.53  rearnsha 	case CPU_CLASS_ARM10E:
    520   1.1      matt #endif
    521  1.37    ichiro #if defined(CPU_SA110) || defined(CPU_SA1100) || \
    522  1.37    ichiro     defined(CPU_SA1110) || defined(CPU_IXP12X0)
    523   1.1      matt 	case CPU_CLASS_SA1:
    524   1.4      matt #endif
    525  1.35   thorpej #if defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
    526  1.50    ichiro     defined(CPU_XSCALE_PXA2X0) || defined(CPU_XSCALE_IXP425)
    527   1.4      matt 	case CPU_CLASS_XSCALE:
    528   1.1      matt #endif
    529   1.1      matt 		break;
    530   1.1      matt 	default:
    531  1.19     bjh21 		if (cpu_classes[cpu_class].class_option != NULL)
    532  1.49   thorpej 			aprint_error("%s: %s does not fully support this CPU."
    533   1.1      matt 			       "\n", dv->dv_xname, ostype);
    534   1.1      matt 		else {
    535  1.49   thorpej 			aprint_error("%s: This kernel does not fully support "
    536   1.1      matt 			       "this CPU.\n", dv->dv_xname);
    537  1.49   thorpej 			aprint_normal("%s: Recompile with \"options %s\" to "
    538   1.1      matt 			       "correct this.\n", dv->dv_xname,
    539  1.19     bjh21 			       cpu_classes[cpu_class].class_option);
    540   1.1      matt 		}
    541   1.1      matt 		break;
    542   1.1      matt 	}
    543   1.1      matt 
    544  1.43     bjh21 }
    545  1.45     chris #ifdef MULTIPROCESSOR
    546  1.43     bjh21 int
    547  1.43     bjh21 cpu_alloc_idlepcb(struct cpu_info *ci)
    548  1.43     bjh21 {
    549  1.43     bjh21 	vaddr_t uaddr;
    550  1.43     bjh21 	struct pcb *pcb;
    551  1.43     bjh21 	struct trapframe *tf;
    552  1.43     bjh21 	int error;
    553  1.43     bjh21 
    554  1.43     bjh21 	/*
    555  1.43     bjh21 	 * Generate a kernel stack and PCB (in essence, a u-area) for the
    556  1.43     bjh21 	 * new CPU.
    557  1.43     bjh21 	 */
    558  1.46       chs 	if (uvm_uarea_alloc(&uaddr)) {
    559  1.46       chs 		error = uvm_fault_wire(kernel_map, uaddr, uaddr + USPACE,
    560  1.46       chs 		    VM_FAULT_WIRE, VM_PROT_READ | VM_PROT_WRITE);
    561  1.46       chs 		if (error)
    562  1.46       chs 			return error;
    563  1.46       chs 	}
    564  1.43     bjh21 	ci->ci_idlepcb = pcb = (struct pcb *)uaddr;
    565  1.43     bjh21 
    566  1.43     bjh21 	/*
    567  1.43     bjh21 	 * This code is largely derived from cpu_fork(), with which it
    568  1.43     bjh21 	 * should perhaps be shared.
    569  1.43     bjh21 	 */
    570  1.43     bjh21 
    571  1.43     bjh21 	/* Copy the pcb */
    572  1.43     bjh21 	*pcb = proc0.p_addr->u_pcb;
    573  1.43     bjh21 
    574  1.43     bjh21 	/* Set up the undefined stack for the process. */
    575  1.43     bjh21 	pcb->pcb_un.un_32.pcb32_und_sp = uaddr + USPACE_UNDEF_STACK_TOP;
    576  1.43     bjh21 	pcb->pcb_un.un_32.pcb32_sp = uaddr + USPACE_SVC_STACK_TOP;
    577  1.43     bjh21 
    578  1.43     bjh21 #ifdef STACKCHECKS
    579  1.43     bjh21 	/* Fill the undefined stack with a known pattern */
    580  1.43     bjh21 	memset(((u_char *)uaddr) + USPACE_UNDEF_STACK_BOTTOM, 0xdd,
    581  1.43     bjh21 	    (USPACE_UNDEF_STACK_TOP - USPACE_UNDEF_STACK_BOTTOM));
    582  1.43     bjh21 	/* Fill the kernel stack with a known pattern */
    583  1.43     bjh21 	memset(((u_char *)uaddr) + USPACE_SVC_STACK_BOTTOM, 0xdd,
    584  1.43     bjh21 	    (USPACE_SVC_STACK_TOP - USPACE_SVC_STACK_BOTTOM));
    585  1.43     bjh21 #endif	/* STACKCHECKS */
    586  1.43     bjh21 
    587  1.43     bjh21 	pcb->pcb_tf = tf =
    588  1.43     bjh21 	    (struct trapframe *)pcb->pcb_un.un_32.pcb32_sp - 1;
    589  1.43     bjh21 	*tf = *proc0.p_addr->u_pcb.pcb_tf;
    590  1.43     bjh21 	return 0;
    591   1.1      matt }
    592  1.45     chris #endif /* MULTIPROCESSOR */
    593   1.1      matt 
    594   1.1      matt /* End of cpu.c */
    595