Home | History | Annotate | Line # | Download | only in arm32
cpu.c revision 1.84
      1  1.84      matt /*	$NetBSD: cpu.c,v 1.84 2012/08/14 20:39:49 matt Exp $	*/
      2   1.1      matt 
      3   1.1      matt /*
      4   1.1      matt  * Copyright (c) 1995 Mark Brinicombe.
      5   1.1      matt  * Copyright (c) 1995 Brini.
      6   1.1      matt  * All rights reserved.
      7   1.1      matt  *
      8   1.1      matt  * Redistribution and use in source and binary forms, with or without
      9   1.1      matt  * modification, are permitted provided that the following conditions
     10   1.1      matt  * are met:
     11   1.1      matt  * 1. Redistributions of source code must retain the above copyright
     12   1.1      matt  *    notice, this list of conditions and the following disclaimer.
     13   1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     15   1.1      matt  *    documentation and/or other materials provided with the distribution.
     16   1.1      matt  * 3. All advertising materials mentioning features or use of this software
     17   1.1      matt  *    must display the following acknowledgement:
     18   1.1      matt  *	This product includes software developed by Brini.
     19   1.1      matt  * 4. The name of the company nor the name of the author may be used to
     20   1.1      matt  *    endorse or promote products derived from this software without specific
     21   1.1      matt  *    prior written permission.
     22   1.1      matt  *
     23   1.1      matt  * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
     24   1.1      matt  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     25   1.1      matt  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26   1.1      matt  * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     27   1.1      matt  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     28   1.1      matt  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     29   1.1      matt  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30   1.1      matt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31   1.1      matt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32   1.1      matt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33   1.1      matt  * SUCH DAMAGE.
     34   1.1      matt  *
     35   1.1      matt  * RiscBSD kernel project
     36   1.1      matt  *
     37   1.1      matt  * cpu.c
     38   1.1      matt  *
     39  1.55       wiz  * Probing and configuration for the master CPU
     40   1.1      matt  *
     41   1.1      matt  * Created      : 10/10/95
     42   1.1      matt  */
     43   1.1      matt 
     44   1.1      matt #include "opt_armfpe.h"
     45  1.51    martin #include "opt_multiprocessor.h"
     46   1.1      matt 
     47   1.1      matt #include <sys/param.h>
     48  1.20     bjh21 
     49  1.84      matt __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.84 2012/08/14 20:39:49 matt Exp $");
     50  1.20     bjh21 
     51   1.1      matt #include <sys/systm.h>
     52   1.1      matt #include <sys/malloc.h>
     53   1.1      matt #include <sys/device.h>
     54   1.1      matt #include <sys/proc.h>
     55  1.41   gehenna #include <sys/conf.h>
     56   1.1      matt #include <uvm/uvm_extern.h>
     57   1.1      matt #include <machine/cpu.h>
     58  1.33   thorpej 
     59  1.33   thorpej #include <arm/cpuconf.h>
     60  1.10   thorpej #include <arm/undefined.h>
     61  1.10   thorpej 
     62   1.1      matt #ifdef ARMFPE
     63   1.1      matt #include <machine/bootconfig.h> /* For boot args */
     64  1.11   thorpej #include <arm/fpe-arm/armfpe.h>
     65  1.11   thorpej #endif
     66   1.1      matt 
     67  1.20     bjh21 char cpu_model[256];
     68   1.1      matt 
     69   1.1      matt /* Prototypes */
     70  1.84      matt void identify_arm_cpu(device_t dv, struct cpu_info *);
     71   1.1      matt 
     72   1.1      matt /*
     73  1.25     bjh21  * Identify the master (boot) CPU
     74   1.1      matt  */
     75   1.1      matt 
     76   1.1      matt void
     77  1.84      matt cpu_attach(device_t dv)
     78   1.1      matt {
     79  1.27   reinoud 	int usearmfpe;
     80  1.27   reinoud 
     81  1.27   reinoud 	usearmfpe = 1;	/* when compiled in, its enabled by default */
     82  1.23     bjh21 
     83  1.23     bjh21 	curcpu()->ci_dev = dv;
     84   1.1      matt 
     85  1.17     bjh21 	evcnt_attach_dynamic(&curcpu()->ci_arm700bugcount, EVCNT_TYPE_MISC,
     86  1.17     bjh21 	    NULL, dv->dv_xname, "arm700swibug");
     87  1.17     bjh21 
     88  1.55       wiz 	/* Get the CPU ID from coprocessor 15 */
     89   1.1      matt 
     90  1.44     bjh21 	curcpu()->ci_arm_cpuid = cpu_id();
     91  1.44     bjh21 	curcpu()->ci_arm_cputype = curcpu()->ci_arm_cpuid & CPU_ID_CPU_MASK;
     92  1.44     bjh21 	curcpu()->ci_arm_cpurev =
     93  1.44     bjh21 	    curcpu()->ci_arm_cpuid & CPU_ID_REVISION_MASK;
     94   1.1      matt 
     95  1.25     bjh21 	identify_arm_cpu(dv, curcpu());
     96   1.1      matt 
     97  1.44     bjh21 	if (curcpu()->ci_arm_cputype == CPU_ID_SA110 &&
     98  1.44     bjh21 	    curcpu()->ci_arm_cpurev < 3) {
     99  1.49   thorpej 		aprint_normal("%s: SA-110 with bugged STM^ instruction\n",
    100   1.1      matt 		       dv->dv_xname);
    101   1.1      matt 	}
    102   1.1      matt 
    103   1.1      matt #ifdef CPU_ARM8
    104  1.44     bjh21 	if ((curcpu()->ci_arm_cpuid & CPU_ID_CPU_MASK) == CPU_ID_ARM810) {
    105   1.1      matt 		int clock = arm8_clock_config(0, 0);
    106   1.1      matt 		char *fclk;
    107  1.49   thorpej 		aprint_normal("%s: ARM810 cp15=%02x", dv->dv_xname, clock);
    108  1.49   thorpej 		aprint_normal(" clock:%s", (clock & 1) ? " dynamic" : "");
    109  1.49   thorpej 		aprint_normal("%s", (clock & 2) ? " sync" : "");
    110   1.1      matt 		switch ((clock >> 2) & 3) {
    111  1.15     bjh21 		case 0:
    112   1.1      matt 			fclk = "bus clock";
    113   1.1      matt 			break;
    114  1.15     bjh21 		case 1:
    115   1.1      matt 			fclk = "ref clock";
    116   1.1      matt 			break;
    117  1.15     bjh21 		case 3:
    118   1.1      matt 			fclk = "pll";
    119   1.1      matt 			break;
    120  1.15     bjh21 		default:
    121   1.1      matt 			fclk = "illegal";
    122   1.1      matt 			break;
    123   1.1      matt 		}
    124  1.49   thorpej 		aprint_normal(" fclk source=%s\n", fclk);
    125   1.1      matt  	}
    126   1.1      matt #endif
    127   1.1      matt 
    128  1.25     bjh21 #ifdef ARMFPE
    129   1.1      matt 	/*
    130   1.1      matt 	 * Ok now we test for an FPA
    131   1.1      matt 	 * At this point no floating point emulator has been installed.
    132   1.1      matt 	 * This means any FP instruction will cause undefined exception.
    133   1.1      matt 	 * We install a temporay coproc 1 handler which will modify
    134   1.1      matt 	 * undefined_test if it is called.
    135   1.1      matt 	 * We then try to read the FP status register. If undefined_test
    136   1.1      matt 	 * has been decremented then the instruction was not handled by
    137   1.1      matt 	 * an FPA so we know the FPA is missing. If undefined_test is
    138   1.1      matt 	 * still 1 then we know the instruction was handled by an FPA.
    139   1.1      matt 	 * We then remove our test handler and look at the
    140   1.1      matt 	 * FP status register for identification.
    141   1.1      matt 	 */
    142   1.1      matt 
    143  1.25     bjh21 	/*
    144  1.25     bjh21 	 * Ok if ARMFPE is defined and the boot options request the
    145  1.25     bjh21 	 * ARM FPE then it will be installed as the FPE.
    146  1.25     bjh21 	 * This is just while I work on integrating the new FPE.
    147  1.25     bjh21 	 * It means the new FPE gets installed if compiled int (ARMFPE
    148  1.25     bjh21 	 * defined) and also gives me a on/off option when I boot in
    149  1.25     bjh21 	 * case the new FPE is causing panics.
    150  1.25     bjh21 	 */
    151   1.1      matt 
    152   1.1      matt 
    153  1.25     bjh21 	if (boot_args)
    154  1.25     bjh21 		get_bootconf_option(boot_args, "armfpe",
    155  1.25     bjh21 		    BOOTOPT_TYPE_BOOLEAN, &usearmfpe);
    156  1.25     bjh21 	if (usearmfpe)
    157  1.25     bjh21 		initialise_arm_fpe();
    158   1.1      matt #endif
    159  1.67  rearnsha 
    160  1.84      matt 	vfp_attach();		/* XXX SMP */
    161   1.1      matt }
    162   1.1      matt 
    163  1.19     bjh21 enum cpu_class {
    164  1.19     bjh21 	CPU_CLASS_NONE,
    165  1.19     bjh21 	CPU_CLASS_ARM2,
    166  1.19     bjh21 	CPU_CLASS_ARM2AS,
    167  1.19     bjh21 	CPU_CLASS_ARM3,
    168  1.19     bjh21 	CPU_CLASS_ARM6,
    169  1.19     bjh21 	CPU_CLASS_ARM7,
    170  1.19     bjh21 	CPU_CLASS_ARM7TDMI,
    171  1.19     bjh21 	CPU_CLASS_ARM8,
    172  1.19     bjh21 	CPU_CLASS_ARM9TDMI,
    173  1.19     bjh21 	CPU_CLASS_ARM9ES,
    174  1.64  christos 	CPU_CLASS_ARM9EJS,
    175  1.53  rearnsha 	CPU_CLASS_ARM10E,
    176  1.57  rearnsha 	CPU_CLASS_ARM10EJ,
    177  1.19     bjh21 	CPU_CLASS_SA1,
    178  1.58  rearnsha 	CPU_CLASS_XSCALE,
    179  1.70      matt 	CPU_CLASS_ARM11J,
    180  1.70      matt 	CPU_CLASS_ARMV4,
    181  1.74      matt 	CPU_CLASS_CORTEX,
    182  1.19     bjh21 };
    183  1.19     bjh21 
    184  1.42     bjh21 static const char * const generic_steppings[16] = {
    185  1.14     bjh21 	"rev 0",	"rev 1",	"rev 2",	"rev 3",
    186  1.14     bjh21 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    187  1.14     bjh21 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    188  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    189  1.14     bjh21 };
    190  1.14     bjh21 
    191  1.68      matt static const char * const pN_steppings[16] = {
    192  1.68      matt 	"*p0",	"*p1",	"*p2",	"*p3",	"*p4",	"*p5",	"*p6",	"*p7",
    193  1.68      matt 	"*p8",	"*p9",	"*p10",	"*p11",	"*p12",	"*p13",	"*p14",	"*p15",
    194  1.68      matt };
    195  1.68      matt 
    196  1.42     bjh21 static const char * const sa110_steppings[16] = {
    197  1.14     bjh21 	"rev 0",	"step J",	"step K",	"step S",
    198  1.14     bjh21 	"step T",	"rev 5",	"rev 6",	"rev 7",
    199  1.14     bjh21 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    200  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    201  1.14     bjh21 };
    202  1.14     bjh21 
    203  1.42     bjh21 static const char * const sa1100_steppings[16] = {
    204  1.14     bjh21 	"rev 0",	"step B",	"step C",	"rev 3",
    205  1.14     bjh21 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    206  1.14     bjh21 	"step D",	"step E",	"rev 10"	"step G",
    207  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    208  1.14     bjh21 };
    209  1.14     bjh21 
    210  1.42     bjh21 static const char * const sa1110_steppings[16] = {
    211  1.14     bjh21 	"step A-0",	"rev 1",	"rev 2",	"rev 3",
    212  1.14     bjh21 	"step B-0",	"step B-1",	"step B-2",	"step B-3",
    213  1.14     bjh21 	"step B-4",	"step B-5",	"rev 10",	"rev 11",
    214  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    215  1.13   thorpej };
    216  1.13   thorpej 
    217  1.42     bjh21 static const char * const ixp12x0_steppings[16] = {
    218  1.37    ichiro 	"(IXP1200 step A)",		"(IXP1200 step B)",
    219  1.37    ichiro 	"rev 2",			"(IXP1200 step C)",
    220  1.37    ichiro 	"(IXP1200 step D)",		"(IXP1240/1250 step A)",
    221  1.37    ichiro 	"(IXP1240 step B)",		"(IXP1250 step B)",
    222  1.36   thorpej 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    223  1.36   thorpej 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    224  1.36   thorpej };
    225  1.36   thorpej 
    226  1.42     bjh21 static const char * const xscale_steppings[16] = {
    227  1.14     bjh21 	"step A-0",	"step A-1",	"step B-0",	"step C-0",
    228  1.40    briggs 	"step D-0",	"rev 5",	"rev 6",	"rev 7",
    229  1.40    briggs 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    230  1.40    briggs 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    231  1.40    briggs };
    232  1.40    briggs 
    233  1.42     bjh21 static const char * const i80321_steppings[16] = {
    234  1.40    briggs 	"step A-0",	"step B-0",	"rev 2",	"rev 3",
    235  1.14     bjh21 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    236  1.14     bjh21 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    237  1.14     bjh21 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    238  1.13   thorpej };
    239  1.13   thorpej 
    240  1.60    nonaka static const char * const i80219_steppings[16] = {
    241  1.60    nonaka 	"step A-0",	"rev 1",	"rev 2",	"rev 3",
    242  1.60    nonaka 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    243  1.60    nonaka 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    244  1.60    nonaka 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    245  1.60    nonaka };
    246  1.60    nonaka 
    247  1.56       bsh /* Steppings for PXA2[15]0 */
    248  1.42     bjh21 static const char * const pxa2x0_steppings[16] = {
    249  1.35   thorpej 	"step A-0",	"step A-1",	"step B-0",	"step B-1",
    250  1.48       rjs 	"step B-2",	"step C-0",	"rev 6",	"rev 7",
    251  1.35   thorpej 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    252  1.35   thorpej 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    253  1.35   thorpej };
    254  1.35   thorpej 
    255  1.56       bsh /* Steppings for PXA255/26x.
    256  1.56       bsh  * rev 5: PXA26x B0, rev 6: PXA255 A0
    257  1.56       bsh  */
    258  1.56       bsh static const char * const pxa255_steppings[16] = {
    259  1.56       bsh 	"rev 0",	"rev 1",	"rev 2",	"step A-0",
    260  1.56       bsh 	"rev 4",	"step B-0",	"step A-0",	"rev 7",
    261  1.56       bsh 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    262  1.56       bsh 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    263  1.56       bsh };
    264  1.56       bsh 
    265  1.59       bsh /* Stepping for PXA27x */
    266  1.59       bsh static const char * const pxa27x_steppings[16] = {
    267  1.59       bsh 	"step A-0",	"step A-1",	"step B-0",	"step B-1",
    268  1.59       bsh 	"step C-0",	"rev 5",	"rev 6",	"rev 7",
    269  1.59       bsh 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    270  1.59       bsh 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    271  1.59       bsh };
    272  1.59       bsh 
    273  1.50    ichiro static const char * const ixp425_steppings[16] = {
    274  1.50    ichiro 	"step 0",	"rev 1",	"rev 2",	"rev 3",
    275  1.50    ichiro 	"rev 4",	"rev 5",	"rev 6",	"rev 7",
    276  1.50    ichiro 	"rev 8",	"rev 9",	"rev 10",	"rev 11",
    277  1.50    ichiro 	"rev 12",	"rev 13",	"rev 14",	"rev 15",
    278  1.50    ichiro };
    279  1.50    ichiro 
    280   1.1      matt struct cpuidtab {
    281   1.1      matt 	u_int32_t	cpuid;
    282   1.1      matt 	enum		cpu_class cpu_class;
    283  1.72       mrg 	const char	*cpu_classname;
    284  1.42     bjh21 	const char * const *cpu_steppings;
    285   1.1      matt };
    286   1.1      matt 
    287   1.1      matt const struct cpuidtab cpuids[] = {
    288  1.13   thorpej 	{ CPU_ID_ARM2,		CPU_CLASS_ARM2,		"ARM2",
    289  1.13   thorpej 	  generic_steppings },
    290  1.13   thorpej 	{ CPU_ID_ARM250,	CPU_CLASS_ARM2AS,	"ARM250",
    291  1.13   thorpej 	  generic_steppings },
    292  1.13   thorpej 
    293  1.13   thorpej 	{ CPU_ID_ARM3,		CPU_CLASS_ARM3,		"ARM3",
    294  1.13   thorpej 	  generic_steppings },
    295  1.13   thorpej 
    296  1.13   thorpej 	{ CPU_ID_ARM600,	CPU_CLASS_ARM6,		"ARM600",
    297  1.13   thorpej 	  generic_steppings },
    298  1.13   thorpej 	{ CPU_ID_ARM610,	CPU_CLASS_ARM6,		"ARM610",
    299  1.13   thorpej 	  generic_steppings },
    300  1.13   thorpej 	{ CPU_ID_ARM620,	CPU_CLASS_ARM6,		"ARM620",
    301  1.13   thorpej 	  generic_steppings },
    302  1.13   thorpej 
    303  1.13   thorpej 	{ CPU_ID_ARM700,	CPU_CLASS_ARM7,		"ARM700",
    304  1.13   thorpej 	  generic_steppings },
    305  1.13   thorpej 	{ CPU_ID_ARM710,	CPU_CLASS_ARM7,		"ARM710",
    306  1.13   thorpej 	  generic_steppings },
    307  1.13   thorpej 	{ CPU_ID_ARM7500,	CPU_CLASS_ARM7,		"ARM7500",
    308  1.13   thorpej 	  generic_steppings },
    309  1.13   thorpej 	{ CPU_ID_ARM710A,	CPU_CLASS_ARM7,		"ARM710a",
    310  1.13   thorpej 	  generic_steppings },
    311  1.13   thorpej 	{ CPU_ID_ARM7500FE,	CPU_CLASS_ARM7,		"ARM7500FE",
    312  1.13   thorpej 	  generic_steppings },
    313  1.13   thorpej 	{ CPU_ID_ARM710T,	CPU_CLASS_ARM7TDMI,	"ARM710T",
    314  1.13   thorpej 	  generic_steppings },
    315  1.13   thorpej 	{ CPU_ID_ARM720T,	CPU_CLASS_ARM7TDMI,	"ARM720T",
    316  1.13   thorpej 	  generic_steppings },
    317  1.13   thorpej 	{ CPU_ID_ARM740T8K,	CPU_CLASS_ARM7TDMI, "ARM740T (8 KB cache)",
    318  1.13   thorpej 	  generic_steppings },
    319  1.13   thorpej 	{ CPU_ID_ARM740T4K,	CPU_CLASS_ARM7TDMI, "ARM740T (4 KB cache)",
    320  1.13   thorpej 	  generic_steppings },
    321  1.13   thorpej 
    322  1.13   thorpej 	{ CPU_ID_ARM810,	CPU_CLASS_ARM8,		"ARM810",
    323  1.13   thorpej 	  generic_steppings },
    324  1.13   thorpej 
    325  1.13   thorpej 	{ CPU_ID_ARM920T,	CPU_CLASS_ARM9TDMI,	"ARM920T",
    326  1.13   thorpej 	  generic_steppings },
    327  1.13   thorpej 	{ CPU_ID_ARM922T,	CPU_CLASS_ARM9TDMI,	"ARM922T",
    328  1.13   thorpej 	  generic_steppings },
    329  1.64  christos 	{ CPU_ID_ARM926EJS,	CPU_CLASS_ARM9EJS,	"ARM926EJ-S",
    330  1.64  christos 	  generic_steppings },
    331  1.13   thorpej 	{ CPU_ID_ARM940T,	CPU_CLASS_ARM9TDMI,	"ARM940T",
    332  1.13   thorpej 	  generic_steppings },
    333  1.13   thorpej 	{ CPU_ID_ARM946ES,	CPU_CLASS_ARM9ES,	"ARM946E-S",
    334  1.13   thorpej 	  generic_steppings },
    335  1.13   thorpej 	{ CPU_ID_ARM966ES,	CPU_CLASS_ARM9ES,	"ARM966E-S",
    336  1.13   thorpej 	  generic_steppings },
    337  1.13   thorpej 	{ CPU_ID_ARM966ESR1,	CPU_CLASS_ARM9ES,	"ARM966E-S",
    338  1.52   mycroft 	  generic_steppings },
    339  1.52   mycroft 	{ CPU_ID_TI925T,	CPU_CLASS_ARM9TDMI,	"TI ARM925T",
    340  1.13   thorpej 	  generic_steppings },
    341  1.77  kiyohara 	{ CPU_ID_MV88SV131,	CPU_CLASS_ARM9ES,	"Sheeva 88SV131",
    342  1.77  kiyohara 	  generic_steppings },
    343  1.77  kiyohara 	{ CPU_ID_MV88FR571_VD,	CPU_CLASS_ARM9ES,	"Sheeva 88FR571-vd",
    344  1.77  kiyohara 	  generic_steppings },
    345  1.13   thorpej 
    346  1.53  rearnsha 	{ CPU_ID_ARM1020E,	CPU_CLASS_ARM10E,	"ARM1020E",
    347  1.53  rearnsha 	  generic_steppings },
    348  1.53  rearnsha 	{ CPU_ID_ARM1022ES,	CPU_CLASS_ARM10E,	"ARM1022E-S",
    349  1.53  rearnsha 	  generic_steppings },
    350  1.57  rearnsha 	{ CPU_ID_ARM1026EJS,	CPU_CLASS_ARM10EJ,	"ARM1026EJ-S",
    351  1.57  rearnsha 	  generic_steppings },
    352  1.53  rearnsha 
    353  1.13   thorpej 	{ CPU_ID_SA110,		CPU_CLASS_SA1,		"SA-110",
    354  1.14     bjh21 	  sa110_steppings },
    355  1.13   thorpej 	{ CPU_ID_SA1100,	CPU_CLASS_SA1,		"SA-1100",
    356  1.14     bjh21 	  sa1100_steppings },
    357  1.13   thorpej 	{ CPU_ID_SA1110,	CPU_CLASS_SA1,		"SA-1110",
    358  1.14     bjh21 	  sa1110_steppings },
    359  1.36   thorpej 
    360  1.36   thorpej 	{ CPU_ID_IXP1200,	CPU_CLASS_SA1,		"IXP1200",
    361  1.37    ichiro 	  ixp12x0_steppings },
    362  1.13   thorpej 
    363  1.32   thorpej 	{ CPU_ID_80200,		CPU_CLASS_XSCALE,	"i80200",
    364  1.32   thorpej 	  xscale_steppings },
    365  1.32   thorpej 
    366  1.38   thorpej 	{ CPU_ID_80321_400,	CPU_CLASS_XSCALE,	"i80321 400MHz",
    367  1.40    briggs 	  i80321_steppings },
    368  1.38   thorpej 	{ CPU_ID_80321_600,	CPU_CLASS_XSCALE,	"i80321 600MHz",
    369  1.40    briggs 	  i80321_steppings },
    370  1.40    briggs 	{ CPU_ID_80321_400_B0,	CPU_CLASS_XSCALE,	"i80321 400MHz",
    371  1.40    briggs 	  i80321_steppings },
    372  1.40    briggs 	{ CPU_ID_80321_600_B0,	CPU_CLASS_XSCALE,	"i80321 600MHz",
    373  1.40    briggs 	  i80321_steppings },
    374  1.13   thorpej 
    375  1.60    nonaka 	{ CPU_ID_80219_400,	CPU_CLASS_XSCALE,	"i80219 400MHz",
    376  1.60    nonaka 	  i80219_steppings },
    377  1.60    nonaka 	{ CPU_ID_80219_600,	CPU_CLASS_XSCALE,	"i80219 600MHz",
    378  1.60    nonaka 	  i80219_steppings },
    379  1.60    nonaka 
    380  1.59       bsh 	{ CPU_ID_PXA27X,	CPU_CLASS_XSCALE,	"PXA27x",
    381  1.59       bsh 	  pxa27x_steppings },
    382  1.48       rjs 	{ CPU_ID_PXA250A,	CPU_CLASS_XSCALE,	"PXA250",
    383  1.48       rjs 	  pxa2x0_steppings },
    384  1.48       rjs 	{ CPU_ID_PXA210A,	CPU_CLASS_XSCALE,	"PXA210",
    385  1.48       rjs 	  pxa2x0_steppings },
    386  1.48       rjs 	{ CPU_ID_PXA250B,	CPU_CLASS_XSCALE,	"PXA250",
    387  1.39    ichiro 	  pxa2x0_steppings },
    388  1.48       rjs 	{ CPU_ID_PXA210B,	CPU_CLASS_XSCALE,	"PXA210",
    389  1.39    ichiro 	  pxa2x0_steppings },
    390  1.56       bsh 	{ CPU_ID_PXA250C, 	CPU_CLASS_XSCALE,	"PXA255/26x",
    391  1.56       bsh 	  pxa255_steppings },
    392  1.48       rjs 	{ CPU_ID_PXA210C, 	CPU_CLASS_XSCALE,	"PXA210",
    393  1.35   thorpej 	  pxa2x0_steppings },
    394  1.35   thorpej 
    395  1.50    ichiro 	{ CPU_ID_IXP425_533,	CPU_CLASS_XSCALE,	"IXP425 533MHz",
    396  1.50    ichiro 	  ixp425_steppings },
    397  1.50    ichiro 	{ CPU_ID_IXP425_400,	CPU_CLASS_XSCALE,	"IXP425 400MHz",
    398  1.50    ichiro 	  ixp425_steppings },
    399  1.50    ichiro 	{ CPU_ID_IXP425_266,	CPU_CLASS_XSCALE,	"IXP425 266MHz",
    400  1.50    ichiro 	  ixp425_steppings },
    401  1.50    ichiro 
    402  1.68      matt 	{ CPU_ID_ARM1136JS,	CPU_CLASS_ARM11J,	"ARM1136J-S r0",
    403  1.68      matt 	  pN_steppings },
    404  1.68      matt 	{ CPU_ID_ARM1136JSR1,	CPU_CLASS_ARM11J,	"ARM1136J-S r1",
    405  1.68      matt 	  pN_steppings },
    406  1.81     skrll #if 0
    407  1.81     skrll 	/* The ARM1156T2-S only has a memory protection unit */
    408  1.80     skrll 	{ CPU_ID_ARM1156T2S,	CPU_CLASS_ARM11J,	"ARM1156T2-S r0",
    409  1.80     skrll 	  pN_steppings },
    410  1.81     skrll #endif
    411  1.79     skrll 	{ CPU_ID_ARM1176JZS,	CPU_CLASS_ARM11J,	"ARM1176JZ-S r0",
    412  1.68      matt 	  pN_steppings },
    413  1.74      matt 
    414  1.78       bsh 	{ CPU_ID_ARM11MPCORE,	CPU_CLASS_ARM11J, 	"ARM11 MPCore",
    415  1.78       bsh 	  generic_steppings },
    416  1.78       bsh 
    417  1.82      matt 	{ CPU_ID_CORTEXA5R0,	CPU_CLASS_CORTEX,	"Cortex-A5 r0",
    418  1.82      matt 	  pN_steppings },
    419  1.74      matt 	{ CPU_ID_CORTEXA8R1,	CPU_CLASS_CORTEX,	"Cortex-A8 r1",
    420  1.74      matt 	  pN_steppings },
    421  1.74      matt 	{ CPU_ID_CORTEXA8R2,	CPU_CLASS_CORTEX,	"Cortex-A8 r2",
    422  1.74      matt 	  pN_steppings },
    423  1.74      matt 	{ CPU_ID_CORTEXA8R3,	CPU_CLASS_CORTEX,	"Cortex-A8 r3",
    424  1.69      matt 	  pN_steppings },
    425  1.82      matt 	{ CPU_ID_CORTEXA9R2,	CPU_CLASS_CORTEX,	"Cortex-A9 r2",
    426  1.82      matt 	  pN_steppings },
    427  1.82      matt 	{ CPU_ID_CORTEXA9R3,	CPU_CLASS_CORTEX,	"Cortex-A9 r3",
    428  1.82      matt 	  pN_steppings },
    429  1.82      matt 	{ CPU_ID_CORTEXA9R4,	CPU_CLASS_CORTEX,	"Cortex-A9 r4",
    430  1.82      matt 	  pN_steppings },
    431  1.82      matt 	{ CPU_ID_CORTEXA15R2,	CPU_CLASS_CORTEX,	"Cortex-A15 r2",
    432  1.69      matt 	  pN_steppings },
    433  1.82      matt 	{ CPU_ID_CORTEXA15R3,	CPU_CLASS_CORTEX,	"Cortex-A15 r3",
    434  1.73  jmcneill 	  pN_steppings },
    435  1.58  rearnsha 
    436  1.70      matt 	{ CPU_ID_FA526,		CPU_CLASS_ARMV4,	"FA526",
    437  1.70      matt 	  generic_steppings },
    438  1.70      matt 
    439  1.13   thorpej 	{ 0, CPU_CLASS_NONE, NULL, NULL }
    440   1.1      matt };
    441   1.1      matt 
    442   1.1      matt struct cpu_classtab {
    443   1.9   thorpej 	const char	*class_name;
    444   1.9   thorpej 	const char	*class_option;
    445   1.1      matt };
    446   1.1      matt 
    447   1.1      matt const struct cpu_classtab cpu_classes[] = {
    448  1.74      matt 	[CPU_CLASS_NONE] =	{ "unknown",	NULL },
    449  1.74      matt 	[CPU_CLASS_ARM2] =	{ "ARM2",	"CPU_ARM2" },
    450  1.74      matt 	[CPU_CLASS_ARM2AS] =	{ "ARM2as",	"CPU_ARM250" },
    451  1.74      matt 	[CPU_CLASS_ARM3] =	{ "ARM3",	"CPU_ARM3" },
    452  1.74      matt 	[CPU_CLASS_ARM6] =	{ "ARM6",	"CPU_ARM6" },
    453  1.74      matt 	[CPU_CLASS_ARM7] =	{ "ARM7",	"CPU_ARM7" },
    454  1.74      matt 	[CPU_CLASS_ARM7TDMI] =	{ "ARM7TDMI",	"CPU_ARM7TDMI" },
    455  1.74      matt 	[CPU_CLASS_ARM8] =	{ "ARM8",	"CPU_ARM8" },
    456  1.74      matt 	[CPU_CLASS_ARM9TDMI] =	{ "ARM9TDMI",	NULL },
    457  1.74      matt 	[CPU_CLASS_ARM9ES] =	{ "ARM9E-S",	"CPU_ARM9E" },
    458  1.74      matt 	[CPU_CLASS_ARM9EJS] =	{ "ARM9EJ-S",	"CPU_ARM9E" },
    459  1.74      matt 	[CPU_CLASS_ARM10E] =	{ "ARM10E",	"CPU_ARM10" },
    460  1.74      matt 	[CPU_CLASS_ARM10EJ] =	{ "ARM10EJ",	"CPU_ARM10" },
    461  1.74      matt 	[CPU_CLASS_SA1] =	{ "SA-1",	"CPU_SA110" },
    462  1.74      matt 	[CPU_CLASS_XSCALE] =	{ "XScale",	"CPU_XSCALE_..." },
    463  1.74      matt 	[CPU_CLASS_ARM11J] =	{ "ARM11J",	"CPU_ARM11" },
    464  1.74      matt 	[CPU_CLASS_ARMV4] =	{ "ARMv4",	"CPU_ARMV4" },
    465  1.75      matt 	[CPU_CLASS_CORTEX] =	{ "Cortex",	"CPU_CORTEX" },
    466   1.1      matt };
    467   1.1      matt 
    468   1.1      matt /*
    469  1.47       wiz  * Report the type of the specified arm processor. This uses the generic and
    470  1.55       wiz  * arm specific information in the CPU structure to identify the processor.
    471  1.55       wiz  * The remaining fields in the CPU structure are filled in appropriately.
    472   1.1      matt  */
    473   1.1      matt 
    474  1.42     bjh21 static const char * const wtnames[] = {
    475  1.12   thorpej 	"write-through",
    476  1.12   thorpej 	"write-back",
    477  1.12   thorpej 	"write-back",
    478  1.12   thorpej 	"**unknown 3**",
    479  1.12   thorpej 	"**unknown 4**",
    480  1.12   thorpej 	"write-back-locking",		/* XXX XScale-specific? */
    481  1.12   thorpej 	"write-back-locking-A",
    482  1.12   thorpej 	"write-back-locking-B",
    483  1.12   thorpej 	"**unknown 8**",
    484  1.12   thorpej 	"**unknown 9**",
    485  1.12   thorpej 	"**unknown 10**",
    486  1.12   thorpej 	"**unknown 11**",
    487  1.12   thorpej 	"**unknown 12**",
    488  1.12   thorpej 	"**unknown 13**",
    489  1.57  rearnsha 	"write-back-locking-C",
    490  1.12   thorpej 	"**unknown 15**",
    491  1.12   thorpej };
    492  1.12   thorpej 
    493   1.1      matt void
    494  1.84      matt identify_arm_cpu(device_t dv, struct cpu_info *ci)
    495   1.1      matt {
    496   1.1      matt 	u_int cpuid;
    497  1.54     chris 	enum cpu_class cpu_class = CPU_CLASS_NONE;
    498   1.1      matt 	int i;
    499  1.68      matt 	const char *steppingstr;
    500   1.1      matt 
    501  1.44     bjh21 	cpuid = ci->ci_arm_cpuid;
    502   1.1      matt 
    503   1.1      matt 	if (cpuid == 0) {
    504  1.49   thorpej 		aprint_error("Processor failed probe - no CPU ID\n");
    505   1.1      matt 		return;
    506   1.1      matt 	}
    507   1.1      matt 
    508   1.1      matt 	for (i = 0; cpuids[i].cpuid != 0; i++)
    509   1.1      matt 		if (cpuids[i].cpuid == (cpuid & CPU_ID_CPU_MASK)) {
    510  1.19     bjh21 			cpu_class = cpuids[i].cpu_class;
    511  1.68      matt 			steppingstr = cpuids[i].cpu_steppings[cpuid &
    512  1.68      matt 			    CPU_ID_REVISION_MASK],
    513  1.68      matt 			sprintf(cpu_model, "%s%s%s (%s core)",
    514  1.72       mrg 			    cpuids[i].cpu_classname,
    515  1.68      matt 			    steppingstr[0] == '*' ? "" : " ",
    516  1.68      matt 			    &steppingstr[steppingstr[0] == '*'],
    517  1.19     bjh21 			    cpu_classes[cpu_class].class_name);
    518   1.1      matt 			break;
    519   1.1      matt 		}
    520   1.1      matt 
    521   1.1      matt 	if (cpuids[i].cpuid == 0)
    522  1.20     bjh21 		sprintf(cpu_model, "unknown CPU (ID = 0x%x)", cpuid);
    523   1.1      matt 
    524  1.49   thorpej 	aprint_naive(": %s\n", cpu_model);
    525  1.49   thorpej 	aprint_normal(": %s\n", cpu_model);
    526  1.29     bjh21 
    527  1.49   thorpej 	aprint_normal("%s:", dv->dv_xname);
    528  1.29     bjh21 
    529  1.19     bjh21 	switch (cpu_class) {
    530   1.1      matt 	case CPU_CLASS_ARM6:
    531   1.1      matt 	case CPU_CLASS_ARM7:
    532   1.3     chris 	case CPU_CLASS_ARM7TDMI:
    533   1.1      matt 	case CPU_CLASS_ARM8:
    534  1.18     bjh21 		if ((ci->ci_ctrl & CPU_CONTROL_IDC_ENABLE) == 0)
    535  1.49   thorpej 			aprint_normal(" IDC disabled");
    536   1.1      matt 		else
    537  1.49   thorpej 			aprint_normal(" IDC enabled");
    538   1.1      matt 		break;
    539   1.6  rearnsha 	case CPU_CLASS_ARM9TDMI:
    540  1.64  christos 	case CPU_CLASS_ARM9ES:
    541  1.64  christos 	case CPU_CLASS_ARM9EJS:
    542  1.53  rearnsha 	case CPU_CLASS_ARM10E:
    543  1.57  rearnsha 	case CPU_CLASS_ARM10EJ:
    544   1.1      matt 	case CPU_CLASS_SA1:
    545   1.4      matt 	case CPU_CLASS_XSCALE:
    546  1.58  rearnsha 	case CPU_CLASS_ARM11J:
    547  1.71      matt 	case CPU_CLASS_ARMV4:
    548  1.74      matt 	case CPU_CLASS_CORTEX:
    549  1.18     bjh21 		if ((ci->ci_ctrl & CPU_CONTROL_DC_ENABLE) == 0)
    550  1.49   thorpej 			aprint_normal(" DC disabled");
    551   1.1      matt 		else
    552  1.49   thorpej 			aprint_normal(" DC enabled");
    553  1.18     bjh21 		if ((ci->ci_ctrl & CPU_CONTROL_IC_ENABLE) == 0)
    554  1.49   thorpej 			aprint_normal(" IC disabled");
    555   1.1      matt 		else
    556  1.49   thorpej 			aprint_normal(" IC enabled");
    557   1.1      matt 		break;
    558  1.19     bjh21 	default:
    559  1.19     bjh21 		break;
    560   1.1      matt 	}
    561  1.18     bjh21 	if ((ci->ci_ctrl & CPU_CONTROL_WBUF_ENABLE) == 0)
    562  1.49   thorpej 		aprint_normal(" WB disabled");
    563   1.1      matt 	else
    564  1.49   thorpej 		aprint_normal(" WB enabled");
    565   1.1      matt 
    566  1.18     bjh21 	if (ci->ci_ctrl & CPU_CONTROL_LABT_ENABLE)
    567  1.49   thorpej 		aprint_normal(" LABT");
    568   1.1      matt 	else
    569  1.49   thorpej 		aprint_normal(" EABT");
    570   1.1      matt 
    571  1.18     bjh21 	if (ci->ci_ctrl & CPU_CONTROL_BPRD_ENABLE)
    572  1.49   thorpej 		aprint_normal(" branch prediction enabled");
    573   1.1      matt 
    574  1.49   thorpej 	aprint_normal("\n");
    575   1.1      matt 
    576  1.12   thorpej 	/* Print cache info. */
    577  1.12   thorpej 	if (arm_picache_line_size == 0 && arm_pdcache_line_size == 0)
    578  1.12   thorpej 		goto skip_pcache;
    579  1.12   thorpej 
    580  1.12   thorpej 	if (arm_pcache_unified) {
    581  1.49   thorpej 		aprint_normal("%s: %dKB/%dB %d-way %s unified cache\n",
    582  1.12   thorpej 		    dv->dv_xname, arm_pdcache_size / 1024,
    583  1.12   thorpej 		    arm_pdcache_line_size, arm_pdcache_ways,
    584  1.12   thorpej 		    wtnames[arm_pcache_type]);
    585  1.12   thorpej 	} else {
    586  1.49   thorpej 		aprint_normal("%s: %dKB/%dB %d-way Instruction cache\n",
    587  1.12   thorpej 		    dv->dv_xname, arm_picache_size / 1024,
    588  1.12   thorpej 		    arm_picache_line_size, arm_picache_ways);
    589  1.49   thorpej 		aprint_normal("%s: %dKB/%dB %d-way %s Data cache\n",
    590  1.12   thorpej 		    dv->dv_xname, arm_pdcache_size / 1024,
    591  1.12   thorpej 		    arm_pdcache_line_size, arm_pdcache_ways,
    592  1.12   thorpej 		    wtnames[arm_pcache_type]);
    593  1.12   thorpej 	}
    594  1.12   thorpej 
    595  1.12   thorpej  skip_pcache:
    596   1.1      matt 
    597  1.19     bjh21 	switch (cpu_class) {
    598   1.1      matt #ifdef CPU_ARM2
    599   1.1      matt 	case CPU_CLASS_ARM2:
    600   1.1      matt #endif
    601   1.1      matt #ifdef CPU_ARM250
    602   1.1      matt 	case CPU_CLASS_ARM2AS:
    603   1.1      matt #endif
    604   1.1      matt #ifdef CPU_ARM3
    605   1.1      matt 	case CPU_CLASS_ARM3:
    606   1.1      matt #endif
    607   1.1      matt #ifdef CPU_ARM6
    608   1.1      matt 	case CPU_CLASS_ARM6:
    609   1.1      matt #endif
    610   1.1      matt #ifdef CPU_ARM7
    611   1.1      matt 	case CPU_CLASS_ARM7:
    612   1.1      matt #endif
    613   1.3     chris #ifdef CPU_ARM7TDMI
    614   1.3     chris 	case CPU_CLASS_ARM7TDMI:
    615   1.3     chris #endif
    616   1.1      matt #ifdef CPU_ARM8
    617   1.1      matt 	case CPU_CLASS_ARM8:
    618   1.6  rearnsha #endif
    619   1.6  rearnsha #ifdef CPU_ARM9
    620   1.6  rearnsha 	case CPU_CLASS_ARM9TDMI:
    621  1.53  rearnsha #endif
    622  1.77  kiyohara #if defined(CPU_ARM9E) || defined(CPU_SHEEVA)
    623  1.64  christos 	case CPU_CLASS_ARM9ES:
    624  1.64  christos 	case CPU_CLASS_ARM9EJS:
    625  1.64  christos #endif
    626  1.53  rearnsha #ifdef CPU_ARM10
    627  1.53  rearnsha 	case CPU_CLASS_ARM10E:
    628  1.57  rearnsha 	case CPU_CLASS_ARM10EJ:
    629   1.1      matt #endif
    630  1.37    ichiro #if defined(CPU_SA110) || defined(CPU_SA1100) || \
    631  1.37    ichiro     defined(CPU_SA1110) || defined(CPU_IXP12X0)
    632   1.1      matt 	case CPU_CLASS_SA1:
    633   1.4      matt #endif
    634  1.35   thorpej #if defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) || \
    635  1.59       bsh     defined(__CPU_XSCALE_PXA2XX) || defined(CPU_XSCALE_IXP425)
    636   1.4      matt 	case CPU_CLASS_XSCALE:
    637   1.1      matt #endif
    638  1.68      matt #if defined(CPU_ARM11)
    639  1.58  rearnsha 	case CPU_CLASS_ARM11J:
    640  1.76      matt #endif
    641  1.76      matt #if defined(CPU_CORTEX)
    642  1.74      matt 	case CPU_CLASS_CORTEX:
    643  1.58  rearnsha #endif
    644  1.71      matt #if defined(CPU_FA526)
    645  1.71      matt 	case CPU_CLASS_ARMV4:
    646  1.71      matt #endif
    647   1.1      matt 		break;
    648   1.1      matt 	default:
    649  1.63  christos 		if (cpu_classes[cpu_class].class_option == NULL)
    650  1.49   thorpej 			aprint_error("%s: %s does not fully support this CPU."
    651   1.1      matt 			       "\n", dv->dv_xname, ostype);
    652   1.1      matt 		else {
    653  1.49   thorpej 			aprint_error("%s: This kernel does not fully support "
    654   1.1      matt 			       "this CPU.\n", dv->dv_xname);
    655  1.49   thorpej 			aprint_normal("%s: Recompile with \"options %s\" to "
    656   1.1      matt 			       "correct this.\n", dv->dv_xname,
    657  1.19     bjh21 			       cpu_classes[cpu_class].class_option);
    658   1.1      matt 		}
    659   1.1      matt 		break;
    660   1.1      matt 	}
    661   1.1      matt 
    662  1.43     bjh21 }
    663   1.1      matt 
    664   1.1      matt /* End of cpu.c */
    665