locore.S revision 1.24
11.24Smatt/* $NetBSD: locore.S,v 1.24 2008/08/07 04:18:21 matt Exp $ */ 21.1Schris 31.1Schris/* 41.1Schris * Copyright (C) 1994-1997 Mark Brinicombe 51.1Schris * Copyright (C) 1994 Brini 61.1Schris * All rights reserved. 71.1Schris * 81.1Schris * Redistribution and use in source and binary forms, with or without 91.1Schris * modification, are permitted provided that the following conditions 101.1Schris * are met: 111.1Schris * 1. Redistributions of source code must retain the above copyright 121.1Schris * notice, this list of conditions and the following disclaimer. 131.1Schris * 2. Redistributions in binary form must reproduce the above copyright 141.1Schris * notice, this list of conditions and the following disclaimer in the 151.1Schris * documentation and/or other materials provided with the distribution. 161.1Schris * 3. All advertising materials mentioning features or use of this software 171.1Schris * must display the following acknowledgement: 181.1Schris * This product includes software developed by Brini. 191.1Schris * 4. The name of Brini may not be used to endorse or promote products 201.1Schris * derived from this software without specific prior written permission. 211.1Schris * 221.1Schris * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR 231.1Schris * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 241.1Schris * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 251.1Schris * IN NO EVENT SHALL BRINI BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 261.1Schris * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 271.1Schris * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 281.1Schris * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 291.1Schris * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 301.1Schris * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 311.1Schris * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 321.1Schris */ 331.1Schris 341.1Schris#include "assym.h" 351.1Schris#include <sys/syscall.h> 361.1Schris#include <sys/errno.h> 371.1Schris#include <machine/asm.h> 381.1Schris#include <machine/cpu.h> 391.1Schris#include <machine/frame.h> 401.1Schris#include <machine/param.h> 411.1Schris 421.1Schris/* What size should this really be ? It is only used by init_arm() */ 431.1Schris#define INIT_ARM_STACK_SIZE 2048 441.1Schris 451.24Smatt RCSID("$NetBSD: locore.S,v 1.24 2008/08/07 04:18:21 matt Exp $") 461.23Smatt 471.1Schris/* 481.1Schris * This is for kvm_mkdb, and should be the address of the beginning 491.1Schris * of the kernel text segment (not necessarily the same as kernbase). 501.1Schris */ 511.1Schris 521.2Sthorpej .text 531.2Sthorpej .align 0 541.5Sthorpej 551.5SthorpejENTRY_NP(kernel_text) 561.2Sthorpej 571.1SchrisASENTRY_NP(start) 581.9Sbjh21 adr r1, .Lstart 591.4Sthorpej ldmia r1, {r1, r2, sp} /* Set initial stack and */ 601.4Sthorpej sub r2, r2, r1 /* get zero init data */ 611.1Schris mov r3, #0 621.1Schris 631.7Sbriggs.L1: 641.4Sthorpej str r3, [r1], #0x0004 /* Zero the bss */ 651.1Schris subs r2, r2, #4 661.7Sbriggs bgt .L1 671.1Schris 681.4Sthorpej mov fp, #0x00000000 /* trace back starts here */ 691.4Sthorpej bl _C_LABEL(initarm) /* Off we go */ 701.1Schris 711.1Schris /* init arm will return the new stack pointer. */ 721.1Schris mov sp, r0 731.1Schris 741.1Schris mov fp, #0x00000000 /* trace back starts here */ 751.1Schris mov ip, sp 761.1Schris stmfd sp!, {fp, ip, lr, pc} 771.1Schris sub fp, ip, #4 781.1Schris 791.4Sthorpej bl _C_LABEL(main) /* call main()! */ 801.1Schris 811.9Sbjh21 adr r0, .Lmainreturned 821.4Sthorpej b _C_LABEL(panic) 831.17Spooka /* NOTREACHED */ 841.1Schris 851.7Sbriggs.Lstart: 861.1Schris .word _edata 871.1Schris .word _end 881.1Schris .word svcstk + INIT_ARM_STACK_SIZE 891.4Sthorpej 901.8Sthorpej.Lmainreturned: 911.4Sthorpej .asciz "main() returned" 921.4Sthorpej .align 0 931.1Schris 941.1Schris .bss 951.1Schrissvcstk: 961.1Schris .space INIT_ARM_STACK_SIZE 971.1Schris 981.1Schris .text 991.1Schris .align 0 1001.1Schris 1011.1Schris#ifndef OFW 1021.1Schris /* OFW based systems will used OF_boot() */ 1031.1Schris 1041.8Sthorpej.Lcpufuncs: 1051.1Schris .word _C_LABEL(cpufuncs) 1061.1Schris 1071.1SchrisENTRY_NP(cpu_reset) 1081.7Sbriggs mrs r2, cpsr 1091.1Schris bic r2, r2, #(PSR_MODE) 1101.1Schris orr r2, r2, #(PSR_SVC32_MODE) 1111.24Smatt orr r2, r2, #(IF32_bits) 1121.22Schris msr cpsr_c, r2 1131.1Schris 1141.8Sthorpej ldr r4, .Lcpu_reset_address 1151.1Schris ldr r4, [r4] 1161.1Schris 1171.8Sthorpej ldr r0, .Lcpufuncs 1181.10Sbsh mov lr, pc 1191.3Sthorpej ldr pc, [r0, #CF_IDCACHE_WBINV_ALL] 1201.1Schris 1211.1Schris /* 1221.1Schris * Load the cpu_reset_needs_v4_MMU_disable flag to determine if it's 1231.1Schris * necessary. 1241.1Schris */ 1251.1Schris 1261.8Sthorpej ldr r1, .Lcpu_reset_needs_v4_MMU_disable 1271.1Schris ldr r1, [r1] 1281.1Schris cmp r1, #0 1291.14Sthorpej mov r2, #0 1301.1Schris 1311.1Schris /* 1321.1Schris * MMU & IDC off, 32 bit program & data space 1331.1Schris * Hurl ourselves into the ROM 1341.1Schris */ 1351.13Sthorpej mov r0, #(CPU_CONTROL_32BP_ENABLE | CPU_CONTROL_32BD_ENABLE) 1361.1Schris mcr 15, 0, r0, c1, c0, 0 1371.14Sthorpej mcrne 15, 0, r2, c8, c7, 0 /* nail I+D TLB on ARMv4 and greater */ 1381.1Schris mov pc, r4 1391.1Schris 1401.1Schris /* 1411.1Schris * _cpu_reset_address contains the address to branch to, to complete 1421.15Swiz * the CPU reset after turning the MMU off 1431.1Schris * This variable is provided by the hardware specific code 1441.1Schris */ 1451.8Sthorpej.Lcpu_reset_address: 1461.1Schris .word _C_LABEL(cpu_reset_address) 1471.1Schris 1481.1Schris /* 1491.1Schris * cpu_reset_needs_v4_MMU_disable contains a flag that signals if the 1501.1Schris * v4 MMU disable instruction needs executing... it is an illegal instruction 1511.1Schris * on f.e. ARM6/7 that locks up the computer in an endless illegal 1521.1Schris * instruction / data-abort / reset loop. 1531.1Schris */ 1541.8Sthorpej.Lcpu_reset_needs_v4_MMU_disable: 1551.1Schris .word _C_LABEL(cpu_reset_needs_v4_MMU_disable) 1561.1Schris 1571.1Schris#endif /* OFW */ 1581.1Schris 1591.1Schris/* 1601.1Schris * setjump + longjmp 1611.1Schris */ 1621.1SchrisENTRY(setjmp) 1631.1Schris stmia r0, {r4-r14} 1641.1Schris mov r0, #0x00000000 1651.1Schris mov pc, lr 1661.1Schris 1671.1SchrisENTRY(longjmp) 1681.1Schris ldmia r0, {r4-r14} 1691.1Schris mov r0, #0x00000001 1701.1Schris mov pc, lr 1711.1Schris 1721.1Schris .data 1731.1Schris .global _C_LABEL(esym) 1741.1Schris_C_LABEL(esym): .word _C_LABEL(end) 1751.1Schris 1761.1SchrisENTRY_NP(abort) 1771.1Schris b _C_LABEL(abort) 1781.1Schris 1791.19Schris/* 1801.21Sskrll * Part of doing a system dump, we need to save a switchframe onto the 1811.21Sskrll * stack, then save the rest of the registers into the dumppcb. 1821.19Schris */ 1831.19SchrisENTRY(dumpsys) 1841.19Schris /* push registers onto stack */ 1851.20Sskrll mov ip, sp 1861.20Sskrll stmfd sp!, {r4-r7, ip, lr} 1871.19Schris 1881.19Schris /* fill in dumppcb */ 1891.19Schris ldr r0, .Ldumppcb 1901.19Schris 1911.19Schris#ifndef __XSCALE__ 1921.19Schris add r2, r0, #(PCB_R8) 1931.19Schris stmia r2, {r8-r13} 1941.19Schris#else 1951.19Schris strd r8, [r0, #(PCB_R8)] 1961.19Schris strd r10, [r0, #(PCB_R10)] 1971.19Schris strd r12, [r0, #(PCB_R12)] 1981.19Schris#endif 1991.19Schris 2001.19Schris bl _C_LABEL(dodumpsys) 2011.19Schris 2021.19Schris /* unwind the stack */ 2031.20Sskrll ldmfd sp, {r4-r7, sp, pc} 2041.19Schris 2051.19Schris.Ldumppcb: 2061.19Schris .word _C_LABEL(dumppcb) 2071.1Schris 2081.1Schris/* End of locore.S */ 209