locore.S revision 1.27
11.27Smatt/* $NetBSD: locore.S,v 1.27 2012/08/29 07:14:04 matt Exp $ */ 21.1Schris 31.1Schris/* 41.1Schris * Copyright (C) 1994-1997 Mark Brinicombe 51.1Schris * Copyright (C) 1994 Brini 61.1Schris * All rights reserved. 71.1Schris * 81.1Schris * Redistribution and use in source and binary forms, with or without 91.1Schris * modification, are permitted provided that the following conditions 101.1Schris * are met: 111.1Schris * 1. Redistributions of source code must retain the above copyright 121.1Schris * notice, this list of conditions and the following disclaimer. 131.1Schris * 2. Redistributions in binary form must reproduce the above copyright 141.1Schris * notice, this list of conditions and the following disclaimer in the 151.1Schris * documentation and/or other materials provided with the distribution. 161.1Schris * 3. All advertising materials mentioning features or use of this software 171.1Schris * must display the following acknowledgement: 181.1Schris * This product includes software developed by Brini. 191.1Schris * 4. The name of Brini may not be used to endorse or promote products 201.1Schris * derived from this software without specific prior written permission. 211.1Schris * 221.1Schris * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR 231.1Schris * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 241.1Schris * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 251.1Schris * IN NO EVENT SHALL BRINI BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 261.1Schris * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 271.1Schris * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 281.1Schris * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 291.1Schris * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 301.1Schris * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 311.1Schris * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 321.1Schris */ 331.1Schris 341.1Schris#include "assym.h" 351.1Schris#include <sys/syscall.h> 361.1Schris#include <sys/errno.h> 371.1Schris#include <machine/asm.h> 381.1Schris#include <machine/cpu.h> 391.1Schris#include <machine/frame.h> 401.1Schris#include <machine/param.h> 411.1Schris 421.1Schris/* What size should this really be ? It is only used by init_arm() */ 431.1Schris#define INIT_ARM_STACK_SIZE 2048 441.1Schris 451.27Smatt RCSID("$NetBSD: locore.S,v 1.27 2012/08/29 07:14:04 matt Exp $") 461.23Smatt 471.1Schris/* 481.1Schris * This is for kvm_mkdb, and should be the address of the beginning 491.1Schris * of the kernel text segment (not necessarily the same as kernbase). 501.1Schris */ 511.1Schris 521.2Sthorpej .text 531.2Sthorpej .align 0 541.5Sthorpej 551.5SthorpejENTRY_NP(kernel_text) 561.2Sthorpej 571.1SchrisASENTRY_NP(start) 581.9Sbjh21 adr r1, .Lstart 591.27Smatt ldmia r1, {r1, r2, r8, sp} /* Set initial stack and */ 601.27Smatt sub r2, r2, r1 /* get zero init data and cpu_info_store */ 611.25Smatt 621.27Smatt#if defined(TPIDRPRW_IS_CURCPU) || defined(TPIDRPRW_IS_CURLWP) 631.27Smatt mcr p15, 0, r8, c13, c0, 4 641.25Smatt#endif 651.25Smatt 661.1Schris mov r3, #0 671.7Sbriggs.L1: 681.4Sthorpej str r3, [r1], #0x0004 /* Zero the bss */ 691.1Schris subs r2, r2, #4 701.7Sbriggs bgt .L1 711.1Schris 721.27Smatt mrc p15, 0, r3, c0, c0, 0 /* get our cpuid and save it early */ 731.27Smatt str r3, [r8, #CI_ARM_CPUID] 741.27Smatt 751.4Sthorpej mov fp, #0x00000000 /* trace back starts here */ 761.4Sthorpej bl _C_LABEL(initarm) /* Off we go */ 771.1Schris 781.1Schris /* init arm will return the new stack pointer. */ 791.1Schris mov sp, r0 801.1Schris 811.1Schris mov fp, #0x00000000 /* trace back starts here */ 821.1Schris mov ip, sp 831.1Schris stmfd sp!, {fp, ip, lr, pc} 841.1Schris sub fp, ip, #4 851.1Schris 861.4Sthorpej bl _C_LABEL(main) /* call main()! */ 871.1Schris 881.9Sbjh21 adr r0, .Lmainreturned 891.4Sthorpej b _C_LABEL(panic) 901.17Spooka /* NOTREACHED */ 911.1Schris 921.7Sbriggs.Lstart: 931.1Schris .word _edata 941.1Schris .word _end 951.27Smatt#if defined(TPIDRPRW_IS_CURCPU) 961.27Smatt .word _C_LABEL(cpu_info_store) 971.27Smatt#elif defined(TPIDRPRW_IS_CURLWP) 981.27Smatt .word _C_LABEL(lwp0) 991.27Smatt#else 1001.27Smatt .word 0 1011.27Smatt#endif 1021.1Schris .word svcstk + INIT_ARM_STACK_SIZE 1031.4Sthorpej 1041.8Sthorpej.Lmainreturned: 1051.4Sthorpej .asciz "main() returned" 1061.4Sthorpej .align 0 1071.1Schris 1081.1Schris .bss 1091.1Schrissvcstk: 1101.1Schris .space INIT_ARM_STACK_SIZE 1111.1Schris 1121.1Schris .text 1131.1Schris .align 0 1141.1Schris 1151.1Schris#ifndef OFW 1161.1Schris /* OFW based systems will used OF_boot() */ 1171.1Schris 1181.8Sthorpej.Lcpufuncs: 1191.1Schris .word _C_LABEL(cpufuncs) 1201.1Schris 1211.1SchrisENTRY_NP(cpu_reset) 1221.27Smatt#ifdef _ARM_ARCH_6 1231.27Smatt cpsid if, #PSR_SVC32_MODE 1241.27Smatt#else 1251.7Sbriggs mrs r2, cpsr 1261.1Schris bic r2, r2, #(PSR_MODE) 1271.1Schris orr r2, r2, #(PSR_SVC32_MODE) 1281.24Smatt orr r2, r2, #(IF32_bits) 1291.22Schris msr cpsr_c, r2 1301.27Smatt#endif 1311.1Schris 1321.8Sthorpej ldr r0, .Lcpufuncs 1331.10Sbsh mov lr, pc 1341.3Sthorpej ldr pc, [r0, #CF_IDCACHE_WBINV_ALL] 1351.1Schris 1361.1Schris /* 1371.26Smatt * Load the virutal address of the MD reset function first. 1381.1Schris */ 1391.26Smatt ldr r4, .Lcpu_reset_address 1401.26Smatt ldr r4, [r4] 1411.26Smatt cmp r4, #0 1421.1Schris 1431.26Smatt /* 1441.26Smatt * If virtual address is NULL, we must be using the physical address 1451.26Smatt */ 1461.26Smatt ldreq r4, .Lcpu_reset_address_paddr 1471.26Smatt ldreq r4, [r4] 1481.1Schris 1491.1Schris /* 1501.1Schris * MMU & IDC off, 32 bit program & data space 1511.1Schris * Hurl ourselves into the ROM 1521.1Schris */ 1531.27Smatt mrc p15, 0, r0, c1, c0, 0 1541.27Smatt bic r0, #(CPU_CONTROL_MMU_ENABLE | CPU_CONTROL_DC_ENABLE) 1551.27Smatt bic r0, #(CPU_CONTROL_IC_ENABLE) 1561.27Smatt orr r0, #(CPU_CONTROL_32BP_ENABLE | CPU_CONTROL_32BD_ENABLE) 1571.27Smatt mcr p15, 0, r0, c1, c0, 0 1581.27Smatt mcreq p15, 0, r2, c8, c7, 0 /* nail I+D TLB on ARMv4 and greater */ 1591.1Schris mov pc, r4 1601.1Schris 1611.1Schris /* 1621.26Smatt * cpu_reset_address contains the address to branch to, to complete 1631.15Swiz * the CPU reset after turning the MMU off 1641.1Schris * This variable is provided by the hardware specific code 1651.1Schris */ 1661.8Sthorpej.Lcpu_reset_address: 1671.1Schris .word _C_LABEL(cpu_reset_address) 1681.26Smatt.Lcpu_reset_address_paddr: 1691.26Smatt .word _C_LABEL(cpu_reset_address_paddr) 1701.1Schris#endif /* OFW */ 1711.1Schris 1721.1Schris/* 1731.1Schris * setjump + longjmp 1741.1Schris */ 1751.1SchrisENTRY(setjmp) 1761.1Schris stmia r0, {r4-r14} 1771.1Schris mov r0, #0x00000000 1781.1Schris mov pc, lr 1791.1Schris 1801.1SchrisENTRY(longjmp) 1811.1Schris ldmia r0, {r4-r14} 1821.1Schris mov r0, #0x00000001 1831.1Schris mov pc, lr 1841.1Schris 1851.1Schris .data 1861.1Schris .global _C_LABEL(esym) 1871.1Schris_C_LABEL(esym): .word _C_LABEL(end) 1881.1Schris 1891.1SchrisENTRY_NP(abort) 1901.1Schris b _C_LABEL(abort) 1911.1Schris 1921.19Schris/* 1931.21Sskrll * Part of doing a system dump, we need to save a switchframe onto the 1941.21Sskrll * stack, then save the rest of the registers into the dumppcb. 1951.19Schris */ 1961.19SchrisENTRY(dumpsys) 1971.19Schris /* push registers onto stack */ 1981.20Sskrll mov ip, sp 1991.20Sskrll stmfd sp!, {r4-r7, ip, lr} 2001.19Schris 2011.19Schris /* fill in dumppcb */ 2021.19Schris ldr r0, .Ldumppcb 2031.19Schris 2041.19Schris#ifndef __XSCALE__ 2051.19Schris add r2, r0, #(PCB_R8) 2061.19Schris stmia r2, {r8-r13} 2071.19Schris#else 2081.19Schris strd r8, [r0, #(PCB_R8)] 2091.19Schris strd r10, [r0, #(PCB_R10)] 2101.19Schris strd r12, [r0, #(PCB_R12)] 2111.19Schris#endif 2121.19Schris 2131.19Schris bl _C_LABEL(dodumpsys) 2141.19Schris 2151.19Schris /* unwind the stack */ 2161.20Sskrll ldmfd sp, {r4-r7, sp, pc} 2171.19Schris 2181.19Schris.Ldumppcb: 2191.19Schris .word _C_LABEL(dumppcb) 2201.1Schris 2211.1Schris/* End of locore.S */ 222