bcm2835_emmc.c revision 1.13 1 1.13 jmcneill /* $NetBSD: bcm2835_emmc.c,v 1.13 2014/09/12 21:00:11 jmcneill Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.1 skrll * Copyright (c) 2012 The NetBSD Foundation, Inc.
5 1.1 skrll * All rights reserved.
6 1.1 skrll *
7 1.1 skrll * This code is derived from software contributed to The NetBSD Foundation
8 1.1 skrll * by Nick Hudson
9 1.1 skrll *
10 1.1 skrll * Redistribution and use in source and binary forms, with or without
11 1.1 skrll * modification, are permitted provided that the following conditions
12 1.1 skrll * are met:
13 1.1 skrll * 1. Redistributions of source code must retain the above copyright
14 1.1 skrll * notice, this list of conditions and the following disclaimer.
15 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 skrll * notice, this list of conditions and the following disclaimer in the
17 1.1 skrll * documentation and/or other materials provided with the distribution.
18 1.1 skrll *
19 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 skrll * POSSIBILITY OF SUCH DAMAGE.
30 1.1 skrll */
31 1.1 skrll
32 1.1 skrll #include <sys/cdefs.h>
33 1.13 jmcneill __KERNEL_RCSID(0, "$NetBSD: bcm2835_emmc.c,v 1.13 2014/09/12 21:00:11 jmcneill Exp $");
34 1.1 skrll
35 1.1 skrll #include <sys/param.h>
36 1.1 skrll #include <sys/systm.h>
37 1.1 skrll #include <sys/device.h>
38 1.1 skrll #include <sys/bus.h>
39 1.11 jakllsch #include <sys/condvar.h>
40 1.11 jakllsch #include <sys/mutex.h>
41 1.13 jmcneill #include <sys/kernel.h>
42 1.1 skrll
43 1.1 skrll #include <arm/broadcom/bcm2835reg.h>
44 1.1 skrll #include <arm/broadcom/bcm_amba.h>
45 1.11 jakllsch #include <arm/broadcom/bcm2835_dmac.h>
46 1.1 skrll
47 1.1 skrll #include <dev/sdmmc/sdhcreg.h>
48 1.1 skrll #include <dev/sdmmc/sdhcvar.h>
49 1.1 skrll #include <dev/sdmmc/sdmmcvar.h>
50 1.1 skrll
51 1.11 jakllsch enum bcmemmc_dma_state {
52 1.12 jmcneill EMMC_DMA_STATE_IDLE,
53 1.12 jmcneill EMMC_DMA_STATE_BUSY,
54 1.11 jakllsch };
55 1.11 jakllsch
56 1.1 skrll struct bcmemmc_softc {
57 1.1 skrll struct sdhc_softc sc;
58 1.1 skrll
59 1.1 skrll bus_space_tag_t sc_iot;
60 1.1 skrll bus_space_handle_t sc_ioh;
61 1.11 jakllsch bus_size_t sc_ios;
62 1.1 skrll struct sdhc_host *sc_hosts[1];
63 1.1 skrll void *sc_ih;
64 1.11 jakllsch
65 1.11 jakllsch kmutex_t sc_lock;
66 1.11 jakllsch kcondvar_t sc_cv;
67 1.11 jakllsch
68 1.11 jakllsch enum bcmemmc_dma_state sc_state;
69 1.11 jakllsch
70 1.11 jakllsch struct bcm_dmac_channel *sc_dmac;
71 1.11 jakllsch
72 1.11 jakllsch bus_dmamap_t sc_dmamap;
73 1.11 jakllsch bus_dma_segment_t sc_segs[1]; /* XXX assumes enough descriptors fit in one page */
74 1.11 jakllsch struct bcm_dmac_conblk *sc_cblk;
75 1.11 jakllsch
76 1.11 jakllsch uint32_t sc_physaddr;
77 1.1 skrll };
78 1.1 skrll
79 1.1 skrll static int bcmemmc_match(device_t, struct cfdata *, void *);
80 1.1 skrll static void bcmemmc_attach(device_t, device_t, void *);
81 1.11 jakllsch static void bcmemmc_attach_i(device_t);
82 1.11 jakllsch static int bcmemmc_xfer_data_dma(struct sdhc_host *, struct sdmmc_command *);
83 1.11 jakllsch static void bcmemmc_dma_done(void *);
84 1.1 skrll
85 1.1 skrll CFATTACH_DECL_NEW(bcmemmc, sizeof(struct bcmemmc_softc),
86 1.1 skrll bcmemmc_match, bcmemmc_attach, NULL, NULL);
87 1.1 skrll
88 1.1 skrll /* ARGSUSED */
89 1.1 skrll static int
90 1.1 skrll bcmemmc_match(device_t parent, struct cfdata *match, void *aux)
91 1.1 skrll {
92 1.1 skrll struct amba_attach_args *aaa = aux;
93 1.1 skrll
94 1.1 skrll if (strcmp(aaa->aaa_name, "emmc") != 0)
95 1.1 skrll return 0;
96 1.1 skrll
97 1.1 skrll return 1;
98 1.1 skrll }
99 1.1 skrll
100 1.1 skrll /* ARGSUSED */
101 1.1 skrll static void
102 1.1 skrll bcmemmc_attach(device_t parent, device_t self, void *aux)
103 1.1 skrll {
104 1.1 skrll struct bcmemmc_softc *sc = device_private(self);
105 1.2 skrll prop_dictionary_t dict = device_properties(self);
106 1.1 skrll struct amba_attach_args *aaa = aux;
107 1.2 skrll prop_number_t frequency;
108 1.1 skrll int error;
109 1.11 jakllsch int rseg;
110 1.1 skrll
111 1.1 skrll sc->sc.sc_dev = self;
112 1.5 jmcneill sc->sc.sc_dmat = aaa->aaa_dmat;
113 1.1 skrll sc->sc.sc_flags = 0;
114 1.1 skrll sc->sc.sc_flags |= SDHC_FLAG_32BIT_ACCESS;
115 1.1 skrll sc->sc.sc_flags |= SDHC_FLAG_HOSTCAPS;
116 1.7 jmcneill sc->sc.sc_flags |= SDHC_FLAG_NO_HS_BIT;
117 1.7 jmcneill sc->sc.sc_caps = SDHC_VOLTAGE_SUPP_3_3V | SDHC_HIGH_SPEED_SUPP |
118 1.7 jmcneill SDHC_MAX_BLK_LEN_1024;
119 1.5 jmcneill sc->sc.sc_flags |= SDHC_FLAG_USE_DMA;
120 1.11 jakllsch sc->sc.sc_flags |= SDHC_FLAG_EXTERNAL_DMA;
121 1.5 jmcneill sc->sc.sc_caps |= SDHC_DMA_SUPPORT;
122 1.11 jakllsch
123 1.1 skrll sc->sc.sc_host = sc->sc_hosts;
124 1.2 skrll sc->sc.sc_clkbase = 50000; /* Default to 50MHz */
125 1.1 skrll sc->sc_iot = aaa->aaa_iot;
126 1.11 jakllsch sc->sc.sc_vendor_transfer_data_dma = bcmemmc_xfer_data_dma;
127 1.1 skrll
128 1.3 skrll /* Fetch the EMMC clock frequency from property if set. */
129 1.3 skrll frequency = prop_dictionary_get(dict, "frequency");
130 1.3 skrll if (frequency != NULL) {
131 1.2 skrll sc->sc.sc_clkbase = prop_number_integer_value(frequency) / 1000;
132 1.8 skrll }
133 1.8 skrll
134 1.1 skrll error = bus_space_map(sc->sc_iot, aaa->aaa_addr, aaa->aaa_size, 0,
135 1.1 skrll &sc->sc_ioh);
136 1.1 skrll if (error) {
137 1.1 skrll aprint_error_dev(self,
138 1.1 skrll "can't map registers for %s: %d\n", aaa->aaa_name, error);
139 1.1 skrll return;
140 1.1 skrll }
141 1.11 jakllsch sc->sc_ios = aaa->aaa_size;
142 1.11 jakllsch sc->sc_physaddr = aaa->aaa_addr;
143 1.1 skrll
144 1.1 skrll aprint_naive(": SDHC controller\n");
145 1.1 skrll aprint_normal(": SDHC controller\n");
146 1.1 skrll
147 1.1 skrll sc->sc_ih = bcm2835_intr_establish(aaa->aaa_intr, IPL_SDMMC, sdhc_intr,
148 1.1 skrll &sc->sc);
149 1.1 skrll
150 1.1 skrll if (sc->sc_ih == NULL) {
151 1.1 skrll aprint_error_dev(self, "failed to establish interrupt %d\n",
152 1.3 skrll aaa->aaa_intr);
153 1.1 skrll goto fail;
154 1.1 skrll }
155 1.1 skrll aprint_normal_dev(self, "interrupting on intr %d\n", aaa->aaa_intr);
156 1.1 skrll
157 1.11 jakllsch sc->sc_dmac = bcm_dmac_alloc(BCM_DMAC_TYPE_NORMAL, IPL_SDMMC,
158 1.11 jakllsch bcmemmc_dma_done, sc);
159 1.11 jakllsch if (sc->sc_dmac == NULL)
160 1.11 jakllsch goto fail;
161 1.11 jakllsch
162 1.11 jakllsch sc->sc_state = EMMC_DMA_STATE_IDLE;
163 1.11 jakllsch mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SDMMC);
164 1.11 jakllsch cv_init(&sc->sc_cv, "bcmemmcdma");
165 1.11 jakllsch
166 1.11 jakllsch error = bus_dmamem_alloc(sc->sc.sc_dmat, PAGE_SIZE, PAGE_SIZE,
167 1.11 jakllsch PAGE_SIZE, sc->sc_segs, 1, &rseg, BUS_DMA_WAITOK);
168 1.11 jakllsch if (error) {
169 1.11 jakllsch aprint_error_dev(self, "dmamem_alloc failed (%d)\n", error);
170 1.11 jakllsch goto fail;
171 1.11 jakllsch }
172 1.11 jakllsch
173 1.11 jakllsch error = bus_dmamem_map(sc->sc.sc_dmat, sc->sc_segs, rseg, PAGE_SIZE,
174 1.11 jakllsch (void **)&sc->sc_cblk, BUS_DMA_WAITOK);
175 1.11 jakllsch if (error) {
176 1.11 jakllsch aprint_error_dev(self, "dmamem_map failed (%d)\n", error);
177 1.11 jakllsch goto fail;
178 1.11 jakllsch }
179 1.11 jakllsch KASSERT(sc->sc_cblk != NULL);
180 1.11 jakllsch
181 1.11 jakllsch memset(sc->sc_cblk, 0, PAGE_SIZE);
182 1.11 jakllsch
183 1.11 jakllsch error = bus_dmamap_create(sc->sc.sc_dmat, PAGE_SIZE, 1, PAGE_SIZE, 0,
184 1.11 jakllsch BUS_DMA_WAITOK, &sc->sc_dmamap);
185 1.11 jakllsch if (error) {
186 1.11 jakllsch aprint_error_dev(self, "dmamap_create failed (%d)\n", error);
187 1.11 jakllsch goto fail;
188 1.11 jakllsch }
189 1.11 jakllsch
190 1.11 jakllsch error = bus_dmamap_load(sc->sc.sc_dmat, sc->sc_dmamap, sc->sc_cblk,
191 1.11 jakllsch PAGE_SIZE, NULL, BUS_DMA_WAITOK|BUS_DMA_WRITE);
192 1.11 jakllsch if (error) {
193 1.11 jakllsch aprint_error_dev(self, "dmamap_load failed (%d)\n", error);
194 1.11 jakllsch goto fail;
195 1.11 jakllsch }
196 1.11 jakllsch
197 1.11 jakllsch config_interrupts(self, bcmemmc_attach_i);
198 1.11 jakllsch return;
199 1.11 jakllsch
200 1.11 jakllsch fail:
201 1.11 jakllsch /* XXX add bus_dma failure cleanup */
202 1.11 jakllsch if (sc->sc_ih) {
203 1.11 jakllsch intr_disestablish(sc->sc_ih);
204 1.11 jakllsch sc->sc_ih = NULL;
205 1.11 jakllsch }
206 1.11 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
207 1.11 jakllsch }
208 1.11 jakllsch
209 1.11 jakllsch static void
210 1.11 jakllsch bcmemmc_attach_i(device_t self)
211 1.11 jakllsch {
212 1.11 jakllsch struct bcmemmc_softc * const sc = device_private(self);
213 1.11 jakllsch int error;
214 1.11 jakllsch
215 1.11 jakllsch error = sdhc_host_found(&sc->sc, sc->sc_iot, sc->sc_ioh, sc->sc_ios);
216 1.1 skrll if (error != 0) {
217 1.1 skrll aprint_error_dev(self, "couldn't initialize host, error=%d\n",
218 1.1 skrll error);
219 1.1 skrll goto fail;
220 1.1 skrll }
221 1.1 skrll return;
222 1.1 skrll
223 1.1 skrll fail:
224 1.11 jakllsch /* XXX add bus_dma failure cleanup */
225 1.1 skrll if (sc->sc_ih) {
226 1.1 skrll intr_disestablish(sc->sc_ih);
227 1.1 skrll sc->sc_ih = NULL;
228 1.1 skrll }
229 1.11 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
230 1.11 jakllsch }
231 1.11 jakllsch
232 1.11 jakllsch static int
233 1.11 jakllsch bcmemmc_xfer_data_dma(struct sdhc_host *hp, struct sdmmc_command *cmd)
234 1.11 jakllsch {
235 1.11 jakllsch struct bcmemmc_softc * const sc = *(void **)hp; /* XXX XXX XXX */
236 1.11 jakllsch size_t seg;
237 1.13 jmcneill int error;
238 1.11 jakllsch
239 1.11 jakllsch for (seg = 0; seg < cmd->c_dmamap->dm_nsegs; seg++) {
240 1.11 jakllsch sc->sc_cblk[seg].cb_ti =
241 1.11 jakllsch __SHIFTIN(11, DMAC_TI_PERMAP); /* e.MMC */
242 1.11 jakllsch if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
243 1.11 jakllsch sc->sc_cblk[seg].cb_ti |= DMAC_TI_DEST_INC;
244 1.11 jakllsch sc->sc_cblk[seg].cb_ti |= DMAC_TI_DEST_WIDTH;
245 1.11 jakllsch sc->sc_cblk[seg].cb_ti |= DMAC_TI_SRC_DREQ;
246 1.11 jakllsch sc->sc_cblk[seg].cb_source_ad =
247 1.11 jakllsch BCM2835_PERIPHERALS_TO_BUS(sc->sc_physaddr +
248 1.11 jakllsch SDHC_DATA);
249 1.11 jakllsch sc->sc_cblk[seg].cb_dest_ad =
250 1.11 jakllsch cmd->c_dmamap->dm_segs[seg].ds_addr;
251 1.11 jakllsch } else {
252 1.11 jakllsch sc->sc_cblk[seg].cb_ti |= DMAC_TI_SRC_INC;
253 1.11 jakllsch sc->sc_cblk[seg].cb_ti |= DMAC_TI_SRC_WIDTH;
254 1.11 jakllsch sc->sc_cblk[seg].cb_ti |= DMAC_TI_DEST_DREQ;
255 1.11 jakllsch sc->sc_cblk[seg].cb_source_ad =
256 1.11 jakllsch cmd->c_dmamap->dm_segs[seg].ds_addr;
257 1.11 jakllsch sc->sc_cblk[seg].cb_dest_ad =
258 1.11 jakllsch BCM2835_PERIPHERALS_TO_BUS(sc->sc_physaddr +
259 1.11 jakllsch SDHC_DATA);
260 1.11 jakllsch }
261 1.11 jakllsch sc->sc_cblk[seg].cb_txfr_len =
262 1.11 jakllsch cmd->c_dmamap->dm_segs[seg].ds_len;
263 1.11 jakllsch sc->sc_cblk[seg].cb_stride = 0;
264 1.11 jakllsch if (seg == cmd->c_dmamap->dm_nsegs - 1) {
265 1.11 jakllsch sc->sc_cblk[seg].cb_ti |= DMAC_TI_WAIT_RESP;
266 1.11 jakllsch sc->sc_cblk[seg].cb_ti |= DMAC_TI_INTEN;
267 1.11 jakllsch sc->sc_cblk[seg].cb_nextconbk = 0;
268 1.11 jakllsch } else {
269 1.11 jakllsch sc->sc_cblk[seg].cb_nextconbk =
270 1.11 jakllsch sc->sc_dmamap->dm_segs[0].ds_addr +
271 1.11 jakllsch sizeof(struct bcm_dmac_conblk) * (seg+1);
272 1.11 jakllsch }
273 1.11 jakllsch sc->sc_cblk[seg].cb_padding[0] = 0;
274 1.11 jakllsch sc->sc_cblk[seg].cb_padding[1] = 0;
275 1.11 jakllsch }
276 1.11 jakllsch
277 1.11 jakllsch bus_dmamap_sync(sc->sc.sc_dmat, sc->sc_dmamap, 0,
278 1.11 jakllsch sc->sc_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
279 1.11 jakllsch
280 1.13 jmcneill error = 0;
281 1.13 jmcneill
282 1.11 jakllsch mutex_enter(&sc->sc_lock);
283 1.11 jakllsch KASSERT(sc->sc_state == EMMC_DMA_STATE_IDLE);
284 1.11 jakllsch sc->sc_state = EMMC_DMA_STATE_BUSY;
285 1.11 jakllsch bcm_dmac_set_conblk_addr(sc->sc_dmac,
286 1.11 jakllsch sc->sc_dmamap->dm_segs[0].ds_addr);
287 1.11 jakllsch bcm_dmac_transfer(sc->sc_dmac);
288 1.13 jmcneill while (sc->sc_state == EMMC_DMA_STATE_BUSY) {
289 1.13 jmcneill error = cv_timedwait(&sc->sc_cv, &sc->sc_lock, hz * 10);
290 1.13 jmcneill if (error == EWOULDBLOCK) {
291 1.13 jmcneill device_printf(sc->sc.sc_dev, "transfer timeout!\n");
292 1.13 jmcneill bcm_dmac_halt(sc->sc_dmac);
293 1.13 jmcneill sc->sc_state = EMMC_DMA_STATE_IDLE;
294 1.13 jmcneill error = ETIMEDOUT;
295 1.13 jmcneill break;
296 1.13 jmcneill }
297 1.13 jmcneill }
298 1.11 jakllsch mutex_exit(&sc->sc_lock);
299 1.11 jakllsch
300 1.11 jakllsch bus_dmamap_sync(sc->sc.sc_dmat, sc->sc_dmamap, 0,
301 1.11 jakllsch sc->sc_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
302 1.11 jakllsch
303 1.13 jmcneill return error;
304 1.11 jakllsch }
305 1.11 jakllsch
306 1.11 jakllsch static void
307 1.11 jakllsch bcmemmc_dma_done(void *arg)
308 1.11 jakllsch {
309 1.11 jakllsch struct bcmemmc_softc * const sc = arg;
310 1.11 jakllsch
311 1.11 jakllsch mutex_enter(&sc->sc_lock);
312 1.11 jakllsch KASSERT(sc->sc_state == EMMC_DMA_STATE_BUSY);
313 1.11 jakllsch sc->sc_state = EMMC_DMA_STATE_IDLE;
314 1.11 jakllsch cv_broadcast(&sc->sc_cv);
315 1.11 jakllsch mutex_exit(&sc->sc_lock);
316 1.11 jakllsch
317 1.1 skrll }
318