Home | History | Annotate | Line # | Download | only in cortex
gic.c revision 1.7
      1  1.7   matt /*	$NetBSD: gic.c,v 1.7 2014/03/28 21:39:09 matt Exp $	*/
      2  1.1   matt /*-
      3  1.1   matt  * Copyright (c) 2012 The NetBSD Foundation, Inc.
      4  1.1   matt  * All rights reserved.
      5  1.1   matt  *
      6  1.1   matt  * This code is derived from software contributed to The NetBSD Foundation
      7  1.1   matt  * by Matt Thomas of 3am Software Foundry.
      8  1.1   matt  *
      9  1.1   matt  * Redistribution and use in source and binary forms, with or without
     10  1.1   matt  * modification, are permitted provided that the following conditions
     11  1.1   matt  * are met:
     12  1.1   matt  * 1. Redistributions of source code must retain the above copyright
     13  1.1   matt  *    notice, this list of conditions and the following disclaimer.
     14  1.1   matt  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1   matt  *    notice, this list of conditions and the following disclaimer in the
     16  1.1   matt  *    documentation and/or other materials provided with the distribution.
     17  1.1   matt  *
     18  1.1   matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     19  1.1   matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     20  1.1   matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     21  1.1   matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     22  1.1   matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     23  1.1   matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     24  1.1   matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     25  1.1   matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     26  1.1   matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     27  1.1   matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     28  1.1   matt  * POSSIBILITY OF SUCH DAMAGE.
     29  1.1   matt  */
     30  1.1   matt 
     31  1.7   matt #include "opt_ddb.h"
     32  1.7   matt 
     33  1.1   matt #define _INTR_PRIVATE
     34  1.1   matt 
     35  1.1   matt #include <sys/cdefs.h>
     36  1.7   matt __KERNEL_RCSID(0, "$NetBSD: gic.c,v 1.7 2014/03/28 21:39:09 matt Exp $");
     37  1.1   matt 
     38  1.1   matt #include <sys/param.h>
     39  1.1   matt #include <sys/bus.h>
     40  1.1   matt #include <sys/device.h>
     41  1.1   matt #include <sys/evcnt.h>
     42  1.1   matt #include <sys/intr.h>
     43  1.7   matt #include <sys/cpu.h>
     44  1.1   matt #include <sys/proc.h>
     45  1.1   matt #include <sys/xcall.h>		/* for xc_ipi_handler */
     46  1.1   matt 
     47  1.1   matt #include <arm/armreg.h>
     48  1.1   matt #include <arm/cpufunc.h>
     49  1.1   matt #include <arm/atomic.h>
     50  1.1   matt 
     51  1.1   matt #include <arm/cortex/gic_reg.h>
     52  1.1   matt #include <arm/cortex/mpcore_var.h>
     53  1.1   matt 
     54  1.1   matt #define	ARMGIC_SGI_IPIBASE	(16 - NIPI)
     55  1.1   matt 
     56  1.1   matt static int armgic_match(device_t, cfdata_t, void *);
     57  1.1   matt static void armgic_attach(device_t, device_t, void *);
     58  1.1   matt 
     59  1.1   matt static void armgic_set_priority(struct pic_softc *, int);
     60  1.1   matt static void armgic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
     61  1.1   matt static void armgic_block_irqs(struct pic_softc *, size_t, uint32_t);
     62  1.1   matt static void armgic_establish_irq(struct pic_softc *, struct intrsource *);
     63  1.1   matt #if 0
     64  1.1   matt static void armgic_source_name(struct pic_softc *, int, char *, size_t);
     65  1.1   matt #endif
     66  1.1   matt 
     67  1.1   matt #ifdef MULTIPROCESSOR
     68  1.1   matt static void armgic_cpu_init(struct pic_softc *, struct cpu_info *);
     69  1.1   matt static void armgic_ipi_send(struct pic_softc *, const kcpuset_t *, u_long);
     70  1.1   matt #endif
     71  1.1   matt 
     72  1.1   matt static const struct pic_ops armgic_picops = {
     73  1.1   matt 	.pic_unblock_irqs = armgic_unblock_irqs,
     74  1.1   matt 	.pic_block_irqs = armgic_block_irqs,
     75  1.1   matt 	.pic_establish_irq = armgic_establish_irq,
     76  1.1   matt #if 0
     77  1.1   matt 	.pic_source_name = armgic_source_name,
     78  1.1   matt #endif
     79  1.1   matt 	.pic_set_priority = armgic_set_priority,
     80  1.1   matt #ifdef MULTIPROCESSOR
     81  1.1   matt 	.pic_cpu_init = armgic_cpu_init,
     82  1.1   matt 	.pic_ipi_send = armgic_ipi_send,
     83  1.1   matt #endif
     84  1.1   matt };
     85  1.1   matt 
     86  1.1   matt #define	PICTOSOFTC(pic)		((struct armgic_softc *)(pic))
     87  1.1   matt 
     88  1.1   matt static struct armgic_softc {
     89  1.1   matt 	struct pic_softc sc_pic;
     90  1.1   matt 	device_t sc_dev;
     91  1.1   matt 	bus_space_tag_t sc_memt;
     92  1.4   matt 	bus_space_handle_t sc_gicch;
     93  1.4   matt 	bus_space_handle_t sc_gicdh;
     94  1.1   matt 	size_t sc_gic_lines;
     95  1.1   matt 	uint32_t sc_gic_type;
     96  1.1   matt 	uint32_t sc_gic_valid_lines[1024/32];
     97  1.1   matt 	uint32_t sc_enabled_local;
     98  1.7   matt #ifdef MULTIPROCESSOR
     99  1.7   matt 	uint32_t sc_mptargets;
    100  1.7   matt #endif
    101  1.1   matt } armgic_softc = {
    102  1.1   matt 	.sc_pic = {
    103  1.1   matt 		.pic_ops = &armgic_picops,
    104  1.1   matt 		.pic_name = "armgic",
    105  1.1   matt 	},
    106  1.1   matt };
    107  1.1   matt 
    108  1.1   matt static struct intrsource armgic_dummy_source;
    109  1.1   matt 
    110  1.1   matt __CTASSERT(NIPL == 8);
    111  1.1   matt 
    112  1.1   matt /*
    113  1.6   matt  * GIC register are always in little-endian.  It is assumed the bus_space
    114  1.6   matt  * will do any endian conversion required.
    115  1.1   matt  */
    116  1.1   matt static inline uint32_t
    117  1.1   matt gicc_read(struct armgic_softc *sc, bus_size_t o)
    118  1.1   matt {
    119  1.6   matt 	return bus_space_read_4(sc->sc_memt, sc->sc_gicch, o);
    120  1.1   matt }
    121  1.1   matt 
    122  1.1   matt static inline void
    123  1.1   matt gicc_write(struct armgic_softc *sc, bus_size_t o, uint32_t v)
    124  1.1   matt {
    125  1.4   matt 	bus_space_write_4(sc->sc_memt, sc->sc_gicch, o, v);
    126  1.1   matt }
    127  1.1   matt 
    128  1.1   matt static inline uint32_t
    129  1.1   matt gicd_read(struct armgic_softc *sc, bus_size_t o)
    130  1.1   matt {
    131  1.6   matt 	return bus_space_read_4(sc->sc_memt, sc->sc_gicdh, o);
    132  1.1   matt }
    133  1.1   matt 
    134  1.1   matt static inline void
    135  1.1   matt gicd_write(struct armgic_softc *sc, bus_size_t o, uint32_t v)
    136  1.1   matt {
    137  1.4   matt 	bus_space_write_4(sc->sc_memt, sc->sc_gicdh, o, v);
    138  1.1   matt }
    139  1.1   matt 
    140  1.1   matt /*
    141  1.1   matt  * In the GIC prioritization scheme, lower numbers have higher priority.
    142  1.1   matt  */
    143  1.1   matt static inline uint32_t
    144  1.1   matt armgic_ipl_to_priority(int ipl)
    145  1.1   matt {
    146  1.1   matt 	return (IPL_HIGH - ipl) * GICC_PMR_PRIORITIES / NIPL;
    147  1.1   matt }
    148  1.1   matt 
    149  1.5  joerg #if 0
    150  1.1   matt static inline int
    151  1.1   matt armgic_priority_to_ipl(uint32_t priority)
    152  1.1   matt {
    153  1.1   matt 	return IPL_HIGH - priority * NIPL / GICC_PMR_PRIORITIES;
    154  1.1   matt }
    155  1.5  joerg #endif
    156  1.1   matt 
    157  1.1   matt static void
    158  1.1   matt armgic_unblock_irqs(struct pic_softc *pic, size_t irq_base, uint32_t irq_mask)
    159  1.1   matt {
    160  1.1   matt 	struct armgic_softc * const sc = PICTOSOFTC(pic);
    161  1.1   matt 	const size_t group = irq_base / 32;
    162  1.1   matt 
    163  1.1   matt 	if (group == 0)
    164  1.1   matt 		sc->sc_enabled_local |= irq_mask;
    165  1.1   matt 
    166  1.1   matt 	gicd_write(sc, GICD_ISENABLERn(group), irq_mask);
    167  1.1   matt }
    168  1.1   matt 
    169  1.1   matt static void
    170  1.1   matt armgic_block_irqs(struct pic_softc *pic, size_t irq_base, uint32_t irq_mask)
    171  1.1   matt {
    172  1.1   matt 	struct armgic_softc * const sc = PICTOSOFTC(pic);
    173  1.1   matt 	const size_t group = irq_base / 32;
    174  1.1   matt 
    175  1.1   matt 	if (group == 0)
    176  1.1   matt 		sc->sc_enabled_local &= ~irq_mask;
    177  1.1   matt 
    178  1.1   matt 	gicd_write(sc, GICD_ICENABLERn(group), irq_mask);
    179  1.1   matt }
    180  1.1   matt 
    181  1.1   matt static uint32_t armgic_last_priority;
    182  1.1   matt 
    183  1.1   matt static void
    184  1.1   matt armgic_set_priority(struct pic_softc *pic, int ipl)
    185  1.1   matt {
    186  1.1   matt 	struct armgic_softc * const sc = PICTOSOFTC(pic);
    187  1.1   matt 
    188  1.1   matt 	const uint32_t priority = armgic_ipl_to_priority(ipl);
    189  1.1   matt 	gicc_write(sc, GICC_PMR, priority);
    190  1.1   matt 	armgic_last_priority = priority;
    191  1.1   matt }
    192  1.1   matt 
    193  1.1   matt #ifdef __HAVE_PIC_FAST_SOFTINTS
    194  1.1   matt void
    195  1.1   matt softint_init_md(lwp_t *l, u_int level, uintptr_t *machdep_p)
    196  1.1   matt {
    197  1.1   matt 	lwp_t **lp = &l->l_cpu->ci_softlwps[level];
    198  1.1   matt 	KASSERT(*lp == NULL || *lp == l);
    199  1.1   matt 	*lp = l;
    200  1.1   matt 	/*
    201  1.1   matt 	 * Really easy.  Just tell it to trigger the local CPU.
    202  1.1   matt 	 */
    203  1.1   matt 	*machdep_p = GICD_SGIR_TargetListFilter_Me
    204  1.1   matt 	    | __SHIFTIN(level, GICD_SGIR_SGIINTID);
    205  1.1   matt }
    206  1.1   matt 
    207  1.1   matt void
    208  1.1   matt softint_trigger(uintptr_t machdep)
    209  1.1   matt {
    210  1.1   matt 
    211  1.1   matt 	gicd_write(&armgic_softc, GICD_SGIR, machdep);
    212  1.1   matt }
    213  1.1   matt #endif
    214  1.1   matt 
    215  1.1   matt void
    216  1.1   matt armgic_irq_handler(void *tf)
    217  1.1   matt {
    218  1.1   matt 	struct cpu_info * const ci = curcpu();
    219  1.1   matt 	struct armgic_softc * const sc = &armgic_softc;
    220  1.1   matt 	const int old_ipl = ci->ci_cpl;
    221  1.1   matt #ifdef DIAGNOSTIC
    222  1.1   matt 	const int old_mtx_count = ci->ci_mtx_count;
    223  1.1   matt 	const int old_l_biglocks = ci->ci_curlwp->l_biglocks;
    224  1.1   matt #endif
    225  1.1   matt #ifdef DEBUG
    226  1.1   matt 	size_t n = 0;
    227  1.1   matt #endif
    228  1.1   matt 
    229  1.1   matt 	ci->ci_data.cpu_nintr++;
    230  1.1   matt 
    231  1.1   matt 	KASSERTMSG(old_ipl != IPL_HIGH, "old_ipl %d pmr %#x hppir %#x",
    232  1.1   matt 	    old_ipl, gicc_read(sc, GICC_PMR), gicc_read(sc, GICC_HPPIR));
    233  1.1   matt #if 0
    234  1.1   matt 	printf("%s(enter): %s: pmr=%u hppir=%u\n",
    235  1.1   matt 	    __func__, ci->ci_data.cpu_name,
    236  1.1   matt 	    gicc_read(sc, GICC_PMR),
    237  1.1   matt 	    gicc_read(sc, GICC_HPPIR));
    238  1.1   matt #elif 0
    239  1.1   matt 	printf("(%u:%d", ci->ci_index, old_ipl);
    240  1.1   matt #endif
    241  1.1   matt 
    242  1.1   matt 	for (;;) {
    243  1.1   matt 		uint32_t iar = gicc_read(sc, GICC_IAR);
    244  1.1   matt 		uint32_t irq = __SHIFTOUT(iar, GICC_IAR_IRQ);
    245  1.1   matt 		//printf(".%u", irq);
    246  1.1   matt 		if (irq == GICC_IAR_IRQ_SPURIOUS) {
    247  1.1   matt 			iar = gicc_read(sc, GICC_IAR);
    248  1.1   matt 			irq = __SHIFTOUT(iar, GICC_IAR_IRQ);
    249  1.1   matt 			if (irq == GICC_IAR_IRQ_SPURIOUS)
    250  1.1   matt 				break;
    251  1.1   matt 			//printf(".%u", irq);
    252  1.1   matt 		}
    253  1.1   matt 
    254  1.1   matt 		//const uint32_t cpuid = __SHIFTOUT(iar, GICC_IAR_CPUID_MASK);
    255  1.1   matt 		struct intrsource * const is = sc->sc_pic.pic_sources[irq];
    256  1.2   matt 		KASSERT(is != &armgic_dummy_source);
    257  1.1   matt 
    258  1.1   matt 		/*
    259  1.1   matt 		 * GIC has asserted IPL for us so we can just update ci_cpl.
    260  1.1   matt 		 *
    261  1.1   matt 		 * But it's not that simple.  We may have already bumped ci_cpl
    262  1.1   matt 		 * due to a high priority interrupt and now we are about to
    263  1.1   matt 		 * dispatch one lower than the previous.  It's possible for
    264  1.1   matt 		 * that previous interrupt to have deferred some interrupts
    265  1.1   matt 		 * so we need deal with those when lowering to the current
    266  1.1   matt 		 * interrupt's ipl.
    267  1.1   matt 		 *
    268  1.1   matt 		 * However, if are just raising ipl, we can just update ci_cpl.
    269  1.1   matt 		 */
    270  1.1   matt #if 0
    271  1.1   matt 		const int ipl = armgic_priority_to_ipl(gicc_read(sc, GICC_RPR));
    272  1.1   matt 		KASSERTMSG(panicstr != NULL || ipl == is->is_ipl,
    273  1.1   matt 		    "%s: irq %d: running ipl %d != source ipl %u",
    274  1.1   matt 		    ci->ci_data.cpu_name, irq, ipl, is->is_ipl);
    275  1.1   matt #else
    276  1.1   matt 		const int ipl = is->is_ipl;
    277  1.1   matt #endif
    278  1.1   matt 		if (__predict_false(ipl < ci->ci_cpl)) {
    279  1.1   matt 			//printf("<");
    280  1.1   matt 			pic_do_pending_ints(I32_bit, ipl, tf);
    281  1.1   matt 			KASSERT(ci->ci_cpl == ipl);
    282  1.1   matt 		} else {
    283  1.1   matt 			KASSERTMSG(ipl > ci->ci_cpl, "ipl %d cpl %d hw-ipl %#x",
    284  1.1   matt 			    ipl, ci->ci_cpl,
    285  1.1   matt 			    gicc_read(sc, GICC_PMR));
    286  1.1   matt 			//printf(">");
    287  1.1   matt 			gicc_write(sc, GICC_PMR, armgic_ipl_to_priority(ipl));
    288  1.1   matt 			ci->ci_cpl = ipl;
    289  1.1   matt 		}
    290  1.1   matt 		//printf("$");
    291  1.1   matt 		cpsie(I32_bit);
    292  1.1   matt 		pic_dispatch(is, tf);
    293  1.1   matt 		cpsid(I32_bit);
    294  1.1   matt 		gicc_write(sc, GICC_EOIR, iar);
    295  1.1   matt #ifdef DEBUG
    296  1.1   matt 		n++;
    297  1.1   matt 		KDASSERTMSG(n < 5, "%s: processed too many (%zu)",
    298  1.1   matt 		    ci->ci_data.cpu_name, n);
    299  1.1   matt #endif
    300  1.1   matt 	}
    301  1.1   matt 
    302  1.1   matt 	// printf("%s(%p): exit (%zu dispatched)\n", __func__, tf, n);
    303  1.1   matt 	/*
    304  1.1   matt 	 * Now handle any pending ints.
    305  1.1   matt 	 */
    306  1.1   matt 	//printf("!");
    307  1.1   matt 	KASSERT(old_ipl != IPL_HIGH);
    308  1.1   matt 	pic_do_pending_ints(I32_bit, old_ipl, tf);
    309  1.1   matt 	KASSERTMSG(ci->ci_cpl == old_ipl, "ci_cpl %d old_ipl %d", ci->ci_cpl, old_ipl);
    310  1.1   matt 	KASSERT(old_mtx_count == ci->ci_mtx_count);
    311  1.1   matt 	KASSERT(old_l_biglocks == ci->ci_curlwp->l_biglocks);
    312  1.1   matt #if 0
    313  1.1   matt 	printf("%s(exit): %s(%d): pmr=%u hppir=%u\n",
    314  1.1   matt 	    __func__, ci->ci_data.cpu_name, ci->ci_cpl,
    315  1.1   matt 	    gicc_read(sc, GICC_PMR),
    316  1.1   matt 	    gicc_read(sc, GICC_HPPIR));
    317  1.1   matt #elif 0
    318  1.1   matt 	printf("->%#x)", ((struct trapframe *)tf)->tf_pc);
    319  1.1   matt #endif
    320  1.1   matt }
    321  1.1   matt 
    322  1.1   matt void
    323  1.1   matt armgic_establish_irq(struct pic_softc *pic, struct intrsource *is)
    324  1.1   matt {
    325  1.1   matt 	struct armgic_softc * const sc = PICTOSOFTC(pic);
    326  1.1   matt 	const size_t group = is->is_irq / 32;
    327  1.1   matt 	const u_int irq = is->is_irq & 31;
    328  1.1   matt 	const u_int byte_shift = 8 * (irq & 3);
    329  1.1   matt 	const u_int twopair_shift = 2 * (irq & 15);
    330  1.1   matt 
    331  1.1   matt 	KASSERTMSG(sc->sc_gic_valid_lines[group] & __BIT(irq),
    332  1.1   matt 	    "irq %u: not valid (group[%zu]=0x%08x [0x%08x])",
    333  1.1   matt 	    is->is_irq, group, sc->sc_gic_valid_lines[group],
    334  1.1   matt 	    (uint32_t)__BIT(irq));
    335  1.1   matt 
    336  1.1   matt 	KASSERTMSG(is->is_type == IST_LEVEL || is->is_type == IST_EDGE,
    337  1.1   matt 	    "irq %u: type %u unsupported", is->is_irq, is->is_type);
    338  1.1   matt 
    339  1.1   matt 	const bus_size_t targets_reg = GICD_ITARGETSRn(is->is_irq / 4);
    340  1.1   matt 	const bus_size_t cfg_reg = GICD_ICFGRn(is->is_irq / 16);
    341  1.1   matt 	uint32_t targets = gicd_read(sc, targets_reg);
    342  1.1   matt 	uint32_t cfg = gicd_read(sc, cfg_reg);
    343  1.1   matt 
    344  1.1   matt 	if (group > 0) {
    345  1.1   matt 		/*
    346  1.1   matt 		 * There are 4 irqs per TARGETS register.  For now bind
    347  1.1   matt 		 * to the primary cpu.
    348  1.1   matt 		 */
    349  1.1   matt 		targets &= ~(0xff << byte_shift);
    350  1.7   matt #ifdef MULTIPROCESSOR
    351  1.7   matt 		if (is->is_mpsafe) {
    352  1.7   matt 			targets |= sc->sc_mptargets;
    353  1.7   matt 		} else
    354  1.7   matt #endif
    355  1.1   matt 		targets |= 1 << byte_shift;
    356  1.1   matt 		gicd_write(sc, targets_reg, targets);
    357  1.1   matt 
    358  1.1   matt 		/*
    359  1.1   matt 		 * There are 16 irqs per CFG register.  10=EDGE 00=LEVEL
    360  1.1   matt 		 */
    361  1.1   matt 		uint32_t new_cfg = cfg;
    362  1.1   matt 		uint32_t old_cfg = (cfg >> twopair_shift) & 3;
    363  1.1   matt 		if (is->is_type == IST_LEVEL && (old_cfg & 2) != 0) {
    364  1.1   matt 			new_cfg &= ~(3 << twopair_shift);
    365  1.1   matt 		} else if (is->is_type == IST_EDGE && (old_cfg & 2) == 0) {
    366  1.1   matt 			new_cfg |= 2 << twopair_shift;
    367  1.1   matt 		}
    368  1.1   matt 		if (new_cfg != cfg) {
    369  1.1   matt 			gicd_write(sc, cfg_reg, cfg);
    370  1.1   matt #if 0
    371  1.1   matt 			printf("%s: irq %u: cfg changed from %#x to %#x\n",
    372  1.1   matt 			    pic->pic_name, is->is_irq, cfg, new_cfg);
    373  1.1   matt #endif
    374  1.1   matt 		}
    375  1.7   matt #ifdef MULTIPROCESSOR
    376  1.7   matt 	} else {
    377  1.7   matt 		/*
    378  1.7   matt 		 * All group 0 interrupts are per processor and MPSAFE by
    379  1.7   matt 		 * default.
    380  1.7   matt 		 */
    381  1.7   matt 		is->is_mpsafe = true;
    382  1.7   matt #endif
    383  1.1   matt 	}
    384  1.1   matt 
    385  1.1   matt 	/*
    386  1.1   matt 	 * There are 4 irqs per PRIORITY register.  Map the IPL
    387  1.1   matt 	 * to GIC priority.
    388  1.1   matt 	 */
    389  1.1   matt 	const bus_size_t priority_reg = GICD_IPRIORITYRn(is->is_irq / 4);
    390  1.1   matt 	uint32_t priority = gicd_read(sc, priority_reg);
    391  1.1   matt 	priority &= ~(0xff << byte_shift);
    392  1.1   matt 	priority |= armgic_ipl_to_priority(is->is_ipl) << byte_shift;
    393  1.1   matt 	gicd_write(sc, priority_reg, priority);
    394  1.1   matt 
    395  1.1   matt #if 0
    396  1.1   matt 	printf("%s: irq %u: target %#x cfg %u priority %#x (%u)\n",
    397  1.1   matt 	    pic->pic_name, is->is_irq, (targets >> byte_shift) & 0xff,
    398  1.1   matt 	    (cfg >> twopair_shift) & 3, (priority >> byte_shift) & 0xff,
    399  1.1   matt 	    is->is_ipl);
    400  1.1   matt #endif
    401  1.1   matt }
    402  1.1   matt 
    403  1.1   matt #ifdef MULTIPROCESSOR
    404  1.1   matt static void
    405  1.1   matt armgic_cpu_init_priorities(struct armgic_softc *sc)
    406  1.1   matt {
    407  1.1   matt 	uint32_t enabled = sc->sc_enabled_local;
    408  1.1   matt 	for (size_t i = 0; i < 32; i += 4, enabled >>= 4) {
    409  1.1   matt 		/*
    410  1.1   matt 		 * If there are no enabled interrupts for the priority register,
    411  1.1   matt 		 * don't bother changing it.
    412  1.1   matt 		 */
    413  1.1   matt 		if ((enabled & 0x0f) == 0)
    414  1.1   matt 			continue;
    415  1.1   matt 		/*
    416  1.1   matt 		 * Since priorities are in 3210 order, it'
    417  1.1   matt 		 */
    418  1.1   matt 		const bus_size_t priority_reg = GICD_IPRIORITYRn(i / 4);
    419  1.1   matt 		uint32_t priority = gicd_read(sc, priority_reg);
    420  1.1   matt 		uint32_t byte_mask = 0xff;
    421  1.1   matt 		size_t byte_shift = 0;
    422  1.1   matt 		for (size_t j = 0; j < 4; j++, byte_mask <<= 8, byte_shift += 8) {
    423  1.1   matt 			struct intrsource * const is = sc->sc_pic.pic_sources[i+j];
    424  1.1   matt 			if (is == NULL || is == &armgic_dummy_source)
    425  1.1   matt 				continue;
    426  1.1   matt 			priority &= ~byte_mask;
    427  1.1   matt 			priority |= armgic_ipl_to_priority(is->is_ipl) << byte_shift;
    428  1.1   matt 		}
    429  1.1   matt 		gicd_write(sc, priority_reg, priority);
    430  1.1   matt 	}
    431  1.1   matt }
    432  1.1   matt 
    433  1.7   matt static void
    434  1.7   matt armgic_cpu_init_targets(struct armgic_softc *sc)
    435  1.7   matt {
    436  1.7   matt 	/*
    437  1.7   matt 	 * Update the mpsafe targets
    438  1.7   matt 	 */
    439  1.7   matt 	for (size_t irq = 32; irq < sc->sc_gic_lines; irq++) {
    440  1.7   matt 		struct intrsource * const is = sc->sc_pic.pic_sources[irq];
    441  1.7   matt 		const bus_size_t targets_reg = GICD_ITARGETSRn(irq / 4);
    442  1.7   matt 		if (is != NULL && is->is_mpsafe) {
    443  1.7   matt 			const u_int byte_shift = 0xff << (8 * (irq & 3));
    444  1.7   matt 			uint32_t targets = gicd_read(sc, targets_reg);
    445  1.7   matt 			targets |= sc->sc_mptargets << byte_shift;
    446  1.7   matt 			gicd_write(sc, targets_reg, targets);
    447  1.7   matt 		}
    448  1.7   matt 	}
    449  1.7   matt }
    450  1.7   matt 
    451  1.1   matt void
    452  1.1   matt armgic_cpu_init(struct pic_softc *pic, struct cpu_info *ci)
    453  1.1   matt {
    454  1.1   matt 	struct armgic_softc * const sc = PICTOSOFTC(pic);
    455  1.7   matt 	sc->sc_mptargets |= 1 << cpu_index(ci);
    456  1.7   matt 	KASSERTMSG(ci->ci_cpl == IPL_HIGH, "ipl %d not IPL_HIGH", ci->ci_cpl);
    457  1.7   matt 	if (!CPU_IS_PRIMARY(ci)) {
    458  1.7   matt 		if (sc->sc_mptargets != 1) {
    459  1.7   matt 			armgic_cpu_init_targets(sc);
    460  1.7   matt 		}
    461  1.7   matt 		if (sc->sc_enabled_local) {
    462  1.7   matt 			armgic_cpu_init_priorities(sc);
    463  1.7   matt 			gicd_write(sc, GICD_ISENABLERn(0),
    464  1.7   matt 			    sc->sc_enabled_local);
    465  1.7   matt 		}
    466  1.1   matt 	}
    467  1.1   matt 	gicc_write(sc, GICC_PMR, armgic_ipl_to_priority(ci->ci_cpl));	// set PMR
    468  1.1   matt 	gicc_write(sc, GICC_CTRL, GICC_CTRL_V1_Enable);	// enable interrupt
    469  1.1   matt 	cpsie(I32_bit);					// allow IRQ exceptions
    470  1.1   matt }
    471  1.1   matt 
    472  1.1   matt void
    473  1.1   matt armgic_ipi_send(struct pic_softc *pic, const kcpuset_t *kcp, u_long ipi)
    474  1.1   matt {
    475  1.1   matt 	struct armgic_softc * const sc = PICTOSOFTC(pic);
    476  1.1   matt 
    477  1.7   matt #if 0
    478  1.1   matt 	if (ipi == IPI_NOP) {
    479  1.1   matt 		__asm __volatile("sev");
    480  1.1   matt 		return;
    481  1.1   matt 	}
    482  1.7   matt #endif
    483  1.1   matt 
    484  1.7   matt 	uint32_t sgir = __SHIFTIN(ARMGIC_SGI_IPIBASE + ipi, GICD_SGIR_SGIINTID);
    485  1.7   matt 	if (kcp != NULL) {
    486  1.7   matt 		uint32_t targets;
    487  1.7   matt 		kcpuset_export_u32(kcp, &targets, sizeof(targets));
    488  1.7   matt 		sgir |= __SHIFTIN(targets, GICD_SGIR_TargetList);
    489  1.7   matt 		sgir |= GICD_SGIR_TargetListFilter_List;
    490  1.7   matt 	} else {
    491  1.7   matt 		if (ncpu == 1)
    492  1.7   matt 			return;
    493  1.7   matt 		sgir |= GICD_SGIR_TargetListFilter_NotMe;
    494  1.7   matt 	}
    495  1.1   matt 
    496  1.7   matt 	//printf("%s: %s: %#x", __func__, curcpu()->ci_data.cpu_name, sgir);
    497  1.1   matt 	gicd_write(sc, GICD_SGIR, sgir);
    498  1.7   matt 	//printf("\n");
    499  1.1   matt }
    500  1.1   matt #endif
    501  1.1   matt 
    502  1.1   matt int
    503  1.1   matt armgic_match(device_t parent, cfdata_t cf, void *aux)
    504  1.1   matt {
    505  1.1   matt 	struct mpcore_attach_args * const mpcaa = aux;
    506  1.1   matt 
    507  1.1   matt 	if (strcmp(cf->cf_name, mpcaa->mpcaa_name) != 0)
    508  1.1   matt 		return 0;
    509  1.4   matt 	if (!CPU_ID_CORTEX_P(cputype) || CPU_ID_CORTEX_A8_P(cputype))
    510  1.1   matt 		return 0;
    511  1.1   matt 
    512  1.1   matt 	return 1;
    513  1.1   matt }
    514  1.1   matt 
    515  1.1   matt void
    516  1.1   matt armgic_attach(device_t parent, device_t self, void *aux)
    517  1.1   matt {
    518  1.1   matt 	struct armgic_softc * const sc = &armgic_softc;
    519  1.1   matt 	struct mpcore_attach_args * const mpcaa = aux;
    520  1.1   matt 
    521  1.1   matt 	sc->sc_dev = self;
    522  1.1   matt 	self->dv_private = sc;
    523  1.1   matt 
    524  1.1   matt 	sc->sc_memt = mpcaa->mpcaa_memt;	/* provided for us */
    525  1.4   matt 	bus_space_subregion(sc->sc_memt, mpcaa->mpcaa_memh, mpcaa->mpcaa_off1,
    526  1.4   matt 	    4096, &sc->sc_gicdh);
    527  1.4   matt 	bus_space_subregion(sc->sc_memt, mpcaa->mpcaa_memh, mpcaa->mpcaa_off2,
    528  1.4   matt 	    4096, &sc->sc_gicch);
    529  1.1   matt 
    530  1.1   matt 	sc->sc_gic_type = gicd_read(sc, GICD_TYPER);
    531  1.1   matt 	sc->sc_pic.pic_maxsources = GICD_TYPER_LINES(sc->sc_gic_type);
    532  1.1   matt 
    533  1.1   matt 	gicc_write(sc, GICC_CTRL, 0);	/* disable all interrupts */
    534  1.1   matt 	gicd_write(sc, GICD_CTRL, 0);	/* disable all interrupts */
    535  1.1   matt 
    536  1.1   matt 	gicc_write(sc, GICC_PMR, 0xff);
    537  1.1   matt 	uint32_t pmr = gicc_read(sc, GICC_PMR);
    538  1.1   matt 	u_int priorities = 1 << popcount32(pmr);
    539  1.1   matt 
    540  1.1   matt 	/*
    541  1.1   matt 	 * Let's find out how many real sources we have.
    542  1.1   matt 	 */
    543  1.1   matt 	for (size_t i = 0, group = 0;
    544  1.1   matt 	     i < sc->sc_pic.pic_maxsources;
    545  1.1   matt 	     i += 32, group++) {
    546  1.1   matt 		/*
    547  1.1   matt 		 * To figure what sources are real, one enables all interrupts
    548  1.1   matt 		 * and then reads back the enable mask so which ones really
    549  1.1   matt 		 * got enabled.
    550  1.1   matt 		 */
    551  1.1   matt 		gicd_write(sc, GICD_ISENABLERn(group), 0xffffffff);
    552  1.1   matt 		uint32_t valid = gicd_read(sc, GICD_ISENABLERn(group));
    553  1.1   matt 
    554  1.1   matt 		/*
    555  1.1   matt 		 * Now disable (clear enable) them again.
    556  1.1   matt 		 */
    557  1.1   matt 		gicd_write(sc, GICD_ICENABLERn(group), valid);
    558  1.1   matt 
    559  1.1   matt 		/*
    560  1.1   matt 		 * Count how many are valid.
    561  1.1   matt 		 */
    562  1.1   matt 		sc->sc_gic_lines += popcount32(valid);
    563  1.1   matt 		sc->sc_gic_valid_lines[group] = valid;
    564  1.1   matt 	}
    565  1.1   matt 
    566  1.1   matt 	pic_add(&sc->sc_pic, 0);
    567  1.1   matt 
    568  1.1   matt 	/*
    569  1.1   matt 	 * Force the GICD to IPL_HIGH and then enable interrupts.
    570  1.1   matt 	 */
    571  1.1   matt 	struct cpu_info * const ci = curcpu();
    572  1.1   matt 	KASSERTMSG(ci->ci_cpl == IPL_HIGH, "ipl %d not IPL_HIGH", ci->ci_cpl);
    573  1.1   matt 	armgic_set_priority(&sc->sc_pic, ci->ci_cpl);	// set PMR
    574  1.1   matt 	gicd_write(sc, GICD_CTRL, GICD_CTRL_Enable);	// enable Distributer
    575  1.1   matt 	gicc_write(sc, GICC_CTRL, GICC_CTRL_V1_Enable);	// enable CPU interrupts
    576  1.1   matt 	cpsie(I32_bit);					// allow interrupt exceptions
    577  1.1   matt 
    578  1.1   matt 	/*
    579  1.1   matt 	 * For each line that isn't valid, we set the intrsource for it to
    580  1.1   matt 	 * point at a dummy source so that pic_intr_establish will fail for it.
    581  1.1   matt 	 */
    582  1.1   matt 	for (size_t i = 0, group = 0;
    583  1.1   matt 	     i < sc->sc_pic.pic_maxsources;
    584  1.1   matt 	     i += 32, group++) {
    585  1.1   matt 		uint32_t invalid = ~sc->sc_gic_valid_lines[group];
    586  1.1   matt 		for (size_t j = 0; invalid && j < 32; j++, invalid >>= 1) {
    587  1.1   matt 			if (invalid & 1) {
    588  1.1   matt 				sc->sc_pic.pic_sources[i + j] =
    589  1.1   matt 				     &armgic_dummy_source;
    590  1.1   matt 			}
    591  1.1   matt 		}
    592  1.1   matt 	}
    593  1.1   matt #ifdef __HAVE_PIC_FAST_SOFTINTS
    594  1.1   matt 	intr_establish(SOFTINT_BIO, IPL_SOFTBIO, IST_EDGE,
    595  1.1   matt 	    pic_handle_softint, (void *)SOFTINT_BIO);
    596  1.1   matt 	intr_establish(SOFTINT_CLOCK, IPL_SOFTCLOCK, IST_EDGE,
    597  1.1   matt 	    pic_handle_softint, (void *)SOFTINT_CLOCK);
    598  1.1   matt 	intr_establish(SOFTINT_NET, IPL_SOFTNET, IST_EDGE,
    599  1.1   matt 	    pic_handle_softint, (void *)SOFTINT_NET);
    600  1.1   matt 	intr_establish(SOFTINT_SERIAL, IPL_SOFTSERIAL, IST_EDGE,
    601  1.1   matt 	    pic_handle_softint, (void *)SOFTINT_SERIAL);
    602  1.1   matt #endif
    603  1.1   matt #ifdef MULTIPROCESSOR
    604  1.1   matt 	intr_establish(ARMGIC_SGI_IPIBASE + IPI_AST, IPL_VM, IST_EDGE,
    605  1.1   matt 	    pic_ipi_nop, (void *)-1);
    606  1.1   matt 	intr_establish(ARMGIC_SGI_IPIBASE + IPI_XCALL, IPL_VM, IST_EDGE,
    607  1.1   matt 	    pic_ipi_xcall, (void *)-1);
    608  1.1   matt 	intr_establish(ARMGIC_SGI_IPIBASE + IPI_NOP, IPL_VM, IST_EDGE,
    609  1.1   matt 	    pic_ipi_nop, (void *)-1);
    610  1.7   matt 	intr_establish(ARMGIC_SGI_IPIBASE + IPI_SHOOTDOWN, IPL_VM, IST_EDGE,
    611  1.7   matt 	    pic_ipi_shootdown, (void *)-1);
    612  1.7   matt #ifdef DDB
    613  1.7   matt 	intr_establish(ARMGIC_SGI_IPIBASE + IPI_DDB, IPL_HIGH, IST_EDGE,
    614  1.7   matt 	    pic_ipi_ddb, NULL);
    615  1.1   matt #endif
    616  1.1   matt #ifdef __HAVE_PREEMPTION
    617  1.1   matt 	intr_establish(ARMGIC_SGI_IPIBASE + IPI_KPREEMPT, IPL_VM, IST_EDGE,
    618  1.1   matt 	    pic_ipi_nop, (void *)-1);
    619  1.1   matt #endif
    620  1.1   matt 	armgic_cpu_init(&sc->sc_pic, curcpu());
    621  1.1   matt #endif
    622  1.1   matt 
    623  1.1   matt 	aprint_normal(": Generic Interrupt Controller, "
    624  1.1   matt 	    "%zu sources (%zu valid)\n",
    625  1.1   matt 	    sc->sc_pic.pic_maxsources, sc->sc_gic_lines);
    626  1.1   matt 
    627  1.1   matt 	const u_int ppis = popcount32(sc->sc_gic_valid_lines[0] >> 16);
    628  1.1   matt 	const u_int sgis = popcount32(sc->sc_gic_valid_lines[0] & 0xffff);
    629  1.1   matt 	aprint_normal_dev(sc->sc_dev, "%u Priorities, %zu SPIs, %u PPIs, %u SGIs\n",
    630  1.1   matt 	    priorities, sc->sc_gic_lines - ppis - sgis, ppis, sgis);
    631  1.1   matt }
    632  1.1   matt 
    633  1.1   matt CFATTACH_DECL_NEW(armgic, 0,
    634  1.1   matt     armgic_match, armgic_attach, NULL, NULL);
    635