Home | History | Annotate | Line # | Download | only in footbridge
footbridge.c revision 1.18.10.2
      1  1.18.10.2      yamt /*	$NetBSD: footbridge.c,v 1.18.10.2 2009/08/19 18:45:59 yamt Exp $	*/
      2        1.1     chris 
      3        1.1     chris /*
      4        1.1     chris  * Copyright (c) 1997,1998 Mark Brinicombe.
      5        1.1     chris  * Copyright (c) 1997,1998 Causality Limited
      6        1.1     chris  * All rights reserved.
      7        1.1     chris  *
      8        1.1     chris  * Redistribution and use in source and binary forms, with or without
      9        1.1     chris  * modification, are permitted provided that the following conditions
     10        1.1     chris  * are met:
     11        1.1     chris  * 1. Redistributions of source code must retain the above copyright
     12        1.1     chris  *    notice, this list of conditions and the following disclaimer.
     13        1.1     chris  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1     chris  *    notice, this list of conditions and the following disclaimer in the
     15        1.1     chris  *    documentation and/or other materials provided with the distribution.
     16        1.1     chris  * 3. All advertising materials mentioning features or use of this software
     17        1.1     chris  *    must display the following acknowledgement:
     18        1.1     chris  *	This product includes software developed by Mark Brinicombe
     19        1.1     chris  *	for the NetBSD Project.
     20        1.1     chris  * 4. The name of the company nor the name of the author may be used to
     21        1.1     chris  *    endorse or promote products derived from this software without specific
     22        1.1     chris  *    prior written permission.
     23        1.1     chris  *
     24        1.1     chris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     25        1.1     chris  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     26        1.1     chris  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27        1.1     chris  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     28        1.1     chris  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     29        1.1     chris  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     30        1.1     chris  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31        1.1     chris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32        1.1     chris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33        1.1     chris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34        1.1     chris  * SUCH DAMAGE.
     35        1.1     chris  */
     36       1.13     chris 
     37       1.13     chris #include <sys/cdefs.h>
     38  1.18.10.2      yamt __KERNEL_RCSID(0, "$NetBSD: footbridge.c,v 1.18.10.2 2009/08/19 18:45:59 yamt Exp $");
     39        1.1     chris 
     40        1.1     chris #include <sys/param.h>
     41        1.1     chris #include <sys/systm.h>
     42        1.1     chris #include <sys/kernel.h>
     43        1.1     chris #include <sys/conf.h>
     44        1.1     chris #include <sys/malloc.h>
     45        1.1     chris #include <sys/device.h>
     46       1.18     chris #include <uvm/uvm_extern.h>
     47        1.1     chris 
     48        1.1     chris #include <dev/pci/pcivar.h>
     49        1.1     chris #define _ARM32_BUS_DMA_PRIVATE
     50        1.1     chris #include <machine/bus.h>
     51        1.2      matt #include <machine/intr.h>
     52       1.18     chris #include <machine/bootconfig.h>
     53        1.3   thorpej 
     54        1.5   thorpej #include <arm/cpuconf.h>
     55        1.3   thorpej #include <arm/cpufunc.h>
     56        1.3   thorpej 
     57        1.1     chris #include <arm/footbridge/footbridgevar.h>
     58        1.1     chris #include <arm/footbridge/dc21285reg.h>
     59        1.1     chris #include <arm/footbridge/dc21285mem.h>
     60        1.4     chris #include <arm/footbridge/footbridge.h>
     61        1.4     chris 
     62        1.1     chris /*
     63        1.1     chris  * DC21285 'Footbridge' device
     64        1.1     chris  *
     65        1.1     chris  * This probes and attaches the footbridge device
     66        1.1     chris  * It then configures any children
     67        1.1     chris  */
     68        1.1     chris 
     69        1.1     chris /* Declare prototypes */
     70        1.1     chris 
     71  1.18.10.2      yamt static int footbridge_match(device_t parent, cfdata_t cf, void *aux);
     72  1.18.10.2      yamt static void footbridge_attach(device_t parent, device_t self, void *aux);
     73  1.18.10.1      yamt static int footbridge_print(void *aux, const char *pnp);
     74  1.18.10.1      yamt static int footbridge_intr(void *arg);
     75        1.1     chris 
     76        1.1     chris /* Driver and attach structures */
     77  1.18.10.2      yamt CFATTACH_DECL_NEW(footbridge, sizeof(struct footbridge_softc),
     78       1.10   thorpej     footbridge_match, footbridge_attach, NULL, NULL);
     79        1.1     chris 
     80        1.1     chris /* Various bus space tags */
     81        1.1     chris extern struct bus_space footbridge_bs_tag;
     82        1.1     chris extern void footbridge_create_io_bs_tag(bus_space_tag_t t, void *cookie);
     83        1.1     chris extern void footbridge_create_mem_bs_tag(bus_space_tag_t t, void *cookie);
     84        1.1     chris struct bus_space footbridge_csr_tag;
     85        1.1     chris struct bus_space footbridge_pci_io_bs_tag;
     86        1.1     chris struct bus_space footbridge_pci_mem_bs_tag;
     87        1.1     chris extern struct arm32_pci_chipset footbridge_pci_chipset;
     88        1.1     chris extern struct arm32_bus_dma_tag footbridge_pci_bus_dma_tag;
     89       1.18     chris extern struct arm32_dma_range footbridge_dma_ranges[1];
     90        1.1     chris 
     91        1.1     chris /* Used in footbridge_clock.c */
     92        1.1     chris struct footbridge_softc *clock_sc;
     93        1.1     chris 
     94        1.1     chris /* Set to non-zero to enable verbose reporting of footbridge system ints */
     95        1.1     chris int footbridge_intr_report = 0;
     96        1.1     chris 
     97        1.1     chris int footbridge_found;
     98        1.1     chris 
     99        1.1     chris void
    100        1.1     chris footbridge_pci_bs_tag_init(void)
    101        1.1     chris {
    102        1.1     chris 	/* Set up the PCI bus tags */
    103        1.1     chris 	footbridge_create_io_bs_tag(&footbridge_pci_io_bs_tag,
    104        1.1     chris 	    (void *)DC21285_PCI_IO_VBASE);
    105        1.1     chris 	footbridge_create_mem_bs_tag(&footbridge_pci_mem_bs_tag,
    106        1.1     chris 	    (void *)DC21285_PCI_MEM_BASE);
    107        1.1     chris }
    108        1.1     chris 
    109        1.1     chris /*
    110  1.18.10.2      yamt  * int footbridge_print(void *aux, const char *name)
    111        1.1     chris  *
    112        1.1     chris  * print configuration info for children
    113        1.1     chris  */
    114        1.1     chris 
    115        1.1     chris static int
    116  1.18.10.1      yamt footbridge_print(void *aux, const char *pnp)
    117        1.1     chris {
    118        1.1     chris 	union footbridge_attach_args *fba = aux;
    119        1.1     chris 
    120        1.1     chris 	if (pnp)
    121       1.12   thorpej 		aprint_normal("%s at %s", fba->fba_name, pnp);
    122        1.1     chris 	return(UNCONF);
    123        1.1     chris }
    124        1.1     chris 
    125        1.1     chris /*
    126        1.1     chris  * int footbridge_match(struct device *parent, struct cfdata *cf, void *aux)
    127        1.1     chris  *
    128        1.1     chris  * Just return ok for this if it is device 0
    129        1.1     chris  */
    130        1.1     chris 
    131        1.1     chris static int
    132  1.18.10.2      yamt footbridge_match(device_t parent, cfdata_t cf, void *aux)
    133        1.1     chris {
    134        1.1     chris 	if (footbridge_found)
    135        1.1     chris 		return(0);
    136        1.1     chris 	return(1);
    137        1.1     chris }
    138        1.1     chris 
    139        1.1     chris 
    140        1.1     chris /*
    141  1.18.10.2      yamt  * void footbridge_attach(device_t parent, device_t dev, void *aux)
    142        1.1     chris  *
    143        1.1     chris  */
    144        1.1     chris 
    145        1.1     chris static void
    146  1.18.10.2      yamt footbridge_attach(device_t parent, device_t self, void *aux)
    147        1.1     chris {
    148  1.18.10.2      yamt 	struct footbridge_softc *sc = device_private(self);
    149        1.1     chris 	union footbridge_attach_args fba;
    150        1.1     chris 	int vendor, device, rev;
    151        1.1     chris 
    152        1.1     chris 	/* There can only be 1 footbridge. */
    153        1.1     chris 	footbridge_found = 1;
    154        1.1     chris 
    155        1.1     chris 	clock_sc = sc;
    156        1.1     chris 
    157  1.18.10.2      yamt 	sc->sc_dev = self;
    158        1.1     chris 	sc->sc_iot = &footbridge_bs_tag;
    159        1.1     chris 
    160        1.1     chris 	/* Map the Footbridge */
    161        1.1     chris 	if (bus_space_map(sc->sc_iot, DC21285_ARMCSR_VBASE,
    162        1.1     chris 	     DC21285_ARMCSR_VSIZE, 0, &sc->sc_ioh))
    163  1.18.10.2      yamt 		panic("%s: Cannot map registers", device_xname(self));
    164        1.1     chris 
    165        1.1     chris 	/* Read the ID to make sure it is what we think it is */
    166        1.1     chris 	vendor = bus_space_read_2(sc->sc_iot, sc->sc_ioh, VENDOR_ID);
    167        1.1     chris 	device = bus_space_read_2(sc->sc_iot, sc->sc_ioh, DEVICE_ID);
    168        1.1     chris 	rev = bus_space_read_1(sc->sc_iot, sc->sc_ioh, REVISION);
    169        1.1     chris 	if (vendor != DC21285_VENDOR_ID && device != DC21285_DEVICE_ID)
    170  1.18.10.2      yamt 		panic("%s: Unrecognised ID", device_xname(self));
    171        1.1     chris 
    172  1.18.10.2      yamt 	aprint_normal(": DC21285 rev %d\n", rev);
    173        1.1     chris 
    174        1.1     chris 	/* Disable all interrupts from the footbridge */
    175        1.1     chris 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, IRQ_ENABLE_CLEAR, 0xffffffff);
    176        1.1     chris 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, FIQ_ENABLE_CLEAR, 0xffffffff);
    177        1.1     chris 
    178        1.1     chris /*	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0x18, 0x40000000);*/
    179        1.1     chris 
    180        1.1     chris 	/* Install a generic handler to catch a load of system interrupts */
    181       1.11     chris 	sc->sc_serr_ih = footbridge_intr_claim(IRQ_SERR, IPL_HIGH,
    182        1.1     chris 	    "serr", footbridge_intr, sc);
    183       1.11     chris 	sc->sc_sdram_par_ih = footbridge_intr_claim(IRQ_SDRAM_PARITY, IPL_HIGH,
    184        1.1     chris 	    "sdram parity", footbridge_intr, sc);
    185       1.11     chris 	sc->sc_data_par_ih = footbridge_intr_claim(IRQ_DATA_PARITY, IPL_HIGH,
    186        1.1     chris 	    "data parity", footbridge_intr, sc);
    187       1.11     chris 	sc->sc_master_abt_ih = footbridge_intr_claim(IRQ_MASTER_ABORT, IPL_HIGH,
    188        1.1     chris 	    "mast abt", footbridge_intr, sc);
    189       1.11     chris 	sc->sc_target_abt_ih = footbridge_intr_claim(IRQ_TARGET_ABORT, IPL_HIGH,
    190        1.1     chris 	    "targ abt", footbridge_intr, sc);
    191       1.11     chris 	sc->sc_parity_ih = footbridge_intr_claim(IRQ_PARITY, IPL_HIGH,
    192        1.1     chris 	    "parity", footbridge_intr, sc);
    193       1.11     chris 
    194        1.1     chris 	/* Set up the PCI bus tags */
    195        1.1     chris 	footbridge_create_io_bs_tag(&footbridge_pci_io_bs_tag,
    196        1.1     chris 	    (void *)DC21285_PCI_IO_VBASE);
    197        1.1     chris 	footbridge_create_mem_bs_tag(&footbridge_pci_mem_bs_tag,
    198        1.1     chris 	    (void *)DC21285_PCI_MEM_BASE);
    199        1.1     chris 
    200        1.6     chris 	/* calibrate the delay loop */
    201        1.6     chris 	calibrate_delay();
    202       1.18     chris 
    203       1.18     chris 	/* it seems that the default of the memory being visible from 0 upwards
    204       1.18     chris 	 * on the PCI bus causes issues when DMAing from traditional PC VGA
    205       1.18     chris 	 * address.  This breaks dumping core on cats, as DMAing pages in the
    206       1.18     chris 	 * range 0xb800-0xc000 cause the system to hang.  This suggests that
    207       1.18     chris 	 * the VGA BIOS is taking over those addresses.
    208       1.18     chris 	 * (note that the range 0xb800-c000 is on an S3 card, others may vary
    209       1.18     chris 	 *
    210       1.18     chris 	 * To workaround this the SDRAM window on the PCI bus is shifted
    211       1.18     chris 	 * to 0x20000000, and the DMA range setup to match.
    212       1.18     chris 	 */
    213       1.18     chris 	{
    214       1.18     chris 		/* first calculate the correct base address mask */
    215       1.18     chris 		int memory_size = bootconfig.dram[0].pages * PAGE_SIZE;
    216       1.18     chris 		uint32_t mask;
    217       1.18     chris 
    218       1.18     chris 		/* window has to be at least 256KB, and up to 256MB */
    219       1.18     chris 		for (mask = 0x00040000; mask < 0x10000000; mask <<= 1)
    220       1.18     chris 			if (mask >= memory_size)
    221       1.18     chris 				break;
    222       1.18     chris 		mask--;
    223       1.18     chris 		mask &= SDRAM_MASK_256MB;
    224       1.18     chris 
    225       1.18     chris 		/*
    226       1.18     chris 		 * configure the mask, the offset into SDRAM and the address
    227       1.18     chris 		 * SDRAM is exposed on the PCI bus.
    228       1.18     chris 		 */
    229       1.18     chris 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, SDRAM_BA_MASK, mask);
    230       1.18     chris 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, SDRAM_BA_OFFSET, 0);
    231       1.18     chris 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, SDRAM_MEMORY_ADDR, 0x20000000);
    232       1.18     chris 
    233       1.18     chris 		/* configure the dma range for the footbridge to match */
    234       1.18     chris 		footbridge_dma_ranges[0].dr_sysbase = bootconfig.dram[0].address;
    235       1.18     chris 		footbridge_dma_ranges[0].dr_busbase = 0x20000000;
    236       1.18     chris 		footbridge_dma_ranges[0].dr_len = memory_size;
    237       1.18     chris 	}
    238       1.18     chris 
    239        1.1     chris 	/* Attach the PCI bus */
    240        1.1     chris 	fba.fba_pba.pba_pc = &footbridge_pci_chipset;
    241        1.1     chris 	fba.fba_pba.pba_iot = &footbridge_pci_io_bs_tag;
    242        1.1     chris 	fba.fba_pba.pba_memt = &footbridge_pci_mem_bs_tag;
    243        1.1     chris 	fba.fba_pba.pba_dmat = &footbridge_pci_bus_dma_tag;
    244       1.14      fvdl 	fba.fba_pba.pba_dmat64 = NULL;
    245        1.1     chris 	fba.fba_pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
    246        1.1     chris 	fba.fba_pba.pba_bus = 0;
    247        1.7   thorpej 	fba.fba_pba.pba_bridgetag = NULL;
    248       1.15  drochner 	config_found_ia(self, "pcibus", &fba.fba_pba, pcibusprint);
    249        1.1     chris 
    250        1.1     chris 	/* Attach uart device */
    251        1.1     chris 	fba.fba_fca.fca_name = "fcom";
    252        1.1     chris 	fba.fba_fca.fca_iot = sc->sc_iot;
    253        1.1     chris 	fba.fba_fca.fca_ioh = sc->sc_ioh;
    254        1.1     chris 	fba.fba_fca.fca_rx_irq = IRQ_SERIAL_RX;
    255        1.1     chris 	fba.fba_fca.fca_tx_irq = IRQ_SERIAL_TX;
    256       1.15  drochner 	config_found_ia(self, "footbridge", &fba.fba_fca, footbridge_print);
    257        1.6     chris 
    258        1.1     chris 	/* Setup fast SA110 cache clean area */
    259        1.1     chris #ifdef CPU_SA110
    260        1.1     chris 	if (cputype == CPU_ID_SA110)
    261        1.1     chris 		footbridge_sa110_cc_setup();
    262        1.1     chris #endif	/* CPU_SA110 */
    263        1.1     chris 
    264        1.1     chris }
    265        1.1     chris 
    266        1.1     chris /* Generic footbridge interrupt handler */
    267        1.1     chris 
    268        1.1     chris int
    269  1.18.10.1      yamt footbridge_intr(void *arg)
    270        1.1     chris {
    271        1.1     chris 	struct footbridge_softc *sc = arg;
    272        1.1     chris 	u_int ctrl, intr;
    273        1.1     chris 
    274        1.1     chris 	/*
    275        1.1     chris 	 * Read the footbridge control register and check for
    276        1.1     chris 	 * SERR and parity errors
    277        1.1     chris 	 */
    278        1.1     chris 	ctrl = bus_space_read_4(sc->sc_iot, sc->sc_ioh, SA_CONTROL);
    279        1.1     chris 	intr = ctrl & (RECEIVED_SERR | SA_SDRAM_PARITY_ERROR |
    280        1.1     chris 	    PCI_SDRAM_PARITY_ERROR | DMA_SDRAM_PARITY_ERROR);
    281        1.1     chris 	if (intr) {
    282        1.1     chris 		/* Report the interrupt if reporting is enabled */
    283        1.1     chris 		if (footbridge_intr_report)
    284        1.1     chris 			printf("footbridge_intr: ctrl=%08x\n", intr);
    285        1.1     chris 		/* Clear the interrupt state */
    286        1.1     chris 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, SA_CONTROL,
    287        1.1     chris 		    ctrl | intr);
    288        1.1     chris 	}
    289        1.1     chris 	/*
    290        1.1     chris 	 * Read the PCI status register and check for errors
    291        1.1     chris 	 */
    292        1.1     chris 	ctrl = bus_space_read_4(sc->sc_iot, sc->sc_ioh, PCI_COMMAND_STATUS_REG);
    293        1.1     chris 	intr = ctrl & (PCI_STATUS_PARITY_ERROR | PCI_STATUS_MASTER_TARGET_ABORT
    294        1.1     chris 	    | PCI_STATUS_MASTER_ABORT | PCI_STATUS_SPECIAL_ERROR
    295        1.1     chris 	    | PCI_STATUS_PARITY_DETECT);
    296        1.1     chris 	if (intr) {
    297        1.1     chris 		/* Report the interrupt if reporting is enabled */
    298        1.1     chris 		if (footbridge_intr_report)
    299        1.1     chris 			printf("footbridge_intr: pcistat=%08x\n", intr);
    300        1.1     chris 		/* Clear the interrupt state */
    301        1.1     chris 		bus_space_write_4(sc->sc_iot, sc->sc_ioh,
    302        1.1     chris 		    PCI_COMMAND_STATUS_REG, ctrl | intr);
    303        1.1     chris 	}
    304        1.1     chris 	return(0);
    305        1.1     chris }
    306        1.1     chris 
    307        1.1     chris /* End of footbridge.c */
    308