Home | History | Annotate | Line # | Download | only in gemini
gemini_gmac.c revision 1.5.4.1
      1  1.5.4.1  rmind /* $NetBSD: gemini_gmac.c,v 1.5.4.1 2010/05/30 05:16:38 rmind Exp $ */
      2      1.1   matt /*-
      3      1.1   matt  * Copyright (c) 2008 The NetBSD Foundation, Inc.
      4      1.1   matt  * All rights reserved.
      5      1.1   matt  *
      6      1.1   matt  * This code is derived from software contributed to The NetBSD Foundation
      7      1.1   matt  * by Matt Thomas <matt (at) 3am-software.com>
      8      1.1   matt  *
      9      1.1   matt  * Redistribution and use in source and binary forms, with or without
     10      1.1   matt  * modification, are permitted provided that the following conditions
     11      1.1   matt  * are met:
     12      1.1   matt  * 1. Redistributions of source code must retain the above copyright
     13      1.1   matt  *    notice, this list of conditions and the following disclaimer.
     14      1.1   matt  * 2. Redistributions in binary form must reproduce the above copyright
     15      1.1   matt  *    notice, this list of conditions and the following disclaimer in the
     16      1.1   matt  *    documentation and/or other materials provided with the distribution.
     17      1.1   matt  *
     18      1.1   matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     19      1.1   matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     20      1.1   matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     21      1.1   matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     22      1.1   matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     23      1.1   matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     24      1.1   matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     25      1.1   matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     26      1.1   matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     27      1.1   matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     28      1.1   matt  * POSSIBILITY OF SUCH DAMAGE.
     29      1.1   matt  */
     30      1.1   matt 
     31      1.1   matt #include "locators.h"
     32      1.1   matt #include <sys/param.h>
     33      1.1   matt #include <sys/device.h>
     34      1.1   matt #include <sys/kmem.h>
     35      1.1   matt #include <sys/mbuf.h>
     36      1.1   matt 
     37      1.1   matt #include <net/if.h>
     38      1.1   matt #include <net/if_ether.h>
     39      1.1   matt 
     40      1.1   matt #include <machine/bus.h>
     41      1.1   matt 
     42      1.1   matt #include <arm/gemini/gemini_reg.h>
     43      1.1   matt #include <arm/gemini/gemini_obiovar.h>
     44      1.1   matt #include <arm/gemini/gemini_gmacvar.h>
     45      1.1   matt #include <arm/gemini/gemini_gpiovar.h>
     46      1.1   matt 
     47      1.1   matt #include <dev/mii/mii.h>
     48      1.1   matt #include <dev/mii/mii_bitbang.h>
     49      1.1   matt 
     50      1.1   matt #include <sys/gpio.h>
     51      1.1   matt 
     52  1.5.4.1  rmind __KERNEL_RCSID(0, "$NetBSD: gemini_gmac.c,v 1.5.4.1 2010/05/30 05:16:38 rmind Exp $");
     53      1.1   matt 
     54      1.1   matt #define	SWFREEQ_DESCS	256	/* one page worth */
     55      1.1   matt #define	HWFREEQ_DESCS	256	/* one page worth */
     56      1.1   matt 
     57      1.1   matt static int geminigmac_match(device_t, cfdata_t, void *);
     58      1.1   matt static void geminigmac_attach(device_t, device_t, void *);
     59      1.1   matt static int geminigmac_find(device_t, cfdata_t, const int *, void *);
     60      1.1   matt static int geminigmac_print(void *aux, const char *name);
     61      1.1   matt 
     62      1.1   matt static int geminigmac_mii_readreg(device_t, int, int);
     63      1.1   matt static void geminigmac_mii_writereg(device_t, int, int, int);
     64      1.1   matt 
     65      1.1   matt #define	GPIO_MDIO	21
     66      1.1   matt #define	GPIO_MDCLK	22
     67      1.1   matt 
     68      1.1   matt #define	MDIN		__BIT(3)
     69      1.1   matt #define	MDOUT		__BIT(2)
     70      1.1   matt #define	MDCLK		__BIT(1)
     71      1.1   matt #define	MDTOPHY		__BIT(0)
     72      1.1   matt 
     73      1.1   matt CFATTACH_DECL_NEW(geminigmac, sizeof(struct gmac_softc),
     74      1.1   matt     geminigmac_match, geminigmac_attach, NULL, NULL);
     75      1.1   matt 
     76      1.1   matt extern struct cfdriver geminigmac_cd;
     77      1.1   matt extern struct cfdriver geminigpio_cd;
     78      1.1   matt 
     79      1.1   matt void
     80      1.3   matt gmac_swfree_min_update(struct gmac_softc *sc)
     81      1.3   matt {
     82      1.3   matt 	uint32_t v;
     83      1.3   matt 
     84      1.3   matt 	if (sc->sc_swfreeq != NULL
     85      1.3   matt 	    && sc->sc_swfree_min > sc->sc_swfreeq->hwq_size - 1)
     86      1.3   matt 		sc->sc_swfree_min = sc->sc_swfreeq->hwq_size - 1;
     87      1.3   matt 
     88      1.3   matt 	v = bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_QFE_THRESHOLD);
     89      1.3   matt 	v &= ~QFE_SWFQ_THRESHOLD_MASK;
     90      1.3   matt 	v |= QFE_SWFQ_THRESHOLD(sc->sc_swfree_min);
     91      1.3   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_QFE_THRESHOLD, v);
     92      1.3   matt }
     93      1.3   matt 
     94      1.3   matt void
     95      1.1   matt gmac_intr_update(struct gmac_softc *sc)
     96      1.1   matt {
     97      1.1   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT0_MASK,
     98      1.1   matt 	    ~sc->sc_int_enabled[0]);
     99      1.1   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT1_MASK,
    100      1.1   matt 	    ~sc->sc_int_enabled[1]);
    101      1.1   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT2_MASK,
    102      1.1   matt 	    ~sc->sc_int_enabled[2]);
    103      1.1   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT3_MASK,
    104      1.1   matt 	    ~sc->sc_int_enabled[3]);
    105      1.1   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT4_MASK,
    106      1.1   matt 	    ~sc->sc_int_enabled[4]);
    107      1.1   matt }
    108      1.1   matt 
    109      1.1   matt static void
    110      1.1   matt gmac_init(struct gmac_softc *sc)
    111      1.1   matt {
    112      1.1   matt 	gmac_hwqmem_t *hqm;
    113      1.1   matt 
    114      1.2   matt 	/*
    115      1.2   matt 	 * This shouldn't be needed.
    116      1.2   matt 	 */
    117      1.2   matt 	for (bus_size_t i = 0; i < GMAC_TOE_QH_SIZE; i += 4) {
    118      1.2   matt 		bus_space_write_4(sc->sc_iot, sc->sc_ioh,
    119      1.2   matt 		    GMAC_TOE_QH_OFFSET + i, 0);
    120      1.2   matt 	}
    121      1.2   matt #if 0
    122      1.2   matt 	{
    123      1.2   matt 	bus_space_handle_t global_ioh;
    124      1.2   matt 	int error;
    125      1.2   matt 
    126      1.2   matt 	error = bus_space_map(sc->sc_iot, GEMINI_GLOBAL_BASE, 4, 0,
    127      1.2   matt 	    &global_ioh);
    128      1.2   matt 	KASSERT(error == 0);
    129      1.2   matt 	aprint_normal_dev(sc->sc_dev, "gmac_init: global_ioh=%#zx\n", global_ioh);
    130      1.2   matt 	bus_space_write_4(sc->sc_iot, global_ioh, GEMINI_GLOBAL_RESET_CTL,
    131      1.2   matt 	    GLOBAL_RESET_GMAC0|GLOBAL_RESET_GMAC1);
    132      1.2   matt 	do {
    133      1.2   matt 		v = bus_space_read_4(sc->sc_iot, global_ioh,
    134      1.2   matt 		    GEMINI_GLOBAL_RESET_CTL);
    135      1.2   matt 	} while (v & (GLOBAL_RESET_GMAC0|GLOBAL_RESET_GMAC1));
    136      1.2   matt 	bus_space_unmap(sc->sc_iot, global_ioh, 4);
    137      1.2   matt 	DELAY(1000);
    138      1.2   matt 	}
    139      1.2   matt #endif
    140      1.2   matt 
    141      1.3   matt 	sc->sc_swfree_min = 4; /* MIN_RXMAPS; */
    142      1.3   matt 
    143      1.3   matt 	gmac_swfree_min_update(sc);
    144      1.2   matt 
    145      1.1   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_SKBSIZE,
    146      1.1   matt 	    SKB_SIZE_SET(PAGE_SIZE, MCLBYTES));
    147      1.1   matt 
    148      1.1   matt 	sc->sc_int_select[0] = INT0_GMAC1;
    149      1.1   matt 	sc->sc_int_select[1] = INT1_GMAC1;
    150      1.1   matt 	sc->sc_int_select[2] = INT2_GMAC1;
    151      1.1   matt 	sc->sc_int_select[3] = INT3_GMAC1;
    152      1.1   matt 	sc->sc_int_select[4] = INT4_GMAC1;
    153      1.1   matt 
    154      1.1   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT0_SELECT, INT0_GMAC1);
    155      1.1   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT1_SELECT, INT1_GMAC1);
    156      1.1   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT2_SELECT, INT2_GMAC1);
    157      1.1   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT3_SELECT, INT3_GMAC1);
    158      1.1   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT4_SELECT, INT4_GMAC1);
    159      1.1   matt 
    160      1.2   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT0_STATUS, ~0);
    161      1.2   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT1_STATUS, ~0);
    162      1.2   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT2_STATUS, ~0);
    163      1.2   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT3_STATUS, ~0);
    164      1.2   matt 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, GMAC_INT4_STATUS, ~0);
    165      1.2   matt 
    166      1.1   matt 	gmac_intr_update(sc);
    167      1.1   matt 
    168      1.3   matt 	aprint_debug_dev(sc->sc_dev, "gmac_init: sts=%#x/%#x/%#x/%#x/%#x\n",
    169      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT0_STATUS),
    170      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT1_STATUS),
    171      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT2_STATUS),
    172      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT3_STATUS),
    173      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT4_STATUS));
    174      1.2   matt 
    175      1.3   matt 	aprint_debug_dev(sc->sc_dev, "gmac_init: mask=%#x/%#x/%#x/%#x/%#x\n",
    176      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT0_MASK),
    177      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT1_MASK),
    178      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT2_MASK),
    179      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT3_MASK),
    180      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT4_MASK));
    181      1.2   matt 
    182      1.3   matt 	aprint_debug_dev(sc->sc_dev, "gmac_init: select=%#x/%#x/%#x/%#x/%#x\n",
    183      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT0_SELECT),
    184      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT1_SELECT),
    185      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT2_SELECT),
    186      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT3_SELECT),
    187      1.2   matt 	    bus_space_read_4(sc->sc_iot, sc->sc_ioh, GMAC_INT4_SELECT));
    188      1.2   matt 
    189      1.3   matt 	aprint_debug_dev(sc->sc_dev, "gmac_init: create rx dmamap cache\n");
    190      1.1   matt 	/*
    191      1.1   matt 	 * Allocate the cache for receive dmamaps.
    192      1.1   matt 	 */
    193      1.1   matt 	sc->sc_rxmaps = gmac_mapcache_create(sc->sc_dmat, MAX_RXMAPS,
    194      1.1   matt 	    MCLBYTES, 1);
    195      1.1   matt 	KASSERT(sc->sc_rxmaps != NULL);
    196      1.1   matt 
    197      1.3   matt 	aprint_debug_dev(sc->sc_dev, "gmac_init: create tx dmamap cache\n");
    198      1.2   matt 	/*
    199      1.2   matt 	 * Allocate the cache for transmit dmamaps.
    200      1.2   matt 	 */
    201      1.2   matt 	sc->sc_txmaps = gmac_mapcache_create(sc->sc_dmat, MAX_TXMAPS,
    202      1.2   matt 	    ETHERMTU_JUMBO + ETHER_HDR_LEN, 16);
    203      1.2   matt 	KASSERT(sc->sc_txmaps != NULL);
    204      1.2   matt 
    205      1.3   matt 	aprint_debug_dev(sc->sc_dev, "gmac_init: create sw freeq\n");
    206      1.1   matt 	/*
    207      1.1   matt 	 * Allocate the memory for sw (receive) free queue
    208      1.1   matt 	 */
    209      1.3   matt 	hqm = gmac_hwqmem_create(sc->sc_rxmaps, 32 /*SWFREEQ_DESCS*/, 1,
    210      1.1   matt 	    HQM_PRODUCER|HQM_RX);
    211      1.1   matt 	sc->sc_swfreeq = gmac_hwqueue_create(hqm, sc->sc_iot, sc->sc_ioh,
    212      1.1   matt 	    GMAC_SWFREEQ_RWPTR, GMAC_SWFREEQ_BASE, 0);
    213      1.1   matt 	KASSERT(sc->sc_swfreeq != NULL);
    214      1.1   matt 
    215      1.3   matt 	aprint_debug_dev(sc->sc_dev, "gmac_init: create hw freeq\n");
    216      1.1   matt 	/*
    217      1.3   matt 	 * Allocate the memory for hw (receive) free queue
    218      1.1   matt 	 */
    219      1.3   matt 	hqm = gmac_hwqmem_create(sc->sc_rxmaps, HWFREEQ_DESCS, 1,
    220      1.3   matt 	    HQM_PRODUCER|HQM_RX);
    221      1.1   matt 	sc->sc_hwfreeq = gmac_hwqueue_create(hqm, sc->sc_iot, sc->sc_ioh,
    222      1.1   matt 	    GMAC_HWFREEQ_RWPTR, GMAC_HWFREEQ_BASE, 0);
    223      1.1   matt 	KASSERT(sc->sc_hwfreeq != NULL);
    224      1.2   matt 
    225      1.3   matt 	aprint_debug_dev(sc->sc_dev, "gmac_init: done\n");
    226      1.1   matt }
    227      1.1   matt 
    228      1.1   matt int
    229      1.1   matt geminigmac_match(device_t parent, cfdata_t cf, void *aux)
    230      1.1   matt {
    231      1.1   matt 	struct obio_attach_args *obio = aux;
    232      1.1   matt 
    233      1.1   matt 	if (obio->obio_addr != GEMINI_GMAC_BASE)
    234      1.1   matt 		return 0;
    235      1.1   matt 
    236      1.1   matt 	return 1;
    237      1.1   matt }
    238      1.1   matt 
    239      1.1   matt void
    240      1.1   matt geminigmac_attach(device_t parent, device_t self, void *aux)
    241      1.1   matt {
    242      1.1   matt 	struct gmac_softc *sc = device_private(self);
    243      1.1   matt 	struct obio_attach_args *obio = aux;
    244      1.1   matt 	struct gmac_attach_args gma;
    245      1.1   matt 	cfdata_t cf;
    246      1.1   matt 	uint32_t v;
    247      1.1   matt 	int error;
    248      1.1   matt 
    249      1.1   matt 	sc->sc_dev = self;
    250      1.1   matt 	sc->sc_iot = obio->obio_iot;
    251      1.1   matt 	sc->sc_dmat = obio->obio_dmat;
    252      1.1   matt 	sc->sc_gpio_dev = geminigpio_cd.cd_devs[0];
    253      1.1   matt 	sc->sc_gpio_mdclk = GPIO_MDCLK;
    254      1.1   matt 	sc->sc_gpio_mdout = GPIO_MDIO;
    255      1.1   matt 	sc->sc_gpio_mdin = GPIO_MDIO;
    256      1.1   matt 	KASSERT(sc->sc_gpio_dev != NULL);
    257      1.1   matt 
    258      1.1   matt 	error = bus_space_map(sc->sc_iot, obio->obio_addr, obio->obio_size, 0,
    259      1.1   matt 	    &sc->sc_ioh);
    260      1.1   matt 	if (error) {
    261      1.1   matt 		aprint_error(": error mapping registers: %d", error);
    262      1.1   matt 		return;
    263      1.1   matt 	}
    264      1.1   matt 
    265      1.1   matt 	v = bus_space_read_4(sc->sc_iot, sc->sc_ioh, 0);
    266      1.1   matt 	aprint_normal(": devid %d rev %d\n", GMAC_TOE_DEVID(v),
    267      1.1   matt 	    GMAC_TOE_REVID(v));
    268      1.1   matt 	aprint_naive("\n");
    269      1.1   matt 
    270      1.1   matt 	mutex_init(&sc->sc_mdiolock, MUTEX_DEFAULT, IPL_NET);
    271      1.1   matt 
    272      1.1   matt 	/*
    273      1.1   matt 	 * Initialize the GPIO pins
    274      1.1   matt 	 */
    275      1.1   matt 	geminigpio_pin_ctl(sc->sc_gpio_dev, sc->sc_gpio_mdclk, GPIO_PIN_OUTPUT);
    276      1.1   matt 	geminigpio_pin_ctl(sc->sc_gpio_dev, sc->sc_gpio_mdout, GPIO_PIN_OUTPUT);
    277      1.1   matt 	if (sc->sc_gpio_mdout != sc->sc_gpio_mdin)
    278      1.1   matt 		geminigpio_pin_ctl(sc->sc_gpio_dev, sc->sc_gpio_mdin,
    279      1.1   matt 		    GPIO_PIN_INPUT);
    280      1.1   matt 
    281      1.1   matt 	/*
    282      1.1   matt 	 * Set the MDIO GPIO pins to a known state.
    283      1.1   matt 	 */
    284      1.1   matt 	geminigpio_pin_write(sc->sc_gpio_dev, sc->sc_gpio_mdclk, 0);
    285      1.1   matt 	geminigpio_pin_write(sc->sc_gpio_dev, sc->sc_gpio_mdout, 0);
    286      1.1   matt 	sc->sc_mdiobits = MDCLK;
    287      1.1   matt 
    288      1.1   matt 	gmac_init(sc);
    289      1.1   matt 
    290      1.1   matt 	gma.gma_iot = sc->sc_iot;
    291      1.1   matt 	gma.gma_ioh = sc->sc_ioh;
    292      1.1   matt 	gma.gma_dmat = sc->sc_dmat;
    293      1.1   matt 
    294      1.1   matt 	gma.gma_mii_readreg = geminigmac_mii_readreg;
    295      1.1   matt 	gma.gma_mii_writereg = geminigmac_mii_writereg;
    296      1.1   matt 
    297      1.1   matt 	gma.gma_port = 0;
    298      1.1   matt 	gma.gma_phy = -1;
    299      1.1   matt 	gma.gma_intr = 1;
    300      1.1   matt 
    301      1.1   matt 	cf = config_search_ia(geminigmac_find, sc->sc_dev,
    302      1.1   matt 	    geminigmac_cd.cd_name, &gma);
    303      1.1   matt 	if (cf != NULL)
    304      1.1   matt 		config_attach(sc->sc_dev, cf, &gma, geminigmac_print);
    305      1.1   matt 
    306      1.1   matt 	gma.gma_port = 1;
    307      1.1   matt 	gma.gma_phy = -1;
    308      1.1   matt 	gma.gma_intr = 2;
    309      1.1   matt 
    310      1.1   matt 	cf = config_search_ia(geminigmac_find, sc->sc_dev,
    311      1.1   matt 	    geminigmac_cd.cd_name, &gma);
    312      1.1   matt 	if (cf != NULL)
    313      1.1   matt 		config_attach(sc->sc_dev, cf, &gma, geminigmac_print);
    314      1.1   matt }
    315      1.1   matt 
    316      1.1   matt static int
    317      1.1   matt geminigmac_find(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
    318      1.1   matt {
    319      1.1   matt 	struct gmac_attach_args * const gma = aux;
    320      1.1   matt 
    321      1.1   matt 	if (gma->gma_port != cf->cf_loc[GEMINIGMACCF_PORT])
    322      1.1   matt 		return 0;
    323      1.1   matt 	if (gma->gma_intr != cf->cf_loc[GEMINIGMACCF_INTR])
    324      1.1   matt 		return 0;
    325      1.1   matt 
    326      1.1   matt 	gma->gma_phy = cf->cf_loc[GEMINIGMACCF_PHY];
    327      1.1   matt 	gma->gma_intr = cf->cf_loc[GEMINIGMACCF_INTR];
    328      1.1   matt 
    329      1.1   matt 	return config_match(parent, cf, gma);
    330      1.1   matt }
    331      1.1   matt 
    332      1.1   matt static int
    333      1.1   matt geminigmac_print(void *aux, const char *name)
    334      1.1   matt {
    335      1.1   matt 	struct gmac_attach_args * const gma = aux;
    336      1.1   matt 
    337      1.1   matt 	aprint_normal(" port %d", gma->gma_port);
    338      1.1   matt 	aprint_normal(" phy %d", gma->gma_phy);
    339      1.1   matt 	aprint_normal(" intr %d", gma->gma_intr);
    340      1.1   matt 
    341      1.1   matt 	return UNCONF;
    342      1.1   matt }
    343      1.1   matt 
    344      1.1   matt static uint32_t
    345      1.1   matt gemini_gmac_gpio_read(device_t dv)
    346      1.1   matt {
    347      1.1   matt 	struct gmac_softc * const sc = device_private(dv);
    348      1.1   matt 	int value = geminigpio_pin_read(sc->sc_gpio_dev, GPIO_MDIO);
    349      1.1   matt 
    350      1.1   matt 	KASSERT((sc->sc_mdiobits & MDTOPHY) == 0);
    351      1.1   matt 
    352      1.1   matt 	return value ? MDIN : 0;
    353      1.1   matt }
    354      1.1   matt 
    355      1.1   matt static void
    356      1.1   matt gemini_gmac_gpio_write(device_t dv, uint32_t bits)
    357      1.1   matt {
    358      1.1   matt 	struct gmac_softc * const sc = device_private(dv);
    359      1.1   matt 
    360      1.1   matt 	if ((sc->sc_mdiobits ^ bits) & MDTOPHY) {
    361      1.1   matt 		int flags = (bits & MDTOPHY) ? GPIO_PIN_OUTPUT : GPIO_PIN_INPUT;
    362      1.1   matt 		geminigpio_pin_ctl(sc->sc_gpio_dev, GPIO_MDIO, flags);
    363      1.1   matt 	}
    364      1.1   matt 
    365      1.1   matt 	if ((sc->sc_mdiobits ^ bits) & MDOUT) {
    366      1.1   matt 		int flags = ((bits & MDOUT) != 0);
    367      1.1   matt 		geminigpio_pin_write(sc->sc_gpio_dev, GPIO_MDIO, flags);
    368      1.1   matt 	}
    369      1.1   matt 
    370      1.1   matt 	if ((sc->sc_mdiobits ^ bits) & MDCLK) {
    371      1.1   matt 		int flags = ((bits & MDCLK) != 0);
    372      1.1   matt 		geminigpio_pin_write(sc->sc_gpio_dev, GPIO_MDCLK, flags);
    373      1.1   matt 	}
    374      1.1   matt 
    375      1.1   matt 	sc->sc_mdiobits = bits;
    376      1.1   matt }
    377      1.1   matt 
    378      1.1   matt static const struct mii_bitbang_ops geminigmac_mii_bitbang_ops = {
    379      1.1   matt 	.mbo_read = gemini_gmac_gpio_read,
    380      1.1   matt 	.mbo_write = gemini_gmac_gpio_write,
    381      1.1   matt 	.mbo_bits[MII_BIT_MDO] = MDOUT,
    382      1.1   matt 	.mbo_bits[MII_BIT_MDI] = MDIN,
    383      1.1   matt 	.mbo_bits[MII_BIT_MDC] = MDCLK,
    384      1.1   matt 	.mbo_bits[MII_BIT_DIR_HOST_PHY] = MDTOPHY,
    385      1.1   matt };
    386      1.1   matt 
    387      1.1   matt int
    388      1.1   matt geminigmac_mii_readreg(device_t dv, int phy, int reg)
    389      1.1   matt {
    390      1.1   matt 	device_t parent = device_parent(dv);
    391      1.1   matt 	struct gmac_softc * const sc = device_private(parent);
    392      1.1   matt 	int rv;
    393      1.1   matt 
    394      1.1   matt 	mutex_enter(&sc->sc_mdiolock);
    395      1.1   matt 	rv = mii_bitbang_readreg(parent, &geminigmac_mii_bitbang_ops, phy, reg);
    396      1.1   matt 	mutex_exit(&sc->sc_mdiolock);
    397      1.1   matt 
    398      1.3   matt 	//aprint_debug_dev(dv, "mii_readreg(%d, %d): %#x\n", phy, reg, rv);
    399      1.2   matt 
    400      1.1   matt 	return rv;
    401      1.1   matt }
    402      1.1   matt 
    403      1.1   matt void
    404      1.1   matt geminigmac_mii_writereg(device_t dv, int phy, int reg, int val)
    405      1.1   matt {
    406      1.1   matt 	device_t parent = device_parent(dv);
    407      1.1   matt 	struct gmac_softc * const sc = device_private(parent);
    408      1.1   matt 
    409      1.3   matt 	//aprint_debug_dev(dv, "mii_writereg(%d, %d, %#x)\n", phy, reg, val);
    410      1.2   matt 
    411      1.1   matt 	mutex_enter(&sc->sc_mdiolock);
    412      1.1   matt 	mii_bitbang_writereg(parent, &geminigmac_mii_bitbang_ops, phy, reg, val);
    413      1.1   matt 	mutex_exit(&sc->sc_mdiolock);
    414      1.1   matt }
    415      1.1   matt 
    416      1.1   matt 
    417      1.1   matt gmac_mapcache_t *
    418      1.1   matt gmac_mapcache_create(bus_dma_tag_t dmat, size_t maxmaps, bus_size_t mapsize,
    419      1.1   matt     int nsegs)
    420      1.1   matt {
    421      1.1   matt 	gmac_mapcache_t *mc;
    422      1.1   matt 
    423      1.1   matt 	mc = kmem_zalloc(offsetof(gmac_mapcache_t, mc_maps[maxmaps]),
    424      1.1   matt 	    KM_SLEEP);
    425      1.1   matt 	if (mc == NULL)
    426      1.1   matt 		return NULL;
    427      1.1   matt 
    428      1.1   matt 	mc->mc_max = maxmaps;
    429      1.1   matt 	mc->mc_dmat = dmat;
    430      1.1   matt 	mc->mc_mapsize = mapsize;
    431      1.1   matt 	mc->mc_nsegs = nsegs;
    432      1.1   matt 	return mc;
    433      1.1   matt }
    434      1.1   matt 
    435      1.1   matt void
    436      1.1   matt gmac_mapcache_destroy(gmac_mapcache_t **mc_p)
    437      1.1   matt {
    438      1.1   matt 	gmac_mapcache_t *mc = *mc_p;
    439      1.1   matt 
    440      1.1   matt 	if (mc == NULL)
    441      1.1   matt 		return;
    442      1.1   matt 
    443      1.1   matt 	KASSERT(mc->mc_used == 0);
    444      1.1   matt 	while (mc->mc_free-- > 0) {
    445      1.1   matt 		KASSERT(mc->mc_maps[mc->mc_free] != NULL);
    446      1.1   matt 		bus_dmamap_destroy(mc->mc_dmat, mc->mc_maps[mc->mc_free]);
    447      1.1   matt 		mc->mc_maps[mc->mc_free] = NULL;
    448      1.1   matt 	}
    449      1.1   matt 
    450      1.1   matt 	kmem_free(mc, offsetof(gmac_mapcache_t, mc_maps[mc->mc_max]));
    451      1.1   matt 	*mc_p = NULL;
    452      1.1   matt }
    453      1.1   matt 
    454      1.1   matt int
    455      1.1   matt gmac_mapcache_fill(gmac_mapcache_t *mc, size_t limit)
    456      1.1   matt {
    457      1.1   matt 	int error;
    458      1.1   matt 
    459      1.1   matt 	KASSERT(limit <= mc->mc_max);
    460      1.3   matt 	aprint_debug("gmac_mapcache_fill(%p): limit=%zu used=%zu free=%zu\n",
    461      1.1   matt 	    mc, limit, mc->mc_used, mc->mc_free);
    462      1.1   matt 
    463      1.1   matt 	for (error = 0; mc->mc_free + mc->mc_used < limit; mc->mc_free++) {
    464      1.1   matt 		KASSERT(mc->mc_maps[mc->mc_free] == NULL);
    465      1.1   matt 		error = bus_dmamap_create(mc->mc_dmat, mc->mc_mapsize,
    466      1.1   matt 		    mc->mc_nsegs, mc->mc_mapsize, 0,
    467      1.1   matt 		    BUS_DMA_ALLOCNOW|BUS_DMA_WAITOK,
    468      1.1   matt 		    &mc->mc_maps[mc->mc_free]);
    469      1.1   matt 		if (error)
    470      1.1   matt 			break;
    471      1.1   matt 	}
    472      1.3   matt 	aprint_debug("gmac_mapcache_fill(%p): limit=%zu used=%zu free=%zu\n",
    473      1.1   matt 	    mc, limit, mc->mc_used, mc->mc_free);
    474      1.1   matt 
    475      1.1   matt 	return error;
    476      1.1   matt }
    477      1.1   matt 
    478      1.1   matt bus_dmamap_t
    479      1.1   matt gmac_mapcache_get(gmac_mapcache_t *mc)
    480      1.1   matt {
    481      1.1   matt 	bus_dmamap_t map;
    482      1.1   matt 
    483      1.1   matt 	KASSERT(mc != NULL);
    484      1.1   matt 
    485      1.1   matt 	if (mc->mc_free == 0) {
    486      1.1   matt 		int error;
    487      1.1   matt 		if (mc->mc_used == mc->mc_max)
    488      1.1   matt 			return NULL;
    489      1.1   matt 		error = bus_dmamap_create(mc->mc_dmat, mc->mc_mapsize,
    490      1.1   matt 		    mc->mc_nsegs, mc->mc_mapsize, 0,
    491      1.1   matt 		    BUS_DMA_ALLOCNOW|BUS_DMA_NOWAIT,
    492      1.1   matt 		    &map);
    493      1.1   matt 		if (error)
    494      1.1   matt 			return NULL;
    495      1.1   matt 		KASSERT(mc->mc_maps[mc->mc_free] == NULL);
    496      1.1   matt 	} else {
    497      1.1   matt 		KASSERT(mc->mc_free <= mc->mc_max);
    498      1.1   matt 		map = mc->mc_maps[--mc->mc_free];
    499      1.1   matt 		mc->mc_maps[mc->mc_free] = NULL;
    500      1.1   matt 	}
    501      1.1   matt 	mc->mc_used++;
    502      1.1   matt 	KASSERT(map != NULL);
    503      1.1   matt 
    504      1.1   matt 	return map;
    505      1.1   matt }
    506      1.1   matt 
    507      1.1   matt void
    508      1.1   matt gmac_mapcache_put(gmac_mapcache_t *mc, bus_dmamap_t map)
    509      1.1   matt {
    510      1.1   matt 	KASSERT(mc->mc_free + mc->mc_used < mc->mc_max);
    511      1.1   matt 	KASSERT(mc->mc_maps[mc->mc_free] == NULL);
    512      1.1   matt 
    513      1.1   matt 	mc->mc_maps[mc->mc_free++] = map;
    514      1.1   matt 	mc->mc_used--;
    515      1.1   matt }
    516      1.1   matt 
    517      1.1   matt gmac_desc_t *
    518      1.1   matt gmac_hwqueue_desc(gmac_hwqueue_t *hwq, size_t i)
    519      1.1   matt {
    520      1.1   matt 	i += hwq->hwq_wptr;
    521      1.1   matt 	if (i >= hwq->hwq_size)
    522      1.1   matt 		i -= hwq->hwq_size;
    523      1.1   matt 	return hwq->hwq_base + i;
    524      1.1   matt }
    525      1.1   matt 
    526      1.2   matt static void
    527      1.2   matt gmac_hwqueue_txconsume(gmac_hwqueue_t *hwq, const gmac_desc_t *d)
    528      1.2   matt {
    529      1.2   matt 	gmac_hwqmem_t * const hqm = hwq->hwq_hqm;
    530      1.2   matt 	struct ifnet *ifp;
    531      1.2   matt 	bus_dmamap_t map;
    532      1.2   matt 	struct mbuf *m;
    533      1.2   matt 
    534      1.2   matt 	IF_DEQUEUE(&hwq->hwq_ifq, m);
    535      1.2   matt 	KASSERT(m != NULL);
    536      1.2   matt 	map = M_GETCTX(m, bus_dmamap_t);
    537      1.2   matt 
    538      1.2   matt 	bus_dmamap_sync(hqm->hqm_dmat, map, 0, map->dm_mapsize,
    539      1.2   matt 	    BUS_DMASYNC_POSTWRITE);
    540      1.2   matt 	bus_dmamap_unload(hqm->hqm_dmat, map);
    541      1.2   matt 	M_SETCTX(m, NULL);
    542      1.2   matt 	gmac_mapcache_put(hqm->hqm_mc, map);
    543      1.2   matt 
    544      1.2   matt 	ifp = hwq->hwq_ifp;
    545      1.2   matt 	ifp->if_opackets++;
    546      1.2   matt 	ifp->if_obytes += m->m_pkthdr.len;
    547      1.2   matt 
    548      1.3   matt 	aprint_debug("gmac_hwqueue_txconsume(%p): %zu@%p: %s m=%p\n",
    549      1.2   matt 	    hwq, d - hwq->hwq_base, d, ifp->if_xname, m);
    550      1.2   matt 
    551  1.5.4.1  rmind 	bpf_mtap(ifp, m);
    552      1.2   matt 	m_freem(m);
    553      1.2   matt }
    554      1.2   matt 
    555      1.1   matt void
    556      1.1   matt gmac_hwqueue_sync(gmac_hwqueue_t *hwq)
    557      1.1   matt {
    558      1.1   matt 	gmac_hwqmem_t * const hqm = hwq->hwq_hqm;
    559      1.2   matt 	uint32_t v;
    560      1.2   matt 	uint16_t old_rptr;
    561      1.2   matt 	size_t rptr;
    562      1.1   matt 
    563      1.1   matt 	KASSERT(hqm->hqm_flags & HQM_PRODUCER);
    564      1.1   matt 
    565      1.2   matt 	old_rptr = hwq->hwq_rptr;
    566      1.2   matt 	v = bus_space_read_4(hwq->hwq_iot, hwq->hwq_qrwptr_ioh, 0);
    567      1.2   matt 	hwq->hwq_rptr = (v >>  0) & 0xffff;
    568      1.2   matt 	hwq->hwq_wptr = (v >> 16) & 0xffff;
    569      1.1   matt 
    570      1.1   matt 	if (old_rptr == hwq->hwq_rptr)
    571      1.1   matt 		return;
    572      1.1   matt 
    573      1.3   matt 	aprint_debug("gmac_hwqueue_sync(%p): entry rptr old=%u new=%u free=%u(%u)\n",
    574      1.3   matt 	    hwq, old_rptr, hwq->hwq_rptr, hwq->hwq_free,
    575      1.3   matt 	    hwq->hwq_size - hwq->hwq_free - 1);
    576      1.3   matt 
    577      1.2   matt 	hwq->hwq_free += (hwq->hwq_rptr - old_rptr) & (hwq->hwq_size - 1);
    578      1.2   matt 	for (rptr = old_rptr;
    579      1.2   matt 	     rptr != hwq->hwq_rptr;
    580      1.3   matt 	     rptr = (rptr + 1) & (hwq->hwq_size - 1)) {
    581      1.3   matt 		gmac_desc_t * const d = hwq->hwq_base + rptr;
    582      1.3   matt 		if (hqm->hqm_flags & HQM_TX) {
    583      1.3   matt 			bus_dmamap_sync(hqm->hqm_dmat, hqm->hqm_dmamap,
    584      1.3   matt 			    sizeof(gmac_desc_t [hwq->hwq_qoff + rptr]),
    585      1.3   matt 			    sizeof(gmac_desc_t),
    586      1.3   matt 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    587      1.3   matt 			if (d->d_desc3 & htole32(DESC3_EOF))
    588      1.3   matt 				gmac_hwqueue_txconsume(hwq, d);
    589      1.3   matt 		} else {
    590      1.3   matt 			bus_dmamap_sync(hqm->hqm_dmat, hqm->hqm_dmamap,
    591      1.3   matt 			    sizeof(gmac_desc_t [hwq->hwq_qoff + rptr]),
    592      1.3   matt 			    sizeof(gmac_desc_t),
    593      1.3   matt 			    BUS_DMASYNC_POSTWRITE);
    594      1.3   matt 
    595      1.3   matt 			aprint_debug("gmac_hwqueue_sync(%p): %zu@%p=%#x/%#x/%#x/%#x\n",
    596      1.3   matt 			    hwq, rptr, d, d->d_desc0, d->d_desc1,
    597      1.3   matt 			    d->d_bufaddr, d->d_desc3);
    598      1.3   matt 			bus_dmamap_sync(hqm->hqm_dmat, hqm->hqm_dmamap,
    599      1.3   matt 			    sizeof(gmac_desc_t [hwq->hwq_qoff + rptr]),
    600      1.3   matt 			    sizeof(gmac_desc_t),
    601      1.3   matt 			    BUS_DMASYNC_PREWRITE);
    602      1.2   matt 		}
    603      1.1   matt 	}
    604      1.2   matt 
    605      1.3   matt 	aprint_debug("gmac_hwqueue_sync(%p): exit rptr old=%u new=%u free=%u(%u)\n",
    606      1.3   matt 	    hwq, old_rptr, hwq->hwq_rptr, hwq->hwq_free,
    607      1.3   matt 	    hwq->hwq_size - hwq->hwq_free - 1);
    608      1.1   matt }
    609      1.1   matt 
    610      1.1   matt void
    611      1.1   matt gmac_hwqueue_produce(gmac_hwqueue_t *hwq, size_t count)
    612      1.1   matt {
    613      1.1   matt 	gmac_hwqmem_t * const hqm = hwq->hwq_hqm;
    614      1.3   matt 	uint16_t wptr;
    615      1.3   matt 	uint16_t rptr = bus_space_read_4(hwq->hwq_iot, hwq->hwq_qrwptr_ioh, 0);
    616      1.1   matt 
    617      1.1   matt 	KASSERT(count < hwq->hwq_free);
    618      1.1   matt 	KASSERT(hqm->hqm_flags & HQM_PRODUCER);
    619      1.3   matt 	KASSERT(hwq->hwq_wptr == bus_space_read_4(hwq->hwq_iot, hwq->hwq_qrwptr_ioh, 0) >> 16);
    620      1.1   matt 
    621      1.3   matt 	aprint_debug("gmac_hwqueue_produce(%p, %zu): rptr=%u(%u) wptr old=%u",
    622      1.3   matt 	    hwq, count, hwq->hwq_rptr, rptr, hwq->hwq_wptr);
    623      1.2   matt 
    624      1.1   matt 	hwq->hwq_free -= count;
    625      1.3   matt #if 1
    626      1.3   matt 	for (wptr = hwq->hwq_wptr;
    627      1.3   matt 	     count > 0;
    628      1.3   matt 	     count--, wptr = (wptr + 1) & (hwq->hwq_size - 1)) {
    629      1.3   matt 		KASSERT(((wptr + 1) & (hwq->hwq_size - 1)) != hwq->hwq_rptr);
    630      1.3   matt 		bus_dmamap_sync(hqm->hqm_dmat, hqm->hqm_dmamap,
    631      1.3   matt 		    sizeof(gmac_desc_t [hwq->hwq_qoff + wptr]),
    632      1.3   matt 		    sizeof(gmac_desc_t),
    633      1.3   matt 		    BUS_DMASYNC_PREWRITE);
    634      1.3   matt 	}
    635      1.3   matt 	KASSERT(count == 0);
    636      1.3   matt 	hwq->hwq_wptr = wptr;
    637      1.3   matt #else
    638      1.1   matt 	if (hwq->hwq_wptr + count >= hwq->hwq_size) {
    639      1.1   matt 		bus_dmamap_sync(hqm->hqm_dmat, hqm->hqm_dmamap,
    640      1.1   matt 		    sizeof(gmac_desc_t [hwq->hwq_qoff + hwq->hwq_wptr]),
    641      1.1   matt 		    sizeof(gmac_desc_t [hwq->hwq_size - hwq->hwq_wptr]),
    642      1.2   matt 		    BUS_DMASYNC_PREWRITE);
    643      1.1   matt 		count -= hwq->hwq_size - hwq->hwq_wptr;
    644      1.1   matt 		hwq->hwq_wptr = 0;
    645      1.1   matt 	}
    646      1.1   matt 	if (count > 0) {
    647      1.1   matt 		bus_dmamap_sync(hqm->hqm_dmat, hqm->hqm_dmamap,
    648      1.1   matt 		    sizeof(gmac_desc_t [hwq->hwq_qoff + hwq->hwq_wptr]),
    649      1.2   matt 		    sizeof(gmac_desc_t [count]),
    650      1.2   matt 		    BUS_DMASYNC_PREWRITE);
    651      1.2   matt 		hwq->hwq_wptr += count;
    652      1.3   matt 		hwq->hwq_wptr &= (hwq->hwq_size - 1);
    653      1.1   matt 	}
    654      1.3   matt #endif
    655      1.1   matt 
    656      1.1   matt 	/*
    657      1.1   matt 	 * Tell the h/w we've produced a few more descriptors.
    658      1.2   matt 	 * (don't bother writing the rptr since it's RO).
    659      1.1   matt 	 */
    660      1.1   matt 	bus_space_write_4(hwq->hwq_iot, hwq->hwq_qrwptr_ioh, 0,
    661      1.2   matt 	    hwq->hwq_wptr << 16);
    662      1.2   matt 
    663      1.3   matt 	aprint_debug(" new=%u\n", hwq->hwq_wptr);
    664      1.1   matt }
    665      1.1   matt 
    666      1.3   matt size_t
    667      1.3   matt gmac_rxproduce(gmac_hwqueue_t *hwq, size_t free_min)
    668      1.3   matt {
    669      1.3   matt 	gmac_hwqmem_t * const hqm = hwq->hwq_hqm;
    670      1.3   matt 	size_t i;
    671      1.3   matt 
    672      1.3   matt 	aprint_debug("gmac_rxproduce(%p): entry free=%u(%u) free_min=%zu ifq_len=%d\n",
    673      1.3   matt 	    hwq, hwq->hwq_free, hwq->hwq_size - hwq->hwq_free - 1,
    674      1.3   matt 	    free_min, hwq->hwq_ifq.ifq_len);
    675      1.3   matt 
    676      1.3   matt 	gmac_hwqueue_sync(hwq);
    677      1.3   matt 
    678      1.3   matt 	aprint_debug("gmac_rxproduce(%p): postsync free=%u(%u)\n",
    679      1.3   matt 	    hwq, hwq->hwq_free, hwq->hwq_size - hwq->hwq_free - 1);
    680      1.3   matt 
    681      1.3   matt 	for (i = 0; hwq->hwq_free > 0 && hwq->hwq_size - hwq->hwq_free - 1 < free_min; i++) {
    682      1.3   matt 		bus_dmamap_t map;
    683      1.3   matt 		gmac_desc_t * const d = gmac_hwqueue_desc(hwq, 0);
    684      1.3   matt 		struct mbuf *m, *m0;
    685      1.3   matt 		int error;
    686      1.3   matt 
    687      1.3   matt 		if (d->d_bufaddr && (le32toh(d->d_bufaddr) >> 16) != 0xdead) {
    688      1.3   matt 			gmac_hwqueue_produce(hwq, 1);
    689      1.3   matt 			continue;
    690      1.3   matt 		}
    691      1.3   matt 
    692      1.3   matt 		map = gmac_mapcache_get(hqm->hqm_mc);
    693      1.3   matt 		if (map == NULL)
    694      1.3   matt 			break;
    695      1.3   matt 
    696      1.3   matt 		KASSERT(map->dm_mapsize == 0);
    697      1.3   matt 
    698      1.3   matt 		m = m_gethdr(MT_DATA, M_DONTWAIT);
    699      1.3   matt 		if (m == NULL) {
    700      1.3   matt 			gmac_mapcache_put(hqm->hqm_mc, map);
    701      1.3   matt 			break;
    702      1.3   matt 		}
    703      1.3   matt 
    704      1.3   matt 		MCLGET(m, M_DONTWAIT);
    705      1.3   matt 		if ((m->m_flags & M_EXT) == 0) {
    706      1.3   matt 			m_free(m);
    707      1.3   matt 			gmac_mapcache_put(hqm->hqm_mc, map);
    708      1.3   matt 			break;
    709      1.3   matt 		}
    710      1.3   matt 		error = bus_dmamap_load(hqm->hqm_dmat, map, m->m_data,
    711      1.3   matt 		    MCLBYTES, NULL, BUS_DMA_READ|BUS_DMA_NOWAIT);
    712      1.3   matt 		if (error) {
    713      1.3   matt 			m_free(m);
    714      1.3   matt 			gmac_mapcache_put(hqm->hqm_mc, map);
    715      1.3   matt 			aprint_error("gmac0: "
    716      1.3   matt 			    "map %p(%zu): can't map rx mbuf(%p) wptr=%u: %d\n",
    717      1.3   matt 			    map, map->_dm_size, m, hwq->hwq_wptr, error);
    718      1.3   matt 			Debugger();
    719      1.3   matt 			break;
    720      1.3   matt 		}
    721      1.3   matt 		bus_dmamap_sync(hqm->hqm_dmat, map, 0, map->dm_mapsize,
    722      1.3   matt 		    BUS_DMASYNC_PREREAD);
    723      1.3   matt 		m->m_pkthdr.len = 0;
    724      1.3   matt 		M_SETCTX(m, map);
    725      1.3   matt #if 0
    726      1.3   matt 		d->d_desc0   = htole32(map->dm_segs->ds_len);
    727      1.3   matt #endif
    728      1.3   matt 		d->d_bufaddr = htole32(map->dm_segs->ds_addr);
    729      1.3   matt 		for (m0 = hwq->hwq_ifq.ifq_head; m0 != NULL; m0 = m0->m_nextpkt)
    730      1.3   matt 			KASSERT(m0 != m);
    731      1.3   matt 		IF_ENQUEUE(&hwq->hwq_ifq, m);
    732      1.3   matt 		m->m_len = d - hwq->hwq_base;
    733      1.3   matt 		aprint_debug(
    734      1.3   matt 		    "gmac_rxproduce(%p): m=%p %zu@%p=%#x/%#x/%#x/%#x\n", hwq,
    735      1.3   matt 		    m, d - hwq->hwq_base, d, d->d_desc0, d->d_desc1,
    736      1.3   matt 		    d->d_bufaddr, d->d_desc3);
    737      1.3   matt 		gmac_hwqueue_produce(hwq, 1);
    738      1.3   matt 	}
    739      1.3   matt 
    740      1.3   matt 	aprint_debug("gmac_rxproduce(%p): exit free=%u(%u) free_min=%zu ifq_len=%d\n",
    741      1.3   matt 	    hwq, hwq->hwq_free, hwq->hwq_size - hwq->hwq_free - 1,
    742      1.3   matt 	    free_min, hwq->hwq_ifq.ifq_len);
    743      1.3   matt 
    744      1.3   matt 	return i;
    745      1.3   matt }
    746      1.3   matt 
    747      1.3   matt static bool
    748      1.1   matt gmac_hwqueue_rxconsume(gmac_hwqueue_t *hwq, const gmac_desc_t *d)
    749      1.1   matt {
    750      1.1   matt 	gmac_hwqmem_t * const hqm = hwq->hwq_hqm;
    751      1.1   matt 	struct ifnet * const ifp = hwq->hwq_ifp;
    752      1.3   matt 	size_t buflen = d->d_desc1 & 0xffff;
    753      1.1   matt 	bus_dmamap_t map;
    754      1.1   matt 	struct mbuf *m, *last_m, **mp;
    755      1.3   matt 	size_t depth;
    756      1.1   matt 
    757      1.1   matt 	KASSERT(ifp != NULL);
    758      1.1   matt 
    759      1.3   matt 	aprint_debug("gmac_hwqueue_rxconsume(%p): entry\n", hwq);
    760      1.3   matt 
    761      1.3   matt 	aprint_debug("gmac_hwqueue_rxconsume(%p): ifp=%p(%s): %#x/%#x/%#x/%#x\n",
    762      1.3   matt 	    hwq, hwq->hwq_ifp, hwq->hwq_ifp->if_xname,
    763      1.3   matt 	    d->d_desc0, d->d_desc1, d->d_bufaddr, d->d_desc3);
    764      1.3   matt 
    765      1.3   matt 	if (d->d_bufaddr == 0 || d->d_bufaddr == 0xdeadbeef)
    766      1.3   matt 		return false;
    767      1.2   matt 
    768      1.1   matt 	/*
    769      1.1   matt 	 * First we have to find this mbuf in the software free queue
    770      1.1   matt 	 * (the producer of the mbufs) and remove it.
    771      1.1   matt 	 */
    772      1.3   matt 	KASSERT(hwq->hwq_producer->hwq_free != hwq->hwq_producer->hwq_size - 1);
    773      1.3   matt 	for (mp = &hwq->hwq_producer->hwq_ifq.ifq_head, last_m = NULL, depth=0;
    774      1.1   matt 	     (m = *mp) != NULL;
    775      1.3   matt 	     last_m = m, mp = &m->m_nextpkt, depth++) {
    776      1.1   matt 		map = M_GETCTX(m, bus_dmamap_t);
    777      1.2   matt 		KASSERT(map != NULL);
    778      1.1   matt 		KASSERT(map->dm_nsegs == 1);
    779      1.3   matt 		aprint_debug("gmac_hwqueue_rxconsume(%p): ifq[%zu]=%p(@%#zx) %d@swfq\n",
    780      1.3   matt 		    hwq, depth, m, map->dm_segs->ds_addr, m->m_len);
    781      1.3   matt 		if (le32toh(d->d_bufaddr) == map->dm_segs->ds_addr) {
    782      1.1   matt 			*mp = m->m_nextpkt;
    783      1.1   matt 			if (hwq->hwq_producer->hwq_ifq.ifq_tail == m)
    784      1.1   matt 				hwq->hwq_producer->hwq_ifq.ifq_tail = last_m;
    785      1.1   matt 			hwq->hwq_producer->hwq_ifq.ifq_len--;
    786      1.1   matt 			break;
    787      1.1   matt 		}
    788      1.1   matt 	}
    789      1.3   matt 	aprint_debug("gmac_hwqueue_rxconsume(%p): ifp=%p(%s) m=%p@%zu",
    790      1.3   matt 	    hwq, hwq->hwq_ifp, hwq->hwq_ifp->if_xname, m, depth);
    791      1.3   matt 	if (m)
    792      1.3   matt 		aprint_debug(" swfq[%d]=%#x\n", m->m_len,
    793      1.3   matt 		    hwq->hwq_producer->hwq_base[m->m_len].d_bufaddr);
    794      1.3   matt 	aprint_debug("\n");
    795      1.1   matt 	KASSERT(m != NULL);
    796      1.1   matt 
    797      1.3   matt 	{
    798      1.3   matt 		struct mbuf *m0;
    799      1.3   matt 		for (m0 = hwq->hwq_producer->hwq_ifq.ifq_head; m0 != NULL; m0 = m0->m_nextpkt)
    800      1.3   matt 			KASSERT(m0 != m);
    801      1.3   matt 	}
    802      1.3   matt 
    803      1.3   matt 	KASSERT(hwq->hwq_producer->hwq_base[m->m_len].d_bufaddr == d->d_bufaddr);
    804      1.3   matt 	hwq->hwq_producer->hwq_base[m->m_len].d_bufaddr = htole32(0xdead0000 | m->m_len);
    805      1.3   matt 
    806      1.1   matt 	m->m_len = buflen;
    807      1.1   matt 	if (d->d_desc3 & DESC3_SOF) {
    808      1.3   matt 		KASSERT(hwq->hwq_rxmbuf == NULL);
    809      1.3   matt 		m->m_pkthdr.len = buflen;
    810      1.1   matt 		buflen += 2;	/* account for the pad */
    811      1.3   matt 		/* only modify m->m_data after we know mbuf is good. */
    812      1.3   matt 	} else {
    813      1.3   matt 		KASSERT(hwq->hwq_rxmbuf != NULL);
    814      1.3   matt 		hwq->hwq_rxmbuf->m_pkthdr.len += buflen;
    815      1.1   matt 	}
    816      1.1   matt 
    817      1.1   matt 	map = M_GETCTX(m, bus_dmamap_t);
    818      1.1   matt 
    819      1.1   matt 	/*
    820      1.1   matt 	 * Sync the buffer contents, unload the dmamap, and save it away.
    821      1.1   matt 	 */
    822      1.2   matt 	bus_dmamap_sync(hqm->hqm_dmat, map, 0, buflen, BUS_DMASYNC_POSTREAD);
    823      1.1   matt 	bus_dmamap_unload(hqm->hqm_dmat, map);
    824      1.1   matt 	M_SETCTX(m, NULL);
    825      1.1   matt 	gmac_mapcache_put(hqm->hqm_mc, map);
    826      1.1   matt 
    827      1.1   matt 	/*
    828      1.1   matt 	 * Now we build our new packet chain by tacking this on the end.
    829      1.1   matt 	 */
    830      1.1   matt 	*hwq->hwq_mp = m;
    831      1.1   matt 	if ((d->d_desc3 & DESC3_EOF) == 0) {
    832      1.1   matt 		/*
    833      1.1   matt 		 * Not last frame, so make sure the next gets appended right.
    834      1.1   matt 		 */
    835      1.1   matt 		hwq->hwq_mp = &m->m_next;
    836      1.3   matt 		return true;
    837      1.1   matt 	}
    838      1.1   matt 
    839      1.3   matt #if 0
    840      1.1   matt 	/*
    841      1.1   matt 	 * We have a complete frame, let's try to deliver it.
    842      1.1   matt 	 */
    843      1.1   matt 	m->m_len -= ETHER_CRC_LEN;	/* remove the CRC from the end */
    844      1.3   matt #endif
    845      1.1   matt 
    846      1.1   matt 	/*
    847      1.1   matt 	 * Now get the whole chain.
    848      1.1   matt 	 */
    849      1.1   matt 	m = hwq->hwq_rxmbuf;
    850      1.1   matt 	m->m_pkthdr.rcvif = ifp;	/* set receive interface */
    851      1.1   matt 	ifp->if_ipackets++;
    852      1.1   matt 	ifp->if_ibytes += m->m_pkthdr.len;
    853      1.1   matt 	switch (DESC0_RXSTS_GET(d->d_desc0)) {
    854      1.1   matt 	case DESC0_RXSTS_GOOD:
    855      1.1   matt 	case DESC0_RXSTS_LONG:
    856      1.1   matt 		m->m_data += 2;
    857      1.1   matt 		KASSERT(m_length(m) == m->m_pkthdr.len);
    858  1.5.4.1  rmind 		bpf_mtap(ifp, m);
    859      1.1   matt 		(*ifp->if_input)(ifp, m);
    860      1.1   matt 		break;
    861      1.1   matt 	default:
    862      1.1   matt 		ifp->if_ierrors++;
    863      1.1   matt 		m_freem(m);
    864      1.1   matt 		break;
    865      1.1   matt 	}
    866      1.1   matt 	hwq->hwq_rxmbuf = NULL;
    867      1.1   matt 	hwq->hwq_mp = &hwq->hwq_rxmbuf;
    868      1.3   matt 
    869      1.3   matt 	return true;
    870      1.1   matt }
    871      1.1   matt 
    872      1.3   matt size_t
    873      1.3   matt gmac_hwqueue_consume(gmac_hwqueue_t *hwq, size_t free_min)
    874      1.1   matt {
    875      1.1   matt 	gmac_hwqmem_t * const hqm = hwq->hwq_hqm;
    876      1.3   matt 	gmac_desc_t d;
    877      1.3   matt 	uint32_t v;
    878      1.3   matt 	uint16_t rptr;
    879      1.3   matt 	size_t i;
    880      1.1   matt 
    881      1.1   matt 	KASSERT((hqm->hqm_flags & HQM_PRODUCER) == 0);
    882      1.1   matt 
    883      1.3   matt 	aprint_debug("gmac_hwqueue_consume(%p): entry\n", hwq);
    884      1.3   matt 
    885      1.2   matt 
    886      1.3   matt 	v = bus_space_read_4(hwq->hwq_iot, hwq->hwq_qrwptr_ioh, 0);
    887      1.3   matt 	rptr = (v >>  0) & 0xffff;
    888      1.3   matt 	hwq->hwq_wptr = (v >> 16) & 0xffff;
    889      1.3   matt 	KASSERT(rptr == hwq->hwq_rptr);
    890      1.3   matt 	if (rptr == hwq->hwq_wptr)
    891      1.3   matt 		return 0;
    892      1.2   matt 
    893      1.3   matt 	i = 0;
    894      1.3   matt 	for (; rptr != hwq->hwq_wptr; rptr = (rptr + 1) & (hwq->hwq_size - 1)) {
    895      1.3   matt 		bus_dmamap_sync(hqm->hqm_dmat, hqm->hqm_dmamap,
    896      1.3   matt 		    sizeof(gmac_desc_t [hwq->hwq_qoff + rptr]),
    897      1.3   matt 		    sizeof(gmac_desc_t),
    898      1.3   matt 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    899      1.3   matt 		d.d_desc0   = le32toh(hwq->hwq_base[rptr].d_desc0);
    900      1.3   matt 		d.d_desc1   = le32toh(hwq->hwq_base[rptr].d_desc1);
    901      1.3   matt 		d.d_bufaddr = le32toh(hwq->hwq_base[rptr].d_bufaddr);
    902      1.3   matt 		d.d_desc3   = le32toh(hwq->hwq_base[rptr].d_desc3);
    903      1.3   matt 		hwq->hwq_base[rptr].d_desc0 = 0;
    904      1.3   matt 		hwq->hwq_base[rptr].d_desc1 = 0;
    905      1.3   matt 		hwq->hwq_base[rptr].d_bufaddr = 0xdeadbeef;
    906      1.3   matt 		hwq->hwq_base[rptr].d_desc3 = 0;
    907      1.3   matt 		bus_dmamap_sync(hqm->hqm_dmat, hqm->hqm_dmamap,
    908      1.3   matt 		    sizeof(gmac_desc_t [hwq->hwq_qoff + rptr]),
    909      1.3   matt 		    sizeof(gmac_desc_t),
    910      1.3   matt 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    911      1.1   matt 
    912      1.3   matt 		aprint_debug("gmac_hwqueue_consume(%p): rptr=%u\n",
    913      1.3   matt 		    hwq, rptr);
    914      1.3   matt 		if (!gmac_hwqueue_rxconsume(hwq, &d)) {
    915      1.3   matt 			rptr = (rptr + 1) & (hwq->hwq_size - 1);
    916      1.3   matt 			i += gmac_rxproduce(hwq->hwq_producer, free_min);
    917      1.3   matt 			break;
    918      1.1   matt 		}
    919      1.3   matt 	}
    920      1.2   matt 
    921      1.3   matt 	/*
    922      1.3   matt 	 * Update hardware's copy of rptr.  (wptr is RO).
    923      1.3   matt 	 */
    924      1.3   matt 	aprint_debug("gmac_hwqueue_consume(%p): rptr old=%u new=%u wptr=%u\n",
    925      1.3   matt 	    hwq, hwq->hwq_rptr, rptr, hwq->hwq_wptr);
    926      1.3   matt 	bus_space_write_4(hwq->hwq_iot, hwq->hwq_qrwptr_ioh, 0, rptr);
    927      1.3   matt 	hwq->hwq_rptr = rptr;
    928      1.2   matt 
    929      1.3   matt 	aprint_debug("gmac_hwqueue_consume(%p): exit\n", hwq);
    930      1.2   matt 
    931      1.3   matt 	return i;
    932      1.1   matt }
    933      1.1   matt 
    934      1.1   matt void
    935      1.1   matt gmac_hwqmem_destroy(gmac_hwqmem_t *hqm)
    936      1.1   matt {
    937      1.1   matt 	if (hqm->hqm_nsegs) {
    938      1.1   matt 		if (hqm->hqm_base) {
    939      1.1   matt 			if (hqm->hqm_dmamap) {
    940      1.1   matt 				if (hqm->hqm_dmamap->dm_mapsize) {
    941      1.1   matt 					bus_dmamap_unload(hqm->hqm_dmat,
    942      1.1   matt 					    hqm->hqm_dmamap);
    943      1.1   matt 				}
    944      1.1   matt 				bus_dmamap_destroy(hqm->hqm_dmat,
    945      1.1   matt 				     hqm->hqm_dmamap);
    946      1.1   matt 			}
    947      1.1   matt 			bus_dmamem_unmap(hqm->hqm_dmat, hqm->hqm_base,
    948      1.1   matt 			    hqm->hqm_memsize);
    949      1.1   matt 		}
    950      1.1   matt 		bus_dmamem_free(hqm->hqm_dmat, hqm->hqm_segs, hqm->hqm_nsegs);
    951      1.1   matt 	}
    952      1.1   matt 
    953      1.1   matt 	kmem_free(hqm, sizeof(*hqm));
    954      1.1   matt }
    955      1.1   matt 
    956      1.1   matt gmac_hwqmem_t *
    957      1.1   matt gmac_hwqmem_create(gmac_mapcache_t *mc, size_t ndesc, size_t nqueue, int flags)
    958      1.1   matt {
    959      1.1   matt 	gmac_hwqmem_t *hqm;
    960      1.1   matt 	int error;
    961      1.1   matt 
    962      1.1   matt 	KASSERT(ndesc > 0 && ndesc <= 2048);
    963      1.1   matt 	KASSERT((ndesc & (ndesc - 1)) == 0);
    964      1.1   matt 
    965      1.1   matt 	hqm = kmem_zalloc(sizeof(*hqm), KM_SLEEP);
    966      1.1   matt 	if (hqm == NULL)
    967      1.1   matt 		return NULL;
    968      1.1   matt 
    969      1.1   matt 	hqm->hqm_memsize = nqueue * sizeof(gmac_desc_t [ndesc]);
    970      1.1   matt 	hqm->hqm_mc = mc;
    971      1.1   matt 	hqm->hqm_dmat = mc->mc_dmat;
    972      1.1   matt 	hqm->hqm_ndesc = ndesc;
    973      1.1   matt 	hqm->hqm_nqueue = nqueue;
    974      1.1   matt 	hqm->hqm_flags = flags;
    975      1.1   matt 
    976      1.1   matt 	error = bus_dmamem_alloc(hqm->hqm_dmat, hqm->hqm_memsize, 0, 0,
    977      1.1   matt 	    hqm->hqm_segs, 1, &hqm->hqm_nsegs, BUS_DMA_WAITOK);
    978      1.2   matt 	if (error) {
    979      1.2   matt 		KASSERT(error == 0);
    980      1.1   matt 		goto failed;
    981      1.2   matt 	}
    982      1.2   matt 	KASSERT(hqm->hqm_nsegs == 1);
    983      1.1   matt 	error = bus_dmamem_map(hqm->hqm_dmat, hqm->hqm_segs, hqm->hqm_nsegs,
    984      1.1   matt 	    hqm->hqm_memsize, (void **)&hqm->hqm_base, BUS_DMA_WAITOK);
    985      1.2   matt 	if (error) {
    986      1.2   matt 		KASSERT(error == 0);
    987      1.1   matt 		goto failed;
    988      1.2   matt 	}
    989      1.1   matt 	error = bus_dmamap_create(hqm->hqm_dmat, hqm->hqm_memsize,
    990      1.2   matt 	    hqm->hqm_nsegs, hqm->hqm_memsize, 0,
    991      1.2   matt 	    BUS_DMA_WAITOK|BUS_DMA_ALLOCNOW, &hqm->hqm_dmamap);
    992      1.2   matt 	if (error) {
    993      1.2   matt 		KASSERT(error == 0);
    994      1.1   matt 		goto failed;
    995      1.2   matt 	}
    996      1.1   matt 	error = bus_dmamap_load(hqm->hqm_dmat, hqm->hqm_dmamap, hqm->hqm_base,
    997      1.3   matt 	    hqm->hqm_memsize, NULL,
    998      1.3   matt 	    BUS_DMA_WAITOK|BUS_DMA_WRITE|BUS_DMA_READ|BUS_DMA_COHERENT);
    999      1.2   matt 	if (error) {
   1000      1.3   matt 		aprint_debug("gmac_hwqmem_create: ds_addr=%zu ds_len=%zu\n",
   1001      1.2   matt 		    hqm->hqm_segs->ds_addr, hqm->hqm_segs->ds_len);
   1002      1.3   matt 		aprint_debug("gmac_hwqmem_create: bus_dmamap_load: %d\n", error);
   1003      1.2   matt 		KASSERT(error == 0);
   1004      1.1   matt 		goto failed;
   1005      1.2   matt 	}
   1006      1.2   matt 
   1007      1.2   matt 	memset(hqm->hqm_base, 0, hqm->hqm_memsize);
   1008      1.2   matt 	if ((flags & HQM_PRODUCER) == 0)
   1009      1.2   matt 		bus_dmamap_sync(hqm->hqm_dmat, hqm->hqm_dmamap, 0,
   1010      1.2   matt 		    hqm->hqm_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1011      1.1   matt 
   1012      1.1   matt 	return hqm;
   1013      1.1   matt 
   1014      1.1   matt failed:
   1015      1.1   matt 	gmac_hwqmem_destroy(hqm);
   1016      1.1   matt 	return NULL;
   1017      1.1   matt }
   1018      1.1   matt 
   1019      1.1   matt void
   1020      1.1   matt gmac_hwqueue_destroy(gmac_hwqueue_t *hwq)
   1021      1.1   matt {
   1022      1.1   matt 	gmac_hwqmem_t * const hqm = hwq->hwq_hqm;
   1023      1.1   matt 	KASSERT(hqm->hqm_refs & hwq->hwq_ref);
   1024      1.1   matt 	hqm->hqm_refs &= ~hwq->hwq_ref;
   1025      1.1   matt 	for (;;) {
   1026      1.1   matt 		struct mbuf *m;
   1027      1.1   matt 		bus_dmamap_t map;
   1028      1.1   matt 		IF_DEQUEUE(&hwq->hwq_ifq, m);
   1029      1.1   matt 		if (m == NULL)
   1030      1.1   matt 			break;
   1031      1.1   matt 		map = M_GETCTX(m, bus_dmamap_t);
   1032      1.1   matt 		bus_dmamap_unload(hqm->hqm_dmat, map);
   1033      1.1   matt 		gmac_mapcache_put(hqm->hqm_mc, map);
   1034      1.1   matt 		m_freem(m);
   1035      1.1   matt 	}
   1036      1.1   matt 	kmem_free(hwq, sizeof(*hwq));
   1037      1.1   matt }
   1038      1.1   matt 
   1039      1.1   matt gmac_hwqueue_t *
   1040      1.1   matt gmac_hwqueue_create(gmac_hwqmem_t *hqm,
   1041      1.1   matt     bus_space_tag_t iot, bus_space_handle_t ioh,
   1042      1.1   matt     bus_size_t qrwptr, bus_size_t qbase,
   1043      1.1   matt     size_t qno)
   1044      1.1   matt {
   1045      1.2   matt 	const size_t log2_memsize = ffs(hqm->hqm_ndesc) - 1;
   1046      1.1   matt 	gmac_hwqueue_t *hwq;
   1047      1.1   matt 	uint32_t v;
   1048      1.1   matt 
   1049      1.1   matt 	KASSERT(qno < hqm->hqm_nqueue);
   1050      1.1   matt 	KASSERT((hqm->hqm_refs & (1 << qno)) == 0);
   1051      1.1   matt 
   1052      1.1   matt 	hwq = kmem_zalloc(sizeof(*hwq), KM_SLEEP);
   1053      1.1   matt 	if (hwq == NULL)
   1054      1.1   matt 		return NULL;
   1055      1.1   matt 
   1056      1.1   matt 	hwq->hwq_size = hqm->hqm_ndesc;
   1057      1.1   matt 
   1058      1.1   matt 	hwq->hwq_iot = iot;
   1059      1.1   matt 	bus_space_subregion(iot, ioh, qrwptr, sizeof(uint32_t),
   1060      1.1   matt 	    &hwq->hwq_qrwptr_ioh);
   1061      1.1   matt 
   1062      1.1   matt 	hwq->hwq_hqm = hqm;
   1063      1.1   matt 	hwq->hwq_ref = 1 << qno;
   1064      1.1   matt 	hqm->hqm_refs |= hwq->hwq_ref;
   1065      1.1   matt 	hwq->hwq_qoff = hqm->hqm_ndesc * qno;
   1066      1.1   matt 	hwq->hwq_base = hqm->hqm_base + hwq->hwq_qoff;
   1067      1.1   matt 
   1068      1.1   matt 	if (qno == 0) {
   1069      1.1   matt 		bus_space_write_4(hwq->hwq_iot, ioh, qbase,
   1070      1.1   matt 		     hqm->hqm_dmamap->dm_segs[0].ds_addr | (log2_memsize));
   1071      1.1   matt 	}
   1072      1.1   matt 
   1073      1.2   matt 	v = bus_space_read_4(hwq->hwq_iot, hwq->hwq_qrwptr_ioh, 0);
   1074      1.2   matt 	hwq->hwq_rptr = (v >>  0) & 0xffff;
   1075      1.2   matt 	hwq->hwq_wptr = (v >> 16) & 0xffff;
   1076      1.2   matt 
   1077      1.3   matt 	aprint_debug("gmac_hwqueue_create: %p: qrwptr=%zu(%#zx) wptr=%u rptr=%u"
   1078      1.2   matt 	    " base=%p@%#zx(%#x) qno=%zu\n",
   1079      1.2   matt 	    hwq, qrwptr, hwq->hwq_qrwptr_ioh, hwq->hwq_wptr, hwq->hwq_rptr,
   1080      1.2   matt 	    hwq->hwq_base,
   1081      1.2   matt 	    hqm->hqm_segs->ds_addr + sizeof(gmac_desc_t [hwq->hwq_qoff]),
   1082      1.2   matt 	    bus_space_read_4(hwq->hwq_iot, ioh, qbase), qno);
   1083      1.2   matt 
   1084      1.1   matt 	hwq->hwq_free = hwq->hwq_size - 1;
   1085      1.1   matt 	hwq->hwq_ifq.ifq_maxlen = hwq->hwq_free;
   1086      1.3   matt 	hwq->hwq_mp = &hwq->hwq_rxmbuf;
   1087      1.1   matt 
   1088      1.1   matt 	return hwq;
   1089      1.1   matt }
   1090