imx23_rtcreg.h revision 1.1.6.2 1 1.1.6.2 tls /* $Id: imx23_rtcreg.h,v 1.1.6.2 2013/02/25 00:28:27 tls Exp $ */
2 1.1.6.2 tls
3 1.1.6.2 tls /*
4 1.1.6.2 tls * Copyright (c) 2012 The NetBSD Foundation, Inc.
5 1.1.6.2 tls * All rights reserved.
6 1.1.6.2 tls *
7 1.1.6.2 tls * This code is derived from software contributed to The NetBSD Foundation
8 1.1.6.2 tls * by Petri Laakso.
9 1.1.6.2 tls *
10 1.1.6.2 tls * Redistribution and use in source and binary forms, with or without
11 1.1.6.2 tls * modification, are permitted provided that the following conditions
12 1.1.6.2 tls * are met:
13 1.1.6.2 tls * 1. Redistributions of source code must retain the above copyright
14 1.1.6.2 tls * notice, this list of conditions and the following disclaimer.
15 1.1.6.2 tls * 2. Redistributions in binary form must reproduce the above copyright
16 1.1.6.2 tls * notice, this list of conditions and the following disclaimer in the
17 1.1.6.2 tls * documentation and/or other materials provided with the distribution.
18 1.1.6.2 tls *
19 1.1.6.2 tls * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1.6.2 tls * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1.6.2 tls * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1.6.2 tls * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1.6.2 tls * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1.6.2 tls * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1.6.2 tls * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1.6.2 tls * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1.6.2 tls * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1.6.2 tls * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1.6.2 tls * POSSIBILITY OF SUCH DAMAGE.
30 1.1.6.2 tls */
31 1.1.6.2 tls
32 1.1.6.2 tls #ifndef _ARM_IMX_IMX23_RTCREG_H_
33 1.1.6.2 tls #define _ARM_IMX_IMX23_RTCREG_H_
34 1.1.6.2 tls
35 1.1.6.2 tls #include <sys/cdefs.h>
36 1.1.6.2 tls
37 1.1.6.2 tls #define HW_RTC_BASE 0x8005C000
38 1.1.6.2 tls
39 1.1.6.2 tls /*
40 1.1.6.2 tls * Real-Time Clock Control Register.
41 1.1.6.2 tls */
42 1.1.6.2 tls #define HW_RTC_CTRL 0x000
43 1.1.6.2 tls #define HW_RTC_CTRL_SET 0x004
44 1.1.6.2 tls #define HW_RTC_CTRL_CLR 0x008
45 1.1.6.2 tls #define HW_RTC_CTRL_TOG 0x00C
46 1.1.6.2 tls
47 1.1.6.2 tls #define HW_RTC_CTRL_SFTRST __BIT(31)
48 1.1.6.2 tls #define HW_RTC_CTRL_CLKGATE __BIT(30)
49 1.1.6.2 tls #define HW_RTC_CTRL_RSVD0 __BITS(29, 7)
50 1.1.6.2 tls #define HW_RTC_CTRL_SUPPRESS_COPY2ANALOG __BIT(6)
51 1.1.6.2 tls #define HW_RTC_CTRL_FORCE_UPDATE __BIT(5)
52 1.1.6.2 tls #define HW_RTC_CTRL_WATCHDOGEN __BIT(4)
53 1.1.6.2 tls #define HW_RTC_CTRL_ONEMSEC_IRQ __BIT(3)
54 1.1.6.2 tls #define HW_RTC_CTRL_ALARM_IRQ __BIT(2)
55 1.1.6.2 tls #define HW_RTC_CTRL_ONEMSEC_IRQ_EN __BIT(1)
56 1.1.6.2 tls #define HW_RTC_CTRL_ALARM_IRQ_EN __BIT(0)
57 1.1.6.2 tls
58 1.1.6.2 tls /*
59 1.1.6.2 tls * Real-Time Clock Status Register.
60 1.1.6.2 tls */
61 1.1.6.2 tls #define HW_RTC_STAT 0x010
62 1.1.6.2 tls #define HW_RTC_STAT_SET 0x014
63 1.1.6.2 tls #define HW_RTC_STAT_CLR 0x018
64 1.1.6.2 tls #define HW_RTC_STAT_TOG 0x01C
65 1.1.6.2 tls
66 1.1.6.2 tls #define HW_RTC_STAT_RTC_PRESENT __BIT(31)
67 1.1.6.2 tls #define HW_RTC_STAT_ALARM_PRESENT __BIT(30)
68 1.1.6.2 tls #define HW_RTC_STAT_WATCHDOG_PRESENT __BIT(29)
69 1.1.6.2 tls #define HW_RTC_STAT_XTAL32000_PRESENT __BIT(28)
70 1.1.6.2 tls #define HW_RTC_STAT_XTAL32768_PRESENT __BIT(27)
71 1.1.6.2 tls #define HW_RTC_STAT_RSVD1 __BITS(26, 24)
72 1.1.6.2 tls #define HW_RTC_STAT_STALE_REGS __BIT(23, 16)
73 1.1.6.2 tls #define HW_RTC_STAT_NEW_REGS __BIT(15, 8)
74 1.1.6.2 tls #define HW_RTC_STAT_RSVD0 __BIT(7, 0)
75 1.1.6.2 tls
76 1.1.6.2 tls /*
77 1.1.6.2 tls * Real-Time Clock Milliseconds Counter.
78 1.1.6.2 tls */
79 1.1.6.2 tls #define HW_RTC_MILLISECONDS 0x020
80 1.1.6.2 tls #define HW_RTC_MILLISECONDS_SET 0x024
81 1.1.6.2 tls #define HW_RTC_MILLISECONDS_CLR 0x028
82 1.1.6.2 tls #define HW_RTC_MILLISECONDS_TOG 0x02C
83 1.1.6.2 tls
84 1.1.6.2 tls #define HW_RTC_MILLISECONDS_COUNT __BITS(31, 0)
85 1.1.6.2 tls
86 1.1.6.2 tls /*
87 1.1.6.2 tls * Real-Time Clock Seconds Counter.
88 1.1.6.2 tls */
89 1.1.6.2 tls #define HW_RTC_SECONDS 0x030
90 1.1.6.2 tls #define HW_RTC_SECONDS_SET 0x034
91 1.1.6.2 tls #define HW_RTC_SECONDS_CLR 0x038
92 1.1.6.2 tls #define HW_RTC_SECONDS_TOG 0x03C
93 1.1.6.2 tls
94 1.1.6.2 tls #define HW_RTC_SECONDS_COUNT __BITS(31, 0)
95 1.1.6.2 tls
96 1.1.6.2 tls /*
97 1.1.6.2 tls * Real-Time Clock Alarm Register.
98 1.1.6.2 tls */
99 1.1.6.2 tls #define HW_RTC_ALARM 0x040
100 1.1.6.2 tls #define HW_RTC_ALARM_SET 0x044
101 1.1.6.2 tls #define HW_RTC_ALARM_CLR 0x048
102 1.1.6.2 tls #define HW_RTC_ALARM_TOG 0x04C
103 1.1.6.2 tls
104 1.1.6.2 tls #define HW_RTC_ALARM_VALUE __BITS(31, 0)
105 1.1.6.2 tls
106 1.1.6.2 tls /*
107 1.1.6.2 tls * Watchdog Timer Register.
108 1.1.6.2 tls */
109 1.1.6.2 tls #define HW_RTC_WATCHDOG 0x050
110 1.1.6.2 tls #define HW_RTC_WATCHDOG_SET 0x054
111 1.1.6.2 tls #define HW_RTC_WATCHDOG_CLR 0x058
112 1.1.6.2 tls #define HW_RTC_WATCHDOG_TOG 0x05C
113 1.1.6.2 tls
114 1.1.6.2 tls #define HW_RTC_WATCHDOG_COUNT __BITS(31, 0)
115 1.1.6.2 tls
116 1.1.6.2 tls /*
117 1.1.6.2 tls * Persistent State Register 0.
118 1.1.6.2 tls */
119 1.1.6.2 tls #define HW_RTC_PERSISTENT0 0x060
120 1.1.6.2 tls #define HW_RTC_PERSISTENT0_SET 0x064
121 1.1.6.2 tls #define HW_RTC_PERSISTENT0_CLR 0x068
122 1.1.6.2 tls #define HW_RTC_PERSISTENT0_TOG 0x06C
123 1.1.6.2 tls
124 1.1.6.2 tls #define HW_RTC_PERSISTENT0_SPARE_ANALOG __BITS(31, 18)
125 1.1.6.2 tls #define HW_RTC_PERSISTENT0_AUTO_RESTART __BIT(17)
126 1.1.6.2 tls #define HW_RTC_PERSISTENT0_DISABLE_PSWITCH __BIT(16)
127 1.1.6.2 tls #define HW_RTC_PERSISTENT0_LOWERBIAS __BITS(15, 14)
128 1.1.6.2 tls #define HW_RTC_PERSISTENT0_DISABLE_XTALOK __BIT(13)
129 1.1.6.2 tls #define HW_RTC_PERSISTENT0_MSEC_RES __BITS(12, 8)
130 1.1.6.2 tls #define HW_RTC_PERSISTENT0_ALARM_WAKE __BIT(7)
131 1.1.6.2 tls #define HW_RTC_PERSISTENT0_XTAL32_FREQ __BIT(6)
132 1.1.6.2 tls #define HW_RTC_PERSISTENT0_XTAL32KHZ_PWRUP __BIT(5)
133 1.1.6.2 tls #define HW_RTC_PERSISTENT0_XTAL24MHZ_PWRUP __BIT(4)
134 1.1.6.2 tls #define HW_RTC_PERSISTENT0_LCK_SECS __BIT(3)
135 1.1.6.2 tls #define HW_RTC_PERSISTENT0_ALARM_EN __BIT(2)
136 1.1.6.2 tls #define HW_RTC_PERSISTENT0_ALARM_WAKE_EN __BIT(1)
137 1.1.6.2 tls #define HW_RTC_PERSISTENT0_CLOCKSOURCE __BIT(0)
138 1.1.6.2 tls
139 1.1.6.2 tls /*
140 1.1.6.2 tls * Persistent State Register 1.
141 1.1.6.2 tls */
142 1.1.6.2 tls #define HW_RTC_PERSISTENT1 0x070
143 1.1.6.2 tls #define HW_RTC_PERSISTENT1_SET 0x074
144 1.1.6.2 tls #define HW_RTC_PERSISTENT1_CLR 0x078
145 1.1.6.2 tls #define HW_RTC_PERSISTENT1_TOG 0x07C
146 1.1.6.2 tls
147 1.1.6.2 tls #define HW_RTC_PERSISTENT1_GENERAL __BITS(31, 0)
148 1.1.6.2 tls
149 1.1.6.2 tls /*
150 1.1.6.2 tls * Persistent State Register 2.
151 1.1.6.2 tls */
152 1.1.6.2 tls #define HW_RTC_PERSISTENT2 0x080
153 1.1.6.2 tls #define HW_RTC_PERSISTENT2_SET 0x084
154 1.1.6.2 tls #define HW_RTC_PERSISTENT2_CLR 0x088
155 1.1.6.2 tls #define HW_RTC_PERSISTENT2_TOG 0x08C
156 1.1.6.2 tls
157 1.1.6.2 tls #define HW_RTC_PERSISTENT2_GENERAL __BITS(31, 0)
158 1.1.6.2 tls
159 1.1.6.2 tls /*
160 1.1.6.2 tls * Persistent State Register 3.
161 1.1.6.2 tls */
162 1.1.6.2 tls #define HW_RTC_PERSISTENT3 0x090
163 1.1.6.2 tls #define HW_RTC_PERSISTENT3_SET 0x094
164 1.1.6.2 tls #define HW_RTC_PERSISTENT3_CLR 0x098
165 1.1.6.2 tls #define HW_RTC_PERSISTENT3_TOG 0x09C
166 1.1.6.2 tls
167 1.1.6.2 tls #define HW_RTC_PERSISTENT3_GENERAL __BITS(31, 0)
168 1.1.6.2 tls
169 1.1.6.2 tls /*
170 1.1.6.2 tls * Persistent State Register 4.
171 1.1.6.2 tls */
172 1.1.6.2 tls #define HW_RTC_PERSISTENT4 0x0A0
173 1.1.6.2 tls #define HW_RTC_PERSISTENT4_SET 0x0A4
174 1.1.6.2 tls #define HW_RTC_PERSISTENT4_CLR 0x0A8
175 1.1.6.2 tls #define HW_RTC_PERSISTENT4_TOG 0x0AC
176 1.1.6.2 tls
177 1.1.6.2 tls #define HW_RTC_PERSISTENT4_GENERAL __BITS(31, 0)
178 1.1.6.2 tls
179 1.1.6.2 tls /*
180 1.1.6.2 tls * Persistent State Register 5.
181 1.1.6.2 tls */
182 1.1.6.2 tls #define HW_RTC_PERSISTENT5 0x0B0
183 1.1.6.2 tls #define HW_RTC_PERSISTENT5_SET 0x0B4
184 1.1.6.2 tls #define HW_RTC_PERSISTENT5_CLR 0x0B8
185 1.1.6.2 tls #define HW_RTC_PERSISTENT5_TOG 0x0BC
186 1.1.6.2 tls
187 1.1.6.2 tls #define HW_RTC_PERSISTENT5_GENERAL __BITS(31, 0)
188 1.1.6.2 tls
189 1.1.6.2 tls /*
190 1.1.6.2 tls * Real-Time Clock Debug Register.
191 1.1.6.2 tls */
192 1.1.6.2 tls #define HW_RTC_DEBUG 0x0C0
193 1.1.6.2 tls #define HW_RTC_DEBUG_SET 0x0C4
194 1.1.6.2 tls #define HW_RTC_DEBUG_CLR 0x0C8
195 1.1.6.2 tls #define HW_RTC_DEBUG_TOG 0x0CC
196 1.1.6.2 tls
197 1.1.6.2 tls #define HW_RTC_DEBUG_RSVD0 __BITS(31, 2)
198 1.1.6.2 tls #define HW_RTC_DEBUG_WATCHDOG_RESET_MASK __BIT(1)
199 1.1.6.2 tls #define HW_RTC_DEBUG_WATCHDOG_RESET __BIT(0)
200 1.1.6.2 tls
201 1.1.6.2 tls /*
202 1.1.6.2 tls * Real-Time Clock Version Register.
203 1.1.6.2 tls */
204 1.1.6.2 tls #define HW_RTC_VERSION 0x0D0
205 1.1.6.2 tls
206 1.1.6.2 tls #define HW_RTC_VERSION_MAJOR __BITS(31, 24)
207 1.1.6.2 tls #define HW_RTC_VERSION_MINOR __BITS(23, 16)
208 1.1.6.2 tls #define HW_RTC_VERSION_STEP __BITS(15, 9)
209 1.1.6.2 tls
210 1.1.6.2 tls #endif /* !_ARM_IMX_IMX23_RTCREG_H_ */
211