pmap.h revision 1.102 1 1.102 matt /* $NetBSD: pmap.h,v 1.102 2012/07/29 00:07:10 matt Exp $ */
2 1.46 thorpej
3 1.46 thorpej /*
4 1.65 scw * Copyright (c) 2002, 2003 Wasabi Systems, Inc.
5 1.46 thorpej * All rights reserved.
6 1.46 thorpej *
7 1.65 scw * Written by Jason R. Thorpe & Steve C. Woodford for Wasabi Systems, Inc.
8 1.46 thorpej *
9 1.46 thorpej * Redistribution and use in source and binary forms, with or without
10 1.46 thorpej * modification, are permitted provided that the following conditions
11 1.46 thorpej * are met:
12 1.46 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.46 thorpej * notice, this list of conditions and the following disclaimer.
14 1.46 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.46 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.46 thorpej * documentation and/or other materials provided with the distribution.
17 1.46 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.46 thorpej * must display the following acknowledgement:
19 1.46 thorpej * This product includes software developed for the NetBSD Project by
20 1.46 thorpej * Wasabi Systems, Inc.
21 1.46 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.46 thorpej * or promote products derived from this software without specific prior
23 1.46 thorpej * written permission.
24 1.46 thorpej *
25 1.46 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.46 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.46 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.46 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.46 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.46 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.46 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.46 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.46 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.46 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.46 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.46 thorpej */
37 1.1 reinoud
38 1.1 reinoud /*
39 1.1 reinoud * Copyright (c) 1994,1995 Mark Brinicombe.
40 1.1 reinoud * All rights reserved.
41 1.1 reinoud *
42 1.1 reinoud * Redistribution and use in source and binary forms, with or without
43 1.1 reinoud * modification, are permitted provided that the following conditions
44 1.1 reinoud * are met:
45 1.1 reinoud * 1. Redistributions of source code must retain the above copyright
46 1.1 reinoud * notice, this list of conditions and the following disclaimer.
47 1.1 reinoud * 2. Redistributions in binary form must reproduce the above copyright
48 1.1 reinoud * notice, this list of conditions and the following disclaimer in the
49 1.1 reinoud * documentation and/or other materials provided with the distribution.
50 1.1 reinoud * 3. All advertising materials mentioning features or use of this software
51 1.1 reinoud * must display the following acknowledgement:
52 1.1 reinoud * This product includes software developed by Mark Brinicombe
53 1.1 reinoud * 4. The name of the author may not be used to endorse or promote products
54 1.1 reinoud * derived from this software without specific prior written permission.
55 1.1 reinoud *
56 1.1 reinoud * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
57 1.1 reinoud * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
58 1.1 reinoud * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
59 1.1 reinoud * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
60 1.1 reinoud * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
61 1.1 reinoud * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
62 1.1 reinoud * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
63 1.1 reinoud * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
64 1.1 reinoud * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
65 1.1 reinoud * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
66 1.1 reinoud */
67 1.1 reinoud
68 1.1 reinoud #ifndef _ARM32_PMAP_H_
69 1.1 reinoud #define _ARM32_PMAP_H_
70 1.1 reinoud
71 1.18 thorpej #ifdef _KERNEL
72 1.18 thorpej
73 1.52 thorpej #include <arm/cpuconf.h>
74 1.75 bsh #include <arm/arm32/pte.h>
75 1.75 bsh #ifndef _LOCORE
76 1.85 matt #if defined(_KERNEL_OPT)
77 1.85 matt #include "opt_arm32_pmap.h"
78 1.85 matt #endif
79 1.19 thorpej #include <arm/cpufunc.h>
80 1.12 chris #include <uvm/uvm_object.h>
81 1.75 bsh #endif
82 1.1 reinoud
83 1.1 reinoud /*
84 1.11 chris * a pmap describes a processes' 4GB virtual address space. this
85 1.11 chris * virtual address space can be broken up into 4096 1MB regions which
86 1.38 thorpej * are described by L1 PTEs in the L1 table.
87 1.11 chris *
88 1.38 thorpej * There is a line drawn at KERNEL_BASE. Everything below that line
89 1.38 thorpej * changes when the VM context is switched. Everything above that line
90 1.38 thorpej * is the same no matter which VM context is running. This is achieved
91 1.38 thorpej * by making the L1 PTEs for those slots above KERNEL_BASE reference
92 1.38 thorpej * kernel L2 tables.
93 1.11 chris *
94 1.38 thorpej * The basic layout of the virtual address space thus looks like this:
95 1.38 thorpej *
96 1.38 thorpej * 0xffffffff
97 1.38 thorpej * .
98 1.38 thorpej * .
99 1.38 thorpej * .
100 1.38 thorpej * KERNEL_BASE
101 1.38 thorpej * --------------------
102 1.38 thorpej * .
103 1.38 thorpej * .
104 1.38 thorpej * .
105 1.38 thorpej * 0x00000000
106 1.11 chris */
107 1.11 chris
108 1.65 scw /*
109 1.65 scw * The number of L2 descriptor tables which can be tracked by an l2_dtable.
110 1.65 scw * A bucket size of 16 provides for 16MB of contiguous virtual address
111 1.65 scw * space per l2_dtable. Most processes will, therefore, require only two or
112 1.65 scw * three of these to map their whole working set.
113 1.65 scw */
114 1.65 scw #define L2_BUCKET_LOG2 4
115 1.65 scw #define L2_BUCKET_SIZE (1 << L2_BUCKET_LOG2)
116 1.65 scw
117 1.65 scw /*
118 1.65 scw * Given the above "L2-descriptors-per-l2_dtable" constant, the number
119 1.65 scw * of l2_dtable structures required to track all possible page descriptors
120 1.65 scw * mappable by an L1 translation table is given by the following constants:
121 1.65 scw */
122 1.65 scw #define L2_LOG2 ((32 - L1_S_SHIFT) - L2_BUCKET_LOG2)
123 1.65 scw #define L2_SIZE (1 << L2_LOG2)
124 1.65 scw
125 1.90 matt /*
126 1.90 matt * tell MI code that the cache is virtually-indexed.
127 1.90 matt * ARMv6 is physically-tagged but all others are virtually-tagged.
128 1.90 matt */
129 1.95 jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
130 1.90 matt #define PMAP_CACHE_VIPT
131 1.90 matt #else
132 1.90 matt #define PMAP_CACHE_VIVT
133 1.90 matt #endif
134 1.90 matt
135 1.75 bsh #ifndef _LOCORE
136 1.75 bsh
137 1.65 scw struct l1_ttable;
138 1.65 scw struct l2_dtable;
139 1.65 scw
140 1.65 scw /*
141 1.65 scw * Track cache/tlb occupancy using the following structure
142 1.65 scw */
143 1.65 scw union pmap_cache_state {
144 1.65 scw struct {
145 1.65 scw union {
146 1.65 scw u_int8_t csu_cache_b[2];
147 1.65 scw u_int16_t csu_cache;
148 1.65 scw } cs_cache_u;
149 1.65 scw
150 1.65 scw union {
151 1.65 scw u_int8_t csu_tlb_b[2];
152 1.65 scw u_int16_t csu_tlb;
153 1.65 scw } cs_tlb_u;
154 1.65 scw } cs_s;
155 1.65 scw u_int32_t cs_all;
156 1.65 scw };
157 1.65 scw #define cs_cache_id cs_s.cs_cache_u.csu_cache_b[0]
158 1.65 scw #define cs_cache_d cs_s.cs_cache_u.csu_cache_b[1]
159 1.65 scw #define cs_cache cs_s.cs_cache_u.csu_cache
160 1.65 scw #define cs_tlb_id cs_s.cs_tlb_u.csu_tlb_b[0]
161 1.65 scw #define cs_tlb_d cs_s.cs_tlb_u.csu_tlb_b[1]
162 1.65 scw #define cs_tlb cs_s.cs_tlb_u.csu_tlb
163 1.65 scw
164 1.65 scw /*
165 1.65 scw * Assigned to cs_all to force cacheops to work for a particular pmap
166 1.65 scw */
167 1.65 scw #define PMAP_CACHE_STATE_ALL 0xffffffffu
168 1.65 scw
169 1.65 scw /*
170 1.73 thorpej * This structure is used by machine-dependent code to describe
171 1.73 thorpej * static mappings of devices, created at bootstrap time.
172 1.73 thorpej */
173 1.73 thorpej struct pmap_devmap {
174 1.73 thorpej vaddr_t pd_va; /* virtual address */
175 1.73 thorpej paddr_t pd_pa; /* physical address */
176 1.73 thorpej psize_t pd_size; /* size of region */
177 1.73 thorpej vm_prot_t pd_prot; /* protection code */
178 1.73 thorpej int pd_cache; /* cache attributes */
179 1.73 thorpej };
180 1.73 thorpej
181 1.73 thorpej /*
182 1.65 scw * The pmap structure itself
183 1.65 scw */
184 1.65 scw struct pmap {
185 1.65 scw u_int8_t pm_domain;
186 1.80 thorpej bool pm_remove_all;
187 1.82 scw bool pm_activated;
188 1.65 scw struct l1_ttable *pm_l1;
189 1.82 scw pd_entry_t *pm_pl1vec;
190 1.82 scw pd_entry_t pm_l1vec;
191 1.65 scw union pmap_cache_state pm_cstate;
192 1.65 scw struct uvm_object pm_obj;
193 1.100 rmind kmutex_t pm_obj_lock;
194 1.65 scw #define pm_lock pm_obj.vmobjlock
195 1.65 scw struct l2_dtable *pm_l2[L2_SIZE];
196 1.65 scw struct pmap_statistics pm_stats;
197 1.65 scw LIST_ENTRY(pmap) pm_list;
198 1.65 scw };
199 1.65 scw
200 1.1 reinoud /*
201 1.1 reinoud * Physical / virtual address structure. In a number of places (particularly
202 1.1 reinoud * during bootstrapping) we need to keep track of the physical and virtual
203 1.1 reinoud * addresses of various pages
204 1.1 reinoud */
205 1.28 thorpej typedef struct pv_addr {
206 1.28 thorpej SLIST_ENTRY(pv_addr) pv_list;
207 1.3 matt paddr_t pv_pa;
208 1.2 matt vaddr_t pv_va;
209 1.85 matt vsize_t pv_size;
210 1.1 reinoud } pv_addr_t;
211 1.85 matt typedef SLIST_HEAD(, pv_addr) pv_addrqh_t;
212 1.85 matt
213 1.85 matt extern pv_addrqh_t pmap_freeq;
214 1.85 matt extern pv_addr_t kernelpages;
215 1.102 matt extern pv_addr_t kernelstack;
216 1.102 matt extern pv_addr_t abtstack;
217 1.102 matt extern pv_addr_t fiqstack;
218 1.102 matt extern pv_addr_t irqstack;
219 1.102 matt extern pv_addr_t undstack;
220 1.85 matt extern pv_addr_t systempage;
221 1.85 matt extern pv_addr_t kernel_l1pt;
222 1.1 reinoud
223 1.1 reinoud /*
224 1.24 thorpej * Determine various modes for PTEs (user vs. kernel, cacheable
225 1.24 thorpej * vs. non-cacheable).
226 1.24 thorpej */
227 1.24 thorpej #define PTE_KERNEL 0
228 1.24 thorpej #define PTE_USER 1
229 1.24 thorpej #define PTE_NOCACHE 0
230 1.24 thorpej #define PTE_CACHE 1
231 1.65 scw #define PTE_PAGETABLE 2
232 1.24 thorpej
233 1.24 thorpej /*
234 1.43 thorpej * Flags that indicate attributes of pages or mappings of pages.
235 1.43 thorpej *
236 1.43 thorpej * The PVF_MOD and PVF_REF flags are stored in the mdpage for each
237 1.43 thorpej * page. PVF_WIRED, PVF_WRITE, and PVF_NC are kept in individual
238 1.43 thorpej * pv_entry's for each page. They live in the same "namespace" so
239 1.43 thorpej * that we can clear multiple attributes at a time.
240 1.43 thorpej *
241 1.43 thorpej * Note the "non-cacheable" flag generally means the page has
242 1.43 thorpej * multiple mappings in a given address space.
243 1.43 thorpej */
244 1.43 thorpej #define PVF_MOD 0x01 /* page is modified */
245 1.43 thorpej #define PVF_REF 0x02 /* page is referenced */
246 1.43 thorpej #define PVF_WIRED 0x04 /* mapping is wired */
247 1.43 thorpej #define PVF_WRITE 0x08 /* mapping is writable */
248 1.56 thorpej #define PVF_EXEC 0x10 /* mapping is executable */
249 1.90 matt #ifdef PMAP_CACHE_VIVT
250 1.65 scw #define PVF_UNC 0x20 /* mapping is 'user' non-cacheable */
251 1.65 scw #define PVF_KNC 0x40 /* mapping is 'kernel' non-cacheable */
252 1.90 matt #define PVF_NC (PVF_UNC|PVF_KNC)
253 1.90 matt #endif
254 1.90 matt #ifdef PMAP_CACHE_VIPT
255 1.90 matt #define PVF_NC 0x20 /* mapping is 'kernel' non-cacheable */
256 1.90 matt #define PVF_MULTCLR 0x40 /* mapping is multi-colored */
257 1.90 matt #endif
258 1.85 matt #define PVF_COLORED 0x80 /* page has or had a color */
259 1.85 matt #define PVF_KENTRY 0x0100 /* page entered via pmap_kenter_pa */
260 1.86 matt #define PVF_KMPAGE 0x0200 /* page is used for kmem */
261 1.87 matt #define PVF_DIRTY 0x0400 /* page may have dirty cache lines */
262 1.88 matt #define PVF_KMOD 0x0800 /* unmanaged page is modified */
263 1.88 matt #define PVF_KWRITE (PVF_KENTRY|PVF_WRITE)
264 1.88 matt #define PVF_DMOD (PVF_MOD|PVF_KMOD|PVF_KMPAGE)
265 1.43 thorpej
266 1.43 thorpej /*
267 1.1 reinoud * Commonly referenced structures
268 1.1 reinoud */
269 1.4 matt extern int pmap_debug_level; /* Only exists if PMAP_DEBUG */
270 1.1 reinoud
271 1.1 reinoud /*
272 1.1 reinoud * Macros that we need to export
273 1.1 reinoud */
274 1.1 reinoud #define pmap_resident_count(pmap) ((pmap)->pm_stats.resident_count)
275 1.1 reinoud #define pmap_wired_count(pmap) ((pmap)->pm_stats.wired_count)
276 1.31 thorpej
277 1.43 thorpej #define pmap_is_modified(pg) \
278 1.43 thorpej (((pg)->mdpage.pvh_attrs & PVF_MOD) != 0)
279 1.43 thorpej #define pmap_is_referenced(pg) \
280 1.43 thorpej (((pg)->mdpage.pvh_attrs & PVF_REF) != 0)
281 1.96 uebayasi #define pmap_is_page_colored_p(md) \
282 1.96 uebayasi (((md)->pvh_attrs & PVF_COLORED) != 0)
283 1.41 thorpej
284 1.41 thorpej #define pmap_copy(dp, sp, da, l, sa) /* nothing */
285 1.60 chs
286 1.35 thorpej #define pmap_phys_address(ppn) (arm_ptob((ppn)))
287 1.98 macallan u_int arm32_mmap_flags(paddr_t);
288 1.98 macallan #define ARM32_MMAP_WRITECOMBINE 0x40000000
289 1.98 macallan #define ARM32_MMAP_CACHEABLE 0x20000000
290 1.98 macallan #define pmap_mmap_flags(ppn) arm32_mmap_flags(ppn)
291 1.1 reinoud
292 1.1 reinoud /*
293 1.1 reinoud * Functions that we need to export
294 1.1 reinoud */
295 1.39 thorpej void pmap_procwr(struct proc *, vaddr_t, int);
296 1.65 scw void pmap_remove_all(pmap_t);
297 1.80 thorpej bool pmap_extract(pmap_t, vaddr_t, paddr_t *);
298 1.39 thorpej
299 1.1 reinoud #define PMAP_NEED_PROCWR
300 1.29 chris #define PMAP_GROWKERNEL /* turn on pmap_growkernel interface */
301 1.92 thorpej #define PMAP_ENABLE_PMAP_KMPAGE /* enable the PMAP_KMPAGE flag */
302 1.4 matt
303 1.95 jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
304 1.85 matt #define PMAP_PREFER(hint, vap, sz, td) pmap_prefer((hint), (vap), (td))
305 1.85 matt void pmap_prefer(vaddr_t, vaddr_t *, int);
306 1.85 matt #endif
307 1.85 matt
308 1.85 matt void pmap_icache_sync_range(pmap_t, vaddr_t, vaddr_t);
309 1.85 matt
310 1.39 thorpej /* Functions we use internally. */
311 1.85 matt #ifdef PMAP_STEAL_MEMORY
312 1.85 matt void pmap_boot_pagealloc(psize_t, psize_t, psize_t, pv_addr_t *);
313 1.85 matt void pmap_boot_pageadd(pv_addr_t *);
314 1.85 matt vaddr_t pmap_steal_memory(vsize_t, vaddr_t *, vaddr_t *);
315 1.85 matt #endif
316 1.85 matt void pmap_bootstrap(vaddr_t, vaddr_t);
317 1.65 scw
318 1.78 scw void pmap_do_remove(pmap_t, vaddr_t, vaddr_t, int);
319 1.70 scw int pmap_fault_fixup(pmap_t, vaddr_t, vm_prot_t, int);
320 1.80 thorpej bool pmap_get_pde_pte(pmap_t, vaddr_t, pd_entry_t **, pt_entry_t **);
321 1.80 thorpej bool pmap_get_pde(pmap_t, vaddr_t, pd_entry_t **);
322 1.65 scw void pmap_set_pcb_pagedir(pmap_t, struct pcb *);
323 1.65 scw
324 1.65 scw void pmap_debug(int);
325 1.39 thorpej void pmap_postinit(void);
326 1.42 thorpej
327 1.42 thorpej void vector_page_setprot(int);
328 1.24 thorpej
329 1.73 thorpej const struct pmap_devmap *pmap_devmap_find_pa(paddr_t, psize_t);
330 1.73 thorpej const struct pmap_devmap *pmap_devmap_find_va(vaddr_t, vsize_t);
331 1.73 thorpej
332 1.24 thorpej /* Bootstrapping routines. */
333 1.24 thorpej void pmap_map_section(vaddr_t, vaddr_t, paddr_t, int, int);
334 1.25 thorpej void pmap_map_entry(vaddr_t, vaddr_t, paddr_t, int, int);
335 1.28 thorpej vsize_t pmap_map_chunk(vaddr_t, vaddr_t, paddr_t, vsize_t, int, int);
336 1.28 thorpej void pmap_link_l2pt(vaddr_t, vaddr_t, pv_addr_t *);
337 1.73 thorpej void pmap_devmap_bootstrap(vaddr_t, const struct pmap_devmap *);
338 1.74 thorpej void pmap_devmap_register(const struct pmap_devmap *);
339 1.13 chris
340 1.13 chris /*
341 1.13 chris * Special page zero routine for use by the idle loop (no cache cleans).
342 1.13 chris */
343 1.80 thorpej bool pmap_pageidlezero(paddr_t);
344 1.13 chris #define PMAP_PAGEIDLEZERO(pa) pmap_pageidlezero((pa))
345 1.1 reinoud
346 1.29 chris /*
347 1.84 chris * used by dumpsys to record the PA of the L1 table
348 1.84 chris */
349 1.84 chris uint32_t pmap_kernel_L1_addr(void);
350 1.84 chris /*
351 1.29 chris * The current top of kernel VM
352 1.29 chris */
353 1.29 chris extern vaddr_t pmap_curmaxkvaddr;
354 1.1 reinoud
355 1.1 reinoud /*
356 1.1 reinoud * Useful macros and constants
357 1.1 reinoud */
358 1.59 thorpej
359 1.65 scw /* Virtual address to page table entry */
360 1.79 perry static inline pt_entry_t *
361 1.65 scw vtopte(vaddr_t va)
362 1.65 scw {
363 1.65 scw pd_entry_t *pdep;
364 1.65 scw pt_entry_t *ptep;
365 1.65 scw
366 1.81 thorpej if (pmap_get_pde_pte(pmap_kernel(), va, &pdep, &ptep) == false)
367 1.65 scw return (NULL);
368 1.65 scw return (ptep);
369 1.65 scw }
370 1.65 scw
371 1.65 scw /*
372 1.65 scw * Virtual address to physical address
373 1.65 scw */
374 1.79 perry static inline paddr_t
375 1.65 scw vtophys(vaddr_t va)
376 1.65 scw {
377 1.65 scw paddr_t pa;
378 1.65 scw
379 1.81 thorpej if (pmap_extract(pmap_kernel(), va, &pa) == false)
380 1.65 scw return (0); /* XXXSCW: Panic? */
381 1.65 scw
382 1.65 scw return (pa);
383 1.65 scw }
384 1.65 scw
385 1.65 scw /*
386 1.65 scw * The new pmap ensures that page-tables are always mapping Write-Thru.
387 1.65 scw * Thus, on some platforms we can run fast and loose and avoid syncing PTEs
388 1.65 scw * on every change.
389 1.65 scw *
390 1.69 thorpej * Unfortunately, not all CPUs have a write-through cache mode. So we
391 1.69 thorpej * define PMAP_NEEDS_PTE_SYNC for C code to conditionally do PTE syncs,
392 1.69 thorpej * and if there is the chance for PTE syncs to be needed, we define
393 1.69 thorpej * PMAP_INCLUDE_PTE_SYNC so e.g. assembly code can include (and run)
394 1.69 thorpej * the code.
395 1.69 thorpej */
396 1.69 thorpej extern int pmap_needs_pte_sync;
397 1.69 thorpej #if defined(_KERNEL_OPT)
398 1.69 thorpej /*
399 1.69 thorpej * StrongARM SA-1 caches do not have a write-through mode. So, on these,
400 1.69 thorpej * we need to do PTE syncs. If only SA-1 is configured, then evaluate
401 1.69 thorpej * this at compile time.
402 1.69 thorpej */
403 1.95 jmcneill #if (ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7 != 0) && (ARM_NMMUS == 1)
404 1.69 thorpej #define PMAP_NEEDS_PTE_SYNC 1
405 1.69 thorpej #define PMAP_INCLUDE_PTE_SYNC
406 1.69 thorpej #elif (ARM_MMU_SA1 == 0)
407 1.69 thorpej #define PMAP_NEEDS_PTE_SYNC 0
408 1.69 thorpej #endif
409 1.69 thorpej #endif /* _KERNEL_OPT */
410 1.69 thorpej
411 1.69 thorpej /*
412 1.69 thorpej * Provide a fallback in case we were not able to determine it at
413 1.69 thorpej * compile-time.
414 1.65 scw */
415 1.69 thorpej #ifndef PMAP_NEEDS_PTE_SYNC
416 1.69 thorpej #define PMAP_NEEDS_PTE_SYNC pmap_needs_pte_sync
417 1.69 thorpej #define PMAP_INCLUDE_PTE_SYNC
418 1.69 thorpej #endif
419 1.65 scw
420 1.69 thorpej #define PTE_SYNC(pte) \
421 1.69 thorpej do { \
422 1.69 thorpej if (PMAP_NEEDS_PTE_SYNC) \
423 1.69 thorpej cpu_dcache_wb_range((vaddr_t)(pte), sizeof(pt_entry_t));\
424 1.69 thorpej } while (/*CONSTCOND*/0)
425 1.69 thorpej
426 1.69 thorpej #define PTE_SYNC_RANGE(pte, cnt) \
427 1.69 thorpej do { \
428 1.69 thorpej if (PMAP_NEEDS_PTE_SYNC) { \
429 1.69 thorpej cpu_dcache_wb_range((vaddr_t)(pte), \
430 1.69 thorpej (cnt) << 2); /* * sizeof(pt_entry_t) */ \
431 1.69 thorpej } \
432 1.69 thorpej } while (/*CONSTCOND*/0)
433 1.65 scw
434 1.36 thorpej #define l1pte_valid(pde) ((pde) != 0)
435 1.44 thorpej #define l1pte_section_p(pde) (((pde) & L1_TYPE_MASK) == L1_TYPE_S)
436 1.44 thorpej #define l1pte_page_p(pde) (((pde) & L1_TYPE_MASK) == L1_TYPE_C)
437 1.44 thorpej #define l1pte_fpage_p(pde) (((pde) & L1_TYPE_MASK) == L1_TYPE_F)
438 1.36 thorpej
439 1.65 scw #define l2pte_index(v) (((v) & L2_ADDR_BITS) >> L2_S_SHIFT)
440 1.85 matt #define l2pte_valid(pte) (((pte) & L2_TYPE_MASK) != L2_TYPE_INV)
441 1.44 thorpej #define l2pte_pa(pte) ((pte) & L2_S_FRAME)
442 1.77 scw #define l2pte_minidata(pte) (((pte) & \
443 1.85 matt (L2_B | L2_C | L2_XS_T_TEX(TEX_XSCALE_X)))\
444 1.85 matt == (L2_C | L2_XS_T_TEX(TEX_XSCALE_X)))
445 1.35 thorpej
446 1.1 reinoud /* L1 and L2 page table macros */
447 1.36 thorpej #define pmap_pde_v(pde) l1pte_valid(*(pde))
448 1.36 thorpej #define pmap_pde_section(pde) l1pte_section_p(*(pde))
449 1.36 thorpej #define pmap_pde_page(pde) l1pte_page_p(*(pde))
450 1.36 thorpej #define pmap_pde_fpage(pde) l1pte_fpage_p(*(pde))
451 1.16 rearnsha
452 1.36 thorpej #define pmap_pte_v(pte) l2pte_valid(*(pte))
453 1.36 thorpej #define pmap_pte_pa(pte) l2pte_pa(*(pte))
454 1.35 thorpej
455 1.1 reinoud /* Size of the kernel part of the L1 page table */
456 1.1 reinoud #define KERNEL_PD_SIZE \
457 1.44 thorpej (L1_TABLE_SIZE - (KERNEL_BASE >> L1_S_SHIFT) * sizeof(pd_entry_t))
458 1.20 chs
459 1.46 thorpej /************************* ARM MMU configuration *****************************/
460 1.46 thorpej
461 1.95 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
462 1.51 thorpej void pmap_copy_page_generic(paddr_t, paddr_t);
463 1.51 thorpej void pmap_zero_page_generic(paddr_t);
464 1.51 thorpej
465 1.46 thorpej void pmap_pte_init_generic(void);
466 1.69 thorpej #if defined(CPU_ARM8)
467 1.69 thorpej void pmap_pte_init_arm8(void);
468 1.69 thorpej #endif
469 1.46 thorpej #if defined(CPU_ARM9)
470 1.46 thorpej void pmap_pte_init_arm9(void);
471 1.46 thorpej #endif /* CPU_ARM9 */
472 1.76 rearnsha #if defined(CPU_ARM10)
473 1.76 rearnsha void pmap_pte_init_arm10(void);
474 1.76 rearnsha #endif /* CPU_ARM10 */
475 1.94 uebayasi #if defined(CPU_ARM11)
476 1.94 uebayasi void pmap_pte_init_arm11(void);
477 1.94 uebayasi #endif /* CPU_ARM11 */
478 1.99 bsh #if defined(CPU_ARM11MPCORE)
479 1.99 bsh void pmap_pte_init_arm11mpcore(void);
480 1.99 bsh #endif
481 1.69 thorpej #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0 */
482 1.69 thorpej
483 1.69 thorpej #if ARM_MMU_SA1 == 1
484 1.69 thorpej void pmap_pte_init_sa1(void);
485 1.69 thorpej #endif /* ARM_MMU_SA1 == 1 */
486 1.46 thorpej
487 1.52 thorpej #if ARM_MMU_XSCALE == 1
488 1.51 thorpej void pmap_copy_page_xscale(paddr_t, paddr_t);
489 1.51 thorpej void pmap_zero_page_xscale(paddr_t);
490 1.51 thorpej
491 1.46 thorpej void pmap_pte_init_xscale(void);
492 1.50 thorpej
493 1.50 thorpej void xscale_setup_minidata(vaddr_t, vaddr_t, paddr_t);
494 1.77 scw
495 1.77 scw #define PMAP_UAREA(va) pmap_uarea(va)
496 1.77 scw void pmap_uarea(vaddr_t);
497 1.52 thorpej #endif /* ARM_MMU_XSCALE == 1 */
498 1.46 thorpej
499 1.95 jmcneill #if ARM_MMU_V7 == 1
500 1.95 jmcneill void pmap_pte_init_armv7(void);
501 1.95 jmcneill #endif /* ARM_MMU_V7 */
502 1.95 jmcneill
503 1.49 thorpej extern pt_entry_t pte_l1_s_cache_mode;
504 1.49 thorpej extern pt_entry_t pte_l1_s_cache_mask;
505 1.49 thorpej
506 1.49 thorpej extern pt_entry_t pte_l2_l_cache_mode;
507 1.49 thorpej extern pt_entry_t pte_l2_l_cache_mask;
508 1.49 thorpej
509 1.49 thorpej extern pt_entry_t pte_l2_s_cache_mode;
510 1.49 thorpej extern pt_entry_t pte_l2_s_cache_mask;
511 1.46 thorpej
512 1.65 scw extern pt_entry_t pte_l1_s_cache_mode_pt;
513 1.65 scw extern pt_entry_t pte_l2_l_cache_mode_pt;
514 1.65 scw extern pt_entry_t pte_l2_s_cache_mode_pt;
515 1.65 scw
516 1.98 macallan extern pt_entry_t pte_l1_s_wc_mode;
517 1.98 macallan extern pt_entry_t pte_l2_l_wc_mode;
518 1.98 macallan extern pt_entry_t pte_l2_s_wc_mode;
519 1.98 macallan
520 1.95 jmcneill extern pt_entry_t pte_l1_s_prot_u;
521 1.95 jmcneill extern pt_entry_t pte_l1_s_prot_w;
522 1.95 jmcneill extern pt_entry_t pte_l1_s_prot_ro;
523 1.95 jmcneill extern pt_entry_t pte_l1_s_prot_mask;
524 1.95 jmcneill
525 1.46 thorpej extern pt_entry_t pte_l2_s_prot_u;
526 1.46 thorpej extern pt_entry_t pte_l2_s_prot_w;
527 1.95 jmcneill extern pt_entry_t pte_l2_s_prot_ro;
528 1.46 thorpej extern pt_entry_t pte_l2_s_prot_mask;
529 1.95 jmcneill
530 1.95 jmcneill extern pt_entry_t pte_l2_l_prot_u;
531 1.95 jmcneill extern pt_entry_t pte_l2_l_prot_w;
532 1.95 jmcneill extern pt_entry_t pte_l2_l_prot_ro;
533 1.95 jmcneill extern pt_entry_t pte_l2_l_prot_mask;
534 1.95 jmcneill
535 1.46 thorpej extern pt_entry_t pte_l1_s_proto;
536 1.46 thorpej extern pt_entry_t pte_l1_c_proto;
537 1.46 thorpej extern pt_entry_t pte_l2_s_proto;
538 1.46 thorpej
539 1.51 thorpej extern void (*pmap_copy_page_func)(paddr_t, paddr_t);
540 1.51 thorpej extern void (*pmap_zero_page_func)(paddr_t);
541 1.75 bsh
542 1.75 bsh #endif /* !_LOCORE */
543 1.51 thorpej
544 1.46 thorpej /*****************************************************************************/
545 1.46 thorpej
546 1.20 chs /*
547 1.65 scw * Definitions for MMU domains
548 1.65 scw */
549 1.65 scw #define PMAP_DOMAINS 15 /* 15 'user' domains (0-14) */
550 1.65 scw #define PMAP_DOMAIN_KERNEL 15 /* The kernel uses domain #15 */
551 1.45 thorpej
552 1.45 thorpej /*
553 1.45 thorpej * These macros define the various bit masks in the PTE.
554 1.45 thorpej *
555 1.45 thorpej * We use these macros since we use different bits on different processor
556 1.45 thorpej * models.
557 1.45 thorpej */
558 1.95 jmcneill #define L1_S_PROT_U_generic (L1_S_AP(AP_U))
559 1.95 jmcneill #define L1_S_PROT_W_generic (L1_S_AP(AP_W))
560 1.95 jmcneill #define L1_S_PROT_RO_generic (0)
561 1.95 jmcneill #define L1_S_PROT_MASK_generic (L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
562 1.95 jmcneill
563 1.95 jmcneill #define L1_S_PROT_U_xscale (L1_S_AP(AP_U))
564 1.95 jmcneill #define L1_S_PROT_W_xscale (L1_S_AP(AP_W))
565 1.95 jmcneill #define L1_S_PROT_RO_xscale (0)
566 1.95 jmcneill #define L1_S_PROT_MASK_xscale (L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
567 1.95 jmcneill
568 1.99 bsh #define L1_S_PROT_U_armv6 (L1_S_AP(AP_R) | L1_S_AP(AP_U))
569 1.99 bsh #define L1_S_PROT_W_armv6 (L1_S_AP(AP_W))
570 1.99 bsh #define L1_S_PROT_RO_armv6 (L1_S_AP(AP_R) | L1_S_AP(AP_RO))
571 1.99 bsh #define L1_S_PROT_MASK_armv6 (L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
572 1.99 bsh
573 1.95 jmcneill #define L1_S_PROT_U_armv7 (L1_S_AP(AP_R) | L1_S_AP(AP_U))
574 1.95 jmcneill #define L1_S_PROT_W_armv7 (L1_S_AP(AP_W))
575 1.95 jmcneill #define L1_S_PROT_RO_armv7 (L1_S_AP(AP_R) | L1_S_AP(AP_RO))
576 1.95 jmcneill #define L1_S_PROT_MASK_armv7 (L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
577 1.45 thorpej
578 1.49 thorpej #define L1_S_CACHE_MASK_generic (L1_S_B|L1_S_C)
579 1.85 matt #define L1_S_CACHE_MASK_xscale (L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_XSCALE_X))
580 1.99 bsh #define L1_S_CACHE_MASK_armv6 (L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_ARMV6_TEX))
581 1.95 jmcneill #define L1_S_CACHE_MASK_armv7 (L1_S_B|L1_S_C)
582 1.45 thorpej
583 1.95 jmcneill #define L2_L_PROT_U_generic (L2_AP(AP_U))
584 1.95 jmcneill #define L2_L_PROT_W_generic (L2_AP(AP_W))
585 1.95 jmcneill #define L2_L_PROT_RO_generic (0)
586 1.95 jmcneill #define L2_L_PROT_MASK_generic (L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
587 1.95 jmcneill
588 1.95 jmcneill #define L2_L_PROT_U_xscale (L2_AP(AP_U))
589 1.95 jmcneill #define L2_L_PROT_W_xscale (L2_AP(AP_W))
590 1.95 jmcneill #define L2_L_PROT_RO_xscale (0)
591 1.95 jmcneill #define L2_L_PROT_MASK_xscale (L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
592 1.95 jmcneill
593 1.99 bsh #define L2_L_PROT_U_armv6n (L2_AP0(AP_R) | L2_AP0(AP_U))
594 1.99 bsh #define L2_L_PROT_W_armv6n (L2_AP0(AP_W))
595 1.99 bsh #define L2_L_PROT_RO_armv6n (L2_AP0(AP_R) | L2_AP0(AP_RO))
596 1.99 bsh #define L2_L_PROT_MASK_armv6n (L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
597 1.99 bsh
598 1.95 jmcneill #define L2_L_PROT_U_armv7 (L2_AP0(AP_R) | L2_AP0(AP_U))
599 1.95 jmcneill #define L2_L_PROT_W_armv7 (L2_AP0(AP_W))
600 1.95 jmcneill #define L2_L_PROT_RO_armv7 (L2_AP0(AP_R) | L2_AP0(AP_RO))
601 1.95 jmcneill #define L2_L_PROT_MASK_armv7 (L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
602 1.45 thorpej
603 1.49 thorpej #define L2_L_CACHE_MASK_generic (L2_B|L2_C)
604 1.85 matt #define L2_L_CACHE_MASK_xscale (L2_B|L2_C|L2_XS_L_TEX(TEX_XSCALE_X))
605 1.99 bsh #define L2_L_CACHE_MASK_armv6 (L2_B|L2_C|L2_V6_L_TEX(TEX_ARMV6_TEX))
606 1.95 jmcneill #define L2_L_CACHE_MASK_armv7 (L2_B|L2_C)
607 1.49 thorpej
608 1.46 thorpej #define L2_S_PROT_U_generic (L2_AP(AP_U))
609 1.46 thorpej #define L2_S_PROT_W_generic (L2_AP(AP_W))
610 1.95 jmcneill #define L2_S_PROT_RO_generic (0)
611 1.95 jmcneill #define L2_S_PROT_MASK_generic (L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
612 1.46 thorpej
613 1.48 thorpej #define L2_S_PROT_U_xscale (L2_AP0(AP_U))
614 1.48 thorpej #define L2_S_PROT_W_xscale (L2_AP0(AP_W))
615 1.95 jmcneill #define L2_S_PROT_RO_xscale (0)
616 1.95 jmcneill #define L2_S_PROT_MASK_xscale (L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
617 1.95 jmcneill
618 1.99 bsh #define L2_S_PROT_U_armv6n (L2_AP0(AP_R) | L2_AP0(AP_U))
619 1.99 bsh #define L2_S_PROT_W_armv6n (L2_AP0(AP_W))
620 1.99 bsh #define L2_S_PROT_RO_armv6n (L2_AP0(AP_R) | L2_AP0(AP_RO))
621 1.99 bsh #define L2_S_PROT_MASK_armv6n (L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
622 1.99 bsh
623 1.95 jmcneill #define L2_S_PROT_U_armv7 (L2_AP0(AP_R) | L2_AP0(AP_U))
624 1.95 jmcneill #define L2_S_PROT_W_armv7 (L2_AP0(AP_W))
625 1.95 jmcneill #define L2_S_PROT_RO_armv7 (L2_AP0(AP_R) | L2_AP0(AP_RO))
626 1.95 jmcneill #define L2_S_PROT_MASK_armv7 (L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
627 1.46 thorpej
628 1.49 thorpej #define L2_S_CACHE_MASK_generic (L2_B|L2_C)
629 1.85 matt #define L2_S_CACHE_MASK_xscale (L2_B|L2_C|L2_XS_T_TEX(TEX_XSCALE_X))
630 1.99 bsh #define L2_XS_CACHE_MASK_armv6 (L2_B|L2_C|L2_V6_XS_TEX(TEX_ARMV6_TEX))
631 1.99 bsh #define L2_S_CACHE_MASK_armv6n L2_XS_CACHE_MASK_armv6
632 1.99 bsh #ifdef ARMV6_EXTENDED_SMALL_PAGE
633 1.99 bsh #define L2_S_CACHE_MASK_armv6c L2_XS_CACHE_MASK_armv6
634 1.99 bsh #else
635 1.99 bsh #define L2_S_CACHE_MASK_armv6c L2_S_CACHE_MASK_generic
636 1.99 bsh #endif
637 1.95 jmcneill #define L2_S_CACHE_MASK_armv7 (L2_B|L2_C)
638 1.46 thorpej
639 1.99 bsh
640 1.46 thorpej #define L1_S_PROTO_generic (L1_TYPE_S | L1_S_IMP)
641 1.47 thorpej #define L1_S_PROTO_xscale (L1_TYPE_S)
642 1.99 bsh #define L1_S_PROTO_armv6 (L1_TYPE_S)
643 1.95 jmcneill #define L1_S_PROTO_armv7 (L1_TYPE_S)
644 1.46 thorpej
645 1.46 thorpej #define L1_C_PROTO_generic (L1_TYPE_C | L1_C_IMP2)
646 1.47 thorpej #define L1_C_PROTO_xscale (L1_TYPE_C)
647 1.99 bsh #define L1_C_PROTO_armv6 (L1_TYPE_C)
648 1.95 jmcneill #define L1_C_PROTO_armv7 (L1_TYPE_C)
649 1.46 thorpej
650 1.46 thorpej #define L2_L_PROTO (L2_TYPE_L)
651 1.46 thorpej
652 1.46 thorpej #define L2_S_PROTO_generic (L2_TYPE_S)
653 1.85 matt #define L2_S_PROTO_xscale (L2_TYPE_XS)
654 1.99 bsh #ifdef ARMV6_EXTENDED_SMALL_PAGE
655 1.99 bsh #define L2_S_PROTO_armv6c (L2_TYPE_XS) /* XP=0, extended small page */
656 1.99 bsh #else
657 1.99 bsh #define L2_S_PROTO_armv6c (L2_TYPE_S) /* XP=0, subpage APs */
658 1.99 bsh #endif
659 1.99 bsh #define L2_S_PROTO_armv6n (L2_TYPE_S) /* with XP=1 */
660 1.95 jmcneill #define L2_S_PROTO_armv7 (L2_TYPE_S)
661 1.45 thorpej
662 1.46 thorpej /*
663 1.46 thorpej * User-visible names for the ones that vary with MMU class.
664 1.46 thorpej */
665 1.46 thorpej
666 1.46 thorpej #if ARM_NMMUS > 1
667 1.46 thorpej /* More than one MMU class configured; use variables. */
668 1.95 jmcneill #define L1_S_PROT_U pte_l1_s_prot_u
669 1.95 jmcneill #define L1_S_PROT_W pte_l1_s_prot_w
670 1.95 jmcneill #define L1_S_PROT_RO pte_l1_s_prot_ro
671 1.95 jmcneill #define L1_S_PROT_MASK pte_l1_s_prot_mask
672 1.95 jmcneill
673 1.46 thorpej #define L2_S_PROT_U pte_l2_s_prot_u
674 1.46 thorpej #define L2_S_PROT_W pte_l2_s_prot_w
675 1.95 jmcneill #define L2_S_PROT_RO pte_l2_s_prot_ro
676 1.46 thorpej #define L2_S_PROT_MASK pte_l2_s_prot_mask
677 1.46 thorpej
678 1.95 jmcneill #define L2_L_PROT_U pte_l2_l_prot_u
679 1.95 jmcneill #define L2_L_PROT_W pte_l2_l_prot_w
680 1.95 jmcneill #define L2_L_PROT_RO pte_l2_l_prot_ro
681 1.95 jmcneill #define L2_L_PROT_MASK pte_l2_l_prot_mask
682 1.95 jmcneill
683 1.49 thorpej #define L1_S_CACHE_MASK pte_l1_s_cache_mask
684 1.49 thorpej #define L2_L_CACHE_MASK pte_l2_l_cache_mask
685 1.49 thorpej #define L2_S_CACHE_MASK pte_l2_s_cache_mask
686 1.49 thorpej
687 1.46 thorpej #define L1_S_PROTO pte_l1_s_proto
688 1.46 thorpej #define L1_C_PROTO pte_l1_c_proto
689 1.46 thorpej #define L2_S_PROTO pte_l2_s_proto
690 1.51 thorpej
691 1.51 thorpej #define pmap_copy_page(s, d) (*pmap_copy_page_func)((s), (d))
692 1.51 thorpej #define pmap_zero_page(d) (*pmap_zero_page_func)((d))
693 1.99 bsh #elif (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0
694 1.99 bsh #define L1_S_PROT_U L1_S_PROT_U_generic
695 1.99 bsh #define L1_S_PROT_W L1_S_PROT_W_generic
696 1.99 bsh #define L1_S_PROT_RO L1_S_PROT_RO_generic
697 1.99 bsh #define L1_S_PROT_MASK L1_S_PROT_MASK_generic
698 1.99 bsh
699 1.99 bsh #define L2_S_PROT_U L2_S_PROT_U_generic
700 1.99 bsh #define L2_S_PROT_W L2_S_PROT_W_generic
701 1.99 bsh #define L2_S_PROT_RO L2_S_PROT_RO_generic
702 1.99 bsh #define L2_S_PROT_MASK L2_S_PROT_MASK_generic
703 1.99 bsh
704 1.99 bsh #define L2_L_PROT_U L2_L_PROT_U_generic
705 1.99 bsh #define L2_L_PROT_W L2_L_PROT_W_generic
706 1.99 bsh #define L2_L_PROT_RO L2_L_PROT_RO_generic
707 1.99 bsh #define L2_L_PROT_MASK L2_L_PROT_MASK_generic
708 1.99 bsh
709 1.99 bsh #define L1_S_CACHE_MASK L1_S_CACHE_MASK_generic
710 1.99 bsh #define L2_L_CACHE_MASK L2_L_CACHE_MASK_generic
711 1.99 bsh #define L2_S_CACHE_MASK L2_S_CACHE_MASK_generic
712 1.99 bsh
713 1.99 bsh #define L1_S_PROTO L1_S_PROTO_generic
714 1.99 bsh #define L1_C_PROTO L1_C_PROTO_generic
715 1.99 bsh #define L2_S_PROTO L2_S_PROTO_generic
716 1.99 bsh
717 1.99 bsh #define pmap_copy_page(s, d) pmap_copy_page_generic((s), (d))
718 1.99 bsh #define pmap_zero_page(d) pmap_zero_page_generic((d))
719 1.99 bsh #elif ARM_MMU_V6N != 0
720 1.99 bsh #define L1_S_PROT_U L1_S_PROT_U_armv6
721 1.99 bsh #define L1_S_PROT_W L1_S_PROT_W_armv6
722 1.99 bsh #define L1_S_PROT_RO L1_S_PROT_RO_armv6
723 1.99 bsh #define L1_S_PROT_MASK L1_S_PROT_MASK_armv6
724 1.99 bsh
725 1.99 bsh #define L2_S_PROT_U L2_S_PROT_U_armv6n
726 1.99 bsh #define L2_S_PROT_W L2_S_PROT_W_armv6n
727 1.99 bsh #define L2_S_PROT_RO L2_S_PROT_RO_armv6n
728 1.99 bsh #define L2_S_PROT_MASK L2_S_PROT_MASK_armv6n
729 1.99 bsh
730 1.99 bsh #define L2_L_PROT_U L2_L_PROT_U_armv6n
731 1.99 bsh #define L2_L_PROT_W L2_L_PROT_W_armv6n
732 1.99 bsh #define L2_L_PROT_RO L2_L_PROT_RO_armv6n
733 1.99 bsh #define L2_L_PROT_MASK L2_L_PROT_MASK_armv6n
734 1.99 bsh
735 1.99 bsh #define L1_S_CACHE_MASK L1_S_CACHE_MASK_armv6
736 1.99 bsh #define L2_L_CACHE_MASK L2_L_CACHE_MASK_armv6
737 1.99 bsh #define L2_S_CACHE_MASK L2_S_CACHE_MASK_armv6n
738 1.99 bsh
739 1.99 bsh /* These prototypes make writeable mappings, while the other MMU types
740 1.99 bsh * make read-only mappings. */
741 1.99 bsh #define L1_S_PROTO L1_S_PROTO_armv6
742 1.99 bsh #define L1_C_PROTO L1_C_PROTO_armv6
743 1.99 bsh #define L2_S_PROTO L2_S_PROTO_armv6n
744 1.99 bsh
745 1.99 bsh #define pmap_copy_page(s, d) pmap_copy_page_generic((s), (d))
746 1.99 bsh #define pmap_zero_page(d) pmap_zero_page_generic((d))
747 1.99 bsh #elif ARM_MMU_V6C != 0
748 1.95 jmcneill #define L1_S_PROT_U L1_S_PROT_U_generic
749 1.95 jmcneill #define L1_S_PROT_W L1_S_PROT_W_generic
750 1.95 jmcneill #define L1_S_PROT_RO L1_S_PROT_RO_generic
751 1.95 jmcneill #define L1_S_PROT_MASK L1_S_PROT_MASK_generic
752 1.95 jmcneill
753 1.46 thorpej #define L2_S_PROT_U L2_S_PROT_U_generic
754 1.46 thorpej #define L2_S_PROT_W L2_S_PROT_W_generic
755 1.95 jmcneill #define L2_S_PROT_RO L2_S_PROT_RO_generic
756 1.46 thorpej #define L2_S_PROT_MASK L2_S_PROT_MASK_generic
757 1.46 thorpej
758 1.95 jmcneill #define L2_L_PROT_U L2_L_PROT_U_generic
759 1.95 jmcneill #define L2_L_PROT_W L2_L_PROT_W_generic
760 1.95 jmcneill #define L2_L_PROT_RO L2_L_PROT_RO_generic
761 1.95 jmcneill #define L2_L_PROT_MASK L2_L_PROT_MASK_generic
762 1.95 jmcneill
763 1.49 thorpej #define L1_S_CACHE_MASK L1_S_CACHE_MASK_generic
764 1.49 thorpej #define L2_L_CACHE_MASK L2_L_CACHE_MASK_generic
765 1.49 thorpej #define L2_S_CACHE_MASK L2_S_CACHE_MASK_generic
766 1.49 thorpej
767 1.46 thorpej #define L1_S_PROTO L1_S_PROTO_generic
768 1.46 thorpej #define L1_C_PROTO L1_C_PROTO_generic
769 1.46 thorpej #define L2_S_PROTO L2_S_PROTO_generic
770 1.51 thorpej
771 1.51 thorpej #define pmap_copy_page(s, d) pmap_copy_page_generic((s), (d))
772 1.51 thorpej #define pmap_zero_page(d) pmap_zero_page_generic((d))
773 1.46 thorpej #elif ARM_MMU_XSCALE == 1
774 1.95 jmcneill #define L1_S_PROT_U L1_S_PROT_U_generic
775 1.95 jmcneill #define L1_S_PROT_W L1_S_PROT_W_generic
776 1.95 jmcneill #define L1_S_PROT_RO L1_S_PROT_RO_generic
777 1.95 jmcneill #define L1_S_PROT_MASK L1_S_PROT_MASK_generic
778 1.95 jmcneill
779 1.46 thorpej #define L2_S_PROT_U L2_S_PROT_U_xscale
780 1.46 thorpej #define L2_S_PROT_W L2_S_PROT_W_xscale
781 1.95 jmcneill #define L2_S_PROT_RO L2_S_PROT_RO_xscale
782 1.46 thorpej #define L2_S_PROT_MASK L2_S_PROT_MASK_xscale
783 1.49 thorpej
784 1.95 jmcneill #define L2_L_PROT_U L2_L_PROT_U_generic
785 1.95 jmcneill #define L2_L_PROT_W L2_L_PROT_W_generic
786 1.95 jmcneill #define L2_L_PROT_RO L2_L_PROT_RO_generic
787 1.95 jmcneill #define L2_L_PROT_MASK L2_L_PROT_MASK_generic
788 1.95 jmcneill
789 1.49 thorpej #define L1_S_CACHE_MASK L1_S_CACHE_MASK_xscale
790 1.49 thorpej #define L2_L_CACHE_MASK L2_L_CACHE_MASK_xscale
791 1.49 thorpej #define L2_S_CACHE_MASK L2_S_CACHE_MASK_xscale
792 1.46 thorpej
793 1.46 thorpej #define L1_S_PROTO L1_S_PROTO_xscale
794 1.46 thorpej #define L1_C_PROTO L1_C_PROTO_xscale
795 1.46 thorpej #define L2_S_PROTO L2_S_PROTO_xscale
796 1.51 thorpej
797 1.51 thorpej #define pmap_copy_page(s, d) pmap_copy_page_xscale((s), (d))
798 1.51 thorpej #define pmap_zero_page(d) pmap_zero_page_xscale((d))
799 1.95 jmcneill #elif ARM_MMU_V7 == 1
800 1.95 jmcneill #define L1_S_PROT_U L1_S_PROT_U_armv7
801 1.95 jmcneill #define L1_S_PROT_W L1_S_PROT_W_armv7
802 1.95 jmcneill #define L1_S_PROT_RO L1_S_PROT_RO_armv7
803 1.95 jmcneill #define L1_S_PROT_MASK L1_S_PROT_MASK_armv7
804 1.95 jmcneill
805 1.95 jmcneill #define L2_S_PROT_U L2_S_PROT_U_armv7
806 1.95 jmcneill #define L2_S_PROT_W L2_S_PROT_W_armv7
807 1.95 jmcneill #define L2_S_PROT_RO L2_S_PROT_RO_armv7
808 1.95 jmcneill #define L2_S_PROT_MASK L2_S_PROT_MASK_armv7
809 1.95 jmcneill
810 1.95 jmcneill #define L2_L_PROT_U L2_L_PROT_U_armv7
811 1.95 jmcneill #define L2_L_PROT_W L2_L_PROT_W_armv7
812 1.95 jmcneill #define L2_L_PROT_RO L2_L_PROT_RO_armv7
813 1.95 jmcneill #define L2_L_PROT_MASK L2_L_PROT_MASK_armv7
814 1.95 jmcneill
815 1.95 jmcneill #define L1_S_CACHE_MASK L1_S_CACHE_MASK_armv7
816 1.95 jmcneill #define L2_L_CACHE_MASK L2_L_CACHE_MASK_armv7
817 1.95 jmcneill #define L2_S_CACHE_MASK L2_S_CACHE_MASK_armv7
818 1.95 jmcneill
819 1.95 jmcneill /* These prototypes make writeable mappings, while the other MMU types
820 1.95 jmcneill * make read-only mappings. */
821 1.95 jmcneill #define L1_S_PROTO L1_S_PROTO_armv7
822 1.95 jmcneill #define L1_C_PROTO L1_C_PROTO_armv7
823 1.95 jmcneill #define L2_S_PROTO L2_S_PROTO_armv7
824 1.95 jmcneill
825 1.95 jmcneill #define pmap_copy_page(s, d) pmap_copy_page_generic((s), (d))
826 1.95 jmcneill #define pmap_zero_page(d) pmap_zero_page_generic((d))
827 1.46 thorpej #endif /* ARM_NMMUS > 1 */
828 1.20 chs
829 1.45 thorpej /*
830 1.95 jmcneill * Macros to set and query the write permission on page descriptors.
831 1.95 jmcneill */
832 1.95 jmcneill #define l1pte_set_writable(pte) (((pte) & ~L1_S_PROT_RO) | L1_S_PROT_W)
833 1.95 jmcneill #define l1pte_set_readonly(pte) (((pte) & ~L1_S_PROT_W) | L1_S_PROT_RO)
834 1.95 jmcneill #define l2pte_set_writable(pte) (((pte) & ~L2_S_PROT_RO) | L2_S_PROT_W)
835 1.95 jmcneill #define l2pte_set_readonly(pte) (((pte) & ~L2_S_PROT_W) | L2_S_PROT_RO)
836 1.95 jmcneill
837 1.95 jmcneill #define l2pte_writable_p(pte) (((pte) & L2_S_PROT_W) == L2_S_PROT_W && \
838 1.95 jmcneill (L2_S_PROT_RO == 0 || \
839 1.95 jmcneill ((pte) & L2_S_PROT_RO) != L2_S_PROT_RO))
840 1.95 jmcneill
841 1.95 jmcneill /*
842 1.45 thorpej * These macros return various bits based on kernel/user and protection.
843 1.45 thorpej * Note that the compiler will usually fold these at compile time.
844 1.45 thorpej */
845 1.45 thorpej #define L1_S_PROT(ku, pr) ((((ku) == PTE_USER) ? L1_S_PROT_U : 0) | \
846 1.95 jmcneill (((pr) & VM_PROT_WRITE) ? L1_S_PROT_W : L1_S_PROT_RO))
847 1.45 thorpej
848 1.45 thorpej #define L2_L_PROT(ku, pr) ((((ku) == PTE_USER) ? L2_L_PROT_U : 0) | \
849 1.95 jmcneill (((pr) & VM_PROT_WRITE) ? L2_L_PROT_W : L2_L_PROT_RO))
850 1.45 thorpej
851 1.45 thorpej #define L2_S_PROT(ku, pr) ((((ku) == PTE_USER) ? L2_S_PROT_U : 0) | \
852 1.95 jmcneill (((pr) & VM_PROT_WRITE) ? L2_S_PROT_W : L2_S_PROT_RO))
853 1.66 thorpej
854 1.66 thorpej /*
855 1.66 thorpej * Macros to test if a mapping is mappable with an L1 Section mapping
856 1.66 thorpej * or an L2 Large Page mapping.
857 1.66 thorpej */
858 1.66 thorpej #define L1_S_MAPPABLE_P(va, pa, size) \
859 1.66 thorpej ((((va) | (pa)) & L1_S_OFFSET) == 0 && (size) >= L1_S_SIZE)
860 1.66 thorpej
861 1.67 thorpej #define L2_L_MAPPABLE_P(va, pa, size) \
862 1.68 thorpej ((((va) | (pa)) & L2_L_OFFSET) == 0 && (size) >= L2_L_SIZE)
863 1.64 thorpej
864 1.64 thorpej /*
865 1.64 thorpej * Hooks for the pool allocator.
866 1.64 thorpej */
867 1.64 thorpej #define POOL_VTOPHYS(va) vtophys((vaddr_t) (va))
868 1.18 thorpej
869 1.97 uebayasi #ifndef _LOCORE
870 1.97 uebayasi
871 1.97 uebayasi /*
872 1.97 uebayasi * pmap-specific data store in the vm_page structure.
873 1.97 uebayasi */
874 1.97 uebayasi #define __HAVE_VM_PAGE_MD
875 1.97 uebayasi struct vm_page_md {
876 1.97 uebayasi SLIST_HEAD(,pv_entry) pvh_list; /* pv_entry list */
877 1.97 uebayasi int pvh_attrs; /* page attributes */
878 1.97 uebayasi u_int uro_mappings;
879 1.97 uebayasi u_int urw_mappings;
880 1.97 uebayasi union {
881 1.97 uebayasi u_short s_mappings[2]; /* Assume kernel count <= 65535 */
882 1.97 uebayasi u_int i_mappings;
883 1.97 uebayasi } k_u;
884 1.97 uebayasi #define kro_mappings k_u.s_mappings[0]
885 1.97 uebayasi #define krw_mappings k_u.s_mappings[1]
886 1.97 uebayasi #define k_mappings k_u.i_mappings
887 1.97 uebayasi };
888 1.97 uebayasi
889 1.97 uebayasi /*
890 1.97 uebayasi * Set the default color of each page.
891 1.97 uebayasi */
892 1.97 uebayasi #if ARM_MMU_V6 > 0
893 1.97 uebayasi #define VM_MDPAGE_PVH_ATTRS_INIT(pg) \
894 1.97 uebayasi (pg)->mdpage.pvh_attrs = (pg)->phys_addr & arm_cache_prefer_mask
895 1.97 uebayasi #else
896 1.97 uebayasi #define VM_MDPAGE_PVH_ATTRS_INIT(pg) \
897 1.97 uebayasi (pg)->mdpage.pvh_attrs = 0
898 1.97 uebayasi #endif
899 1.97 uebayasi
900 1.97 uebayasi #define VM_MDPAGE_INIT(pg) \
901 1.97 uebayasi do { \
902 1.97 uebayasi SLIST_INIT(&(pg)->mdpage.pvh_list); \
903 1.97 uebayasi VM_MDPAGE_PVH_ATTRS_INIT(pg); \
904 1.97 uebayasi (pg)->mdpage.uro_mappings = 0; \
905 1.97 uebayasi (pg)->mdpage.urw_mappings = 0; \
906 1.97 uebayasi (pg)->mdpage.k_mappings = 0; \
907 1.97 uebayasi } while (/*CONSTCOND*/0)
908 1.97 uebayasi
909 1.97 uebayasi #endif /* !_LOCORE */
910 1.97 uebayasi
911 1.18 thorpej #endif /* _KERNEL */
912 1.1 reinoud
913 1.1 reinoud #endif /* _ARM32_PMAP_H_ */
914