pmap.h revision 1.105 1 1.105 martin /* $NetBSD: pmap.h,v 1.105 2012/09/01 12:05:09 martin Exp $ */
2 1.46 thorpej
3 1.46 thorpej /*
4 1.65 scw * Copyright (c) 2002, 2003 Wasabi Systems, Inc.
5 1.46 thorpej * All rights reserved.
6 1.46 thorpej *
7 1.65 scw * Written by Jason R. Thorpe & Steve C. Woodford for Wasabi Systems, Inc.
8 1.46 thorpej *
9 1.46 thorpej * Redistribution and use in source and binary forms, with or without
10 1.46 thorpej * modification, are permitted provided that the following conditions
11 1.46 thorpej * are met:
12 1.46 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.46 thorpej * notice, this list of conditions and the following disclaimer.
14 1.46 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.46 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.46 thorpej * documentation and/or other materials provided with the distribution.
17 1.46 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.46 thorpej * must display the following acknowledgement:
19 1.46 thorpej * This product includes software developed for the NetBSD Project by
20 1.46 thorpej * Wasabi Systems, Inc.
21 1.46 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.46 thorpej * or promote products derived from this software without specific prior
23 1.46 thorpej * written permission.
24 1.46 thorpej *
25 1.46 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.46 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.46 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.46 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.46 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.46 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.46 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.46 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.46 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.46 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.46 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.46 thorpej */
37 1.1 reinoud
38 1.1 reinoud /*
39 1.1 reinoud * Copyright (c) 1994,1995 Mark Brinicombe.
40 1.1 reinoud * All rights reserved.
41 1.1 reinoud *
42 1.1 reinoud * Redistribution and use in source and binary forms, with or without
43 1.1 reinoud * modification, are permitted provided that the following conditions
44 1.1 reinoud * are met:
45 1.1 reinoud * 1. Redistributions of source code must retain the above copyright
46 1.1 reinoud * notice, this list of conditions and the following disclaimer.
47 1.1 reinoud * 2. Redistributions in binary form must reproduce the above copyright
48 1.1 reinoud * notice, this list of conditions and the following disclaimer in the
49 1.1 reinoud * documentation and/or other materials provided with the distribution.
50 1.1 reinoud * 3. All advertising materials mentioning features or use of this software
51 1.1 reinoud * must display the following acknowledgement:
52 1.1 reinoud * This product includes software developed by Mark Brinicombe
53 1.1 reinoud * 4. The name of the author may not be used to endorse or promote products
54 1.1 reinoud * derived from this software without specific prior written permission.
55 1.1 reinoud *
56 1.1 reinoud * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
57 1.1 reinoud * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
58 1.1 reinoud * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
59 1.1 reinoud * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
60 1.1 reinoud * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
61 1.1 reinoud * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
62 1.1 reinoud * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
63 1.1 reinoud * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
64 1.1 reinoud * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
65 1.1 reinoud * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
66 1.1 reinoud */
67 1.1 reinoud
68 1.1 reinoud #ifndef _ARM32_PMAP_H_
69 1.1 reinoud #define _ARM32_PMAP_H_
70 1.1 reinoud
71 1.18 thorpej #ifdef _KERNEL
72 1.18 thorpej
73 1.52 thorpej #include <arm/cpuconf.h>
74 1.75 bsh #include <arm/arm32/pte.h>
75 1.105 martin #include <arm/arm32/machdep.h>
76 1.75 bsh #ifndef _LOCORE
77 1.85 matt #if defined(_KERNEL_OPT)
78 1.85 matt #include "opt_arm32_pmap.h"
79 1.85 matt #endif
80 1.19 thorpej #include <arm/cpufunc.h>
81 1.12 chris #include <uvm/uvm_object.h>
82 1.75 bsh #endif
83 1.1 reinoud
84 1.1 reinoud /*
85 1.11 chris * a pmap describes a processes' 4GB virtual address space. this
86 1.11 chris * virtual address space can be broken up into 4096 1MB regions which
87 1.38 thorpej * are described by L1 PTEs in the L1 table.
88 1.11 chris *
89 1.38 thorpej * There is a line drawn at KERNEL_BASE. Everything below that line
90 1.38 thorpej * changes when the VM context is switched. Everything above that line
91 1.38 thorpej * is the same no matter which VM context is running. This is achieved
92 1.38 thorpej * by making the L1 PTEs for those slots above KERNEL_BASE reference
93 1.38 thorpej * kernel L2 tables.
94 1.11 chris *
95 1.38 thorpej * The basic layout of the virtual address space thus looks like this:
96 1.38 thorpej *
97 1.38 thorpej * 0xffffffff
98 1.38 thorpej * .
99 1.38 thorpej * .
100 1.38 thorpej * .
101 1.38 thorpej * KERNEL_BASE
102 1.38 thorpej * --------------------
103 1.38 thorpej * .
104 1.38 thorpej * .
105 1.38 thorpej * .
106 1.38 thorpej * 0x00000000
107 1.11 chris */
108 1.11 chris
109 1.65 scw /*
110 1.65 scw * The number of L2 descriptor tables which can be tracked by an l2_dtable.
111 1.65 scw * A bucket size of 16 provides for 16MB of contiguous virtual address
112 1.65 scw * space per l2_dtable. Most processes will, therefore, require only two or
113 1.65 scw * three of these to map their whole working set.
114 1.65 scw */
115 1.65 scw #define L2_BUCKET_LOG2 4
116 1.65 scw #define L2_BUCKET_SIZE (1 << L2_BUCKET_LOG2)
117 1.65 scw
118 1.65 scw /*
119 1.65 scw * Given the above "L2-descriptors-per-l2_dtable" constant, the number
120 1.65 scw * of l2_dtable structures required to track all possible page descriptors
121 1.65 scw * mappable by an L1 translation table is given by the following constants:
122 1.65 scw */
123 1.65 scw #define L2_LOG2 ((32 - L1_S_SHIFT) - L2_BUCKET_LOG2)
124 1.65 scw #define L2_SIZE (1 << L2_LOG2)
125 1.65 scw
126 1.90 matt /*
127 1.90 matt * tell MI code that the cache is virtually-indexed.
128 1.90 matt * ARMv6 is physically-tagged but all others are virtually-tagged.
129 1.90 matt */
130 1.95 jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
131 1.90 matt #define PMAP_CACHE_VIPT
132 1.90 matt #else
133 1.90 matt #define PMAP_CACHE_VIVT
134 1.90 matt #endif
135 1.90 matt
136 1.75 bsh #ifndef _LOCORE
137 1.75 bsh
138 1.65 scw struct l1_ttable;
139 1.65 scw struct l2_dtable;
140 1.65 scw
141 1.65 scw /*
142 1.65 scw * Track cache/tlb occupancy using the following structure
143 1.65 scw */
144 1.65 scw union pmap_cache_state {
145 1.65 scw struct {
146 1.65 scw union {
147 1.65 scw u_int8_t csu_cache_b[2];
148 1.65 scw u_int16_t csu_cache;
149 1.65 scw } cs_cache_u;
150 1.65 scw
151 1.65 scw union {
152 1.65 scw u_int8_t csu_tlb_b[2];
153 1.65 scw u_int16_t csu_tlb;
154 1.65 scw } cs_tlb_u;
155 1.65 scw } cs_s;
156 1.65 scw u_int32_t cs_all;
157 1.65 scw };
158 1.65 scw #define cs_cache_id cs_s.cs_cache_u.csu_cache_b[0]
159 1.65 scw #define cs_cache_d cs_s.cs_cache_u.csu_cache_b[1]
160 1.65 scw #define cs_cache cs_s.cs_cache_u.csu_cache
161 1.65 scw #define cs_tlb_id cs_s.cs_tlb_u.csu_tlb_b[0]
162 1.65 scw #define cs_tlb_d cs_s.cs_tlb_u.csu_tlb_b[1]
163 1.65 scw #define cs_tlb cs_s.cs_tlb_u.csu_tlb
164 1.65 scw
165 1.65 scw /*
166 1.65 scw * Assigned to cs_all to force cacheops to work for a particular pmap
167 1.65 scw */
168 1.65 scw #define PMAP_CACHE_STATE_ALL 0xffffffffu
169 1.65 scw
170 1.65 scw /*
171 1.73 thorpej * This structure is used by machine-dependent code to describe
172 1.73 thorpej * static mappings of devices, created at bootstrap time.
173 1.73 thorpej */
174 1.73 thorpej struct pmap_devmap {
175 1.73 thorpej vaddr_t pd_va; /* virtual address */
176 1.73 thorpej paddr_t pd_pa; /* physical address */
177 1.73 thorpej psize_t pd_size; /* size of region */
178 1.73 thorpej vm_prot_t pd_prot; /* protection code */
179 1.73 thorpej int pd_cache; /* cache attributes */
180 1.73 thorpej };
181 1.73 thorpej
182 1.73 thorpej /*
183 1.65 scw * The pmap structure itself
184 1.65 scw */
185 1.65 scw struct pmap {
186 1.65 scw u_int8_t pm_domain;
187 1.80 thorpej bool pm_remove_all;
188 1.82 scw bool pm_activated;
189 1.65 scw struct l1_ttable *pm_l1;
190 1.82 scw pd_entry_t *pm_pl1vec;
191 1.82 scw pd_entry_t pm_l1vec;
192 1.65 scw union pmap_cache_state pm_cstate;
193 1.65 scw struct uvm_object pm_obj;
194 1.100 rmind kmutex_t pm_obj_lock;
195 1.65 scw #define pm_lock pm_obj.vmobjlock
196 1.65 scw struct l2_dtable *pm_l2[L2_SIZE];
197 1.65 scw struct pmap_statistics pm_stats;
198 1.65 scw LIST_ENTRY(pmap) pm_list;
199 1.65 scw };
200 1.65 scw
201 1.85 matt extern pv_addrqh_t pmap_freeq;
202 1.102 matt extern pv_addr_t kernelstack;
203 1.102 matt extern pv_addr_t abtstack;
204 1.102 matt extern pv_addr_t fiqstack;
205 1.102 matt extern pv_addr_t irqstack;
206 1.102 matt extern pv_addr_t undstack;
207 1.103 matt extern pv_addr_t idlestack;
208 1.85 matt extern pv_addr_t systempage;
209 1.85 matt extern pv_addr_t kernel_l1pt;
210 1.1 reinoud
211 1.1 reinoud /*
212 1.24 thorpej * Determine various modes for PTEs (user vs. kernel, cacheable
213 1.24 thorpej * vs. non-cacheable).
214 1.24 thorpej */
215 1.24 thorpej #define PTE_KERNEL 0
216 1.24 thorpej #define PTE_USER 1
217 1.24 thorpej #define PTE_NOCACHE 0
218 1.24 thorpej #define PTE_CACHE 1
219 1.65 scw #define PTE_PAGETABLE 2
220 1.24 thorpej
221 1.24 thorpej /*
222 1.43 thorpej * Flags that indicate attributes of pages or mappings of pages.
223 1.43 thorpej *
224 1.43 thorpej * The PVF_MOD and PVF_REF flags are stored in the mdpage for each
225 1.43 thorpej * page. PVF_WIRED, PVF_WRITE, and PVF_NC are kept in individual
226 1.43 thorpej * pv_entry's for each page. They live in the same "namespace" so
227 1.43 thorpej * that we can clear multiple attributes at a time.
228 1.43 thorpej *
229 1.43 thorpej * Note the "non-cacheable" flag generally means the page has
230 1.43 thorpej * multiple mappings in a given address space.
231 1.43 thorpej */
232 1.43 thorpej #define PVF_MOD 0x01 /* page is modified */
233 1.43 thorpej #define PVF_REF 0x02 /* page is referenced */
234 1.43 thorpej #define PVF_WIRED 0x04 /* mapping is wired */
235 1.43 thorpej #define PVF_WRITE 0x08 /* mapping is writable */
236 1.56 thorpej #define PVF_EXEC 0x10 /* mapping is executable */
237 1.90 matt #ifdef PMAP_CACHE_VIVT
238 1.65 scw #define PVF_UNC 0x20 /* mapping is 'user' non-cacheable */
239 1.65 scw #define PVF_KNC 0x40 /* mapping is 'kernel' non-cacheable */
240 1.90 matt #define PVF_NC (PVF_UNC|PVF_KNC)
241 1.90 matt #endif
242 1.90 matt #ifdef PMAP_CACHE_VIPT
243 1.90 matt #define PVF_NC 0x20 /* mapping is 'kernel' non-cacheable */
244 1.90 matt #define PVF_MULTCLR 0x40 /* mapping is multi-colored */
245 1.90 matt #endif
246 1.85 matt #define PVF_COLORED 0x80 /* page has or had a color */
247 1.85 matt #define PVF_KENTRY 0x0100 /* page entered via pmap_kenter_pa */
248 1.86 matt #define PVF_KMPAGE 0x0200 /* page is used for kmem */
249 1.87 matt #define PVF_DIRTY 0x0400 /* page may have dirty cache lines */
250 1.88 matt #define PVF_KMOD 0x0800 /* unmanaged page is modified */
251 1.88 matt #define PVF_KWRITE (PVF_KENTRY|PVF_WRITE)
252 1.88 matt #define PVF_DMOD (PVF_MOD|PVF_KMOD|PVF_KMPAGE)
253 1.43 thorpej
254 1.43 thorpej /*
255 1.1 reinoud * Commonly referenced structures
256 1.1 reinoud */
257 1.4 matt extern int pmap_debug_level; /* Only exists if PMAP_DEBUG */
258 1.1 reinoud
259 1.1 reinoud /*
260 1.1 reinoud * Macros that we need to export
261 1.1 reinoud */
262 1.1 reinoud #define pmap_resident_count(pmap) ((pmap)->pm_stats.resident_count)
263 1.1 reinoud #define pmap_wired_count(pmap) ((pmap)->pm_stats.wired_count)
264 1.31 thorpej
265 1.43 thorpej #define pmap_is_modified(pg) \
266 1.43 thorpej (((pg)->mdpage.pvh_attrs & PVF_MOD) != 0)
267 1.43 thorpej #define pmap_is_referenced(pg) \
268 1.43 thorpej (((pg)->mdpage.pvh_attrs & PVF_REF) != 0)
269 1.96 uebayasi #define pmap_is_page_colored_p(md) \
270 1.96 uebayasi (((md)->pvh_attrs & PVF_COLORED) != 0)
271 1.41 thorpej
272 1.41 thorpej #define pmap_copy(dp, sp, da, l, sa) /* nothing */
273 1.60 chs
274 1.35 thorpej #define pmap_phys_address(ppn) (arm_ptob((ppn)))
275 1.98 macallan u_int arm32_mmap_flags(paddr_t);
276 1.98 macallan #define ARM32_MMAP_WRITECOMBINE 0x40000000
277 1.98 macallan #define ARM32_MMAP_CACHEABLE 0x20000000
278 1.98 macallan #define pmap_mmap_flags(ppn) arm32_mmap_flags(ppn)
279 1.1 reinoud
280 1.1 reinoud /*
281 1.1 reinoud * Functions that we need to export
282 1.1 reinoud */
283 1.39 thorpej void pmap_procwr(struct proc *, vaddr_t, int);
284 1.65 scw void pmap_remove_all(pmap_t);
285 1.80 thorpej bool pmap_extract(pmap_t, vaddr_t, paddr_t *);
286 1.39 thorpej
287 1.1 reinoud #define PMAP_NEED_PROCWR
288 1.29 chris #define PMAP_GROWKERNEL /* turn on pmap_growkernel interface */
289 1.92 thorpej #define PMAP_ENABLE_PMAP_KMPAGE /* enable the PMAP_KMPAGE flag */
290 1.4 matt
291 1.95 jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
292 1.85 matt #define PMAP_PREFER(hint, vap, sz, td) pmap_prefer((hint), (vap), (td))
293 1.85 matt void pmap_prefer(vaddr_t, vaddr_t *, int);
294 1.85 matt #endif
295 1.85 matt
296 1.85 matt void pmap_icache_sync_range(pmap_t, vaddr_t, vaddr_t);
297 1.85 matt
298 1.39 thorpej /* Functions we use internally. */
299 1.85 matt #ifdef PMAP_STEAL_MEMORY
300 1.85 matt void pmap_boot_pagealloc(psize_t, psize_t, psize_t, pv_addr_t *);
301 1.85 matt void pmap_boot_pageadd(pv_addr_t *);
302 1.85 matt vaddr_t pmap_steal_memory(vsize_t, vaddr_t *, vaddr_t *);
303 1.85 matt #endif
304 1.85 matt void pmap_bootstrap(vaddr_t, vaddr_t);
305 1.65 scw
306 1.78 scw void pmap_do_remove(pmap_t, vaddr_t, vaddr_t, int);
307 1.70 scw int pmap_fault_fixup(pmap_t, vaddr_t, vm_prot_t, int);
308 1.80 thorpej bool pmap_get_pde_pte(pmap_t, vaddr_t, pd_entry_t **, pt_entry_t **);
309 1.80 thorpej bool pmap_get_pde(pmap_t, vaddr_t, pd_entry_t **);
310 1.65 scw void pmap_set_pcb_pagedir(pmap_t, struct pcb *);
311 1.65 scw
312 1.65 scw void pmap_debug(int);
313 1.39 thorpej void pmap_postinit(void);
314 1.42 thorpej
315 1.42 thorpej void vector_page_setprot(int);
316 1.24 thorpej
317 1.73 thorpej const struct pmap_devmap *pmap_devmap_find_pa(paddr_t, psize_t);
318 1.73 thorpej const struct pmap_devmap *pmap_devmap_find_va(vaddr_t, vsize_t);
319 1.73 thorpej
320 1.24 thorpej /* Bootstrapping routines. */
321 1.24 thorpej void pmap_map_section(vaddr_t, vaddr_t, paddr_t, int, int);
322 1.25 thorpej void pmap_map_entry(vaddr_t, vaddr_t, paddr_t, int, int);
323 1.28 thorpej vsize_t pmap_map_chunk(vaddr_t, vaddr_t, paddr_t, vsize_t, int, int);
324 1.28 thorpej void pmap_link_l2pt(vaddr_t, vaddr_t, pv_addr_t *);
325 1.73 thorpej void pmap_devmap_bootstrap(vaddr_t, const struct pmap_devmap *);
326 1.74 thorpej void pmap_devmap_register(const struct pmap_devmap *);
327 1.13 chris
328 1.13 chris /*
329 1.13 chris * Special page zero routine for use by the idle loop (no cache cleans).
330 1.13 chris */
331 1.80 thorpej bool pmap_pageidlezero(paddr_t);
332 1.13 chris #define PMAP_PAGEIDLEZERO(pa) pmap_pageidlezero((pa))
333 1.1 reinoud
334 1.29 chris /*
335 1.84 chris * used by dumpsys to record the PA of the L1 table
336 1.84 chris */
337 1.84 chris uint32_t pmap_kernel_L1_addr(void);
338 1.84 chris /*
339 1.29 chris * The current top of kernel VM
340 1.29 chris */
341 1.29 chris extern vaddr_t pmap_curmaxkvaddr;
342 1.1 reinoud
343 1.1 reinoud /*
344 1.1 reinoud * Useful macros and constants
345 1.1 reinoud */
346 1.59 thorpej
347 1.65 scw /* Virtual address to page table entry */
348 1.79 perry static inline pt_entry_t *
349 1.65 scw vtopte(vaddr_t va)
350 1.65 scw {
351 1.65 scw pd_entry_t *pdep;
352 1.65 scw pt_entry_t *ptep;
353 1.65 scw
354 1.81 thorpej if (pmap_get_pde_pte(pmap_kernel(), va, &pdep, &ptep) == false)
355 1.65 scw return (NULL);
356 1.65 scw return (ptep);
357 1.65 scw }
358 1.65 scw
359 1.65 scw /*
360 1.65 scw * Virtual address to physical address
361 1.65 scw */
362 1.79 perry static inline paddr_t
363 1.65 scw vtophys(vaddr_t va)
364 1.65 scw {
365 1.65 scw paddr_t pa;
366 1.65 scw
367 1.81 thorpej if (pmap_extract(pmap_kernel(), va, &pa) == false)
368 1.65 scw return (0); /* XXXSCW: Panic? */
369 1.65 scw
370 1.65 scw return (pa);
371 1.65 scw }
372 1.65 scw
373 1.65 scw /*
374 1.65 scw * The new pmap ensures that page-tables are always mapping Write-Thru.
375 1.65 scw * Thus, on some platforms we can run fast and loose and avoid syncing PTEs
376 1.65 scw * on every change.
377 1.65 scw *
378 1.69 thorpej * Unfortunately, not all CPUs have a write-through cache mode. So we
379 1.69 thorpej * define PMAP_NEEDS_PTE_SYNC for C code to conditionally do PTE syncs,
380 1.69 thorpej * and if there is the chance for PTE syncs to be needed, we define
381 1.69 thorpej * PMAP_INCLUDE_PTE_SYNC so e.g. assembly code can include (and run)
382 1.69 thorpej * the code.
383 1.69 thorpej */
384 1.69 thorpej extern int pmap_needs_pte_sync;
385 1.69 thorpej #if defined(_KERNEL_OPT)
386 1.69 thorpej /*
387 1.69 thorpej * StrongARM SA-1 caches do not have a write-through mode. So, on these,
388 1.69 thorpej * we need to do PTE syncs. If only SA-1 is configured, then evaluate
389 1.69 thorpej * this at compile time.
390 1.69 thorpej */
391 1.95 jmcneill #if (ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7 != 0) && (ARM_NMMUS == 1)
392 1.104 matt #define PMAP_INCLUDE_PTE_SYNC
393 1.104 matt #if (ARM_MMU_V7 > 0)
394 1.104 matt #define PMAP_NEEDS_PTE_SYNC 1
395 1.104 matt #else
396 1.69 thorpej #define PMAP_NEEDS_PTE_SYNC 1
397 1.104 matt #endif
398 1.69 thorpej #elif (ARM_MMU_SA1 == 0)
399 1.69 thorpej #define PMAP_NEEDS_PTE_SYNC 0
400 1.69 thorpej #endif
401 1.69 thorpej #endif /* _KERNEL_OPT */
402 1.69 thorpej
403 1.69 thorpej /*
404 1.69 thorpej * Provide a fallback in case we were not able to determine it at
405 1.69 thorpej * compile-time.
406 1.65 scw */
407 1.69 thorpej #ifndef PMAP_NEEDS_PTE_SYNC
408 1.69 thorpej #define PMAP_NEEDS_PTE_SYNC pmap_needs_pte_sync
409 1.69 thorpej #define PMAP_INCLUDE_PTE_SYNC
410 1.69 thorpej #endif
411 1.65 scw
412 1.104 matt static inline void
413 1.104 matt pmap_ptesync(pt_entry_t *ptep, size_t cnt)
414 1.104 matt {
415 1.104 matt if (PMAP_NEEDS_PTE_SYNC)
416 1.104 matt cpu_dcache_wb_range((vaddr_t)ptep, cnt * sizeof(pt_entry_t));
417 1.104 matt #if ARM_MMU_V7 > 0
418 1.104 matt __asm("dsb");
419 1.104 matt #endif
420 1.104 matt }
421 1.69 thorpej
422 1.104 matt #define PTE_SYNC(ptep) pmap_ptesync((ptep), 1)
423 1.104 matt #define PTE_SYNC_RANGE(ptep, cnt) pmap_ptesync((ptep), (cnt))
424 1.65 scw
425 1.36 thorpej #define l1pte_valid(pde) ((pde) != 0)
426 1.44 thorpej #define l1pte_section_p(pde) (((pde) & L1_TYPE_MASK) == L1_TYPE_S)
427 1.104 matt #define l1pte_supersection_p(pde) (l1pte_section_p(pde) \
428 1.104 matt && ((pde) & L1_S_V6_SUPER) != 0)
429 1.44 thorpej #define l1pte_page_p(pde) (((pde) & L1_TYPE_MASK) == L1_TYPE_C)
430 1.44 thorpej #define l1pte_fpage_p(pde) (((pde) & L1_TYPE_MASK) == L1_TYPE_F)
431 1.36 thorpej
432 1.65 scw #define l2pte_index(v) (((v) & L2_ADDR_BITS) >> L2_S_SHIFT)
433 1.85 matt #define l2pte_valid(pte) (((pte) & L2_TYPE_MASK) != L2_TYPE_INV)
434 1.44 thorpej #define l2pte_pa(pte) ((pte) & L2_S_FRAME)
435 1.77 scw #define l2pte_minidata(pte) (((pte) & \
436 1.85 matt (L2_B | L2_C | L2_XS_T_TEX(TEX_XSCALE_X)))\
437 1.85 matt == (L2_C | L2_XS_T_TEX(TEX_XSCALE_X)))
438 1.35 thorpej
439 1.1 reinoud /* L1 and L2 page table macros */
440 1.36 thorpej #define pmap_pde_v(pde) l1pte_valid(*(pde))
441 1.36 thorpej #define pmap_pde_section(pde) l1pte_section_p(*(pde))
442 1.36 thorpej #define pmap_pde_page(pde) l1pte_page_p(*(pde))
443 1.36 thorpej #define pmap_pde_fpage(pde) l1pte_fpage_p(*(pde))
444 1.16 rearnsha
445 1.36 thorpej #define pmap_pte_v(pte) l2pte_valid(*(pte))
446 1.36 thorpej #define pmap_pte_pa(pte) l2pte_pa(*(pte))
447 1.35 thorpej
448 1.1 reinoud /* Size of the kernel part of the L1 page table */
449 1.1 reinoud #define KERNEL_PD_SIZE \
450 1.44 thorpej (L1_TABLE_SIZE - (KERNEL_BASE >> L1_S_SHIFT) * sizeof(pd_entry_t))
451 1.20 chs
452 1.46 thorpej /************************* ARM MMU configuration *****************************/
453 1.46 thorpej
454 1.95 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
455 1.51 thorpej void pmap_copy_page_generic(paddr_t, paddr_t);
456 1.51 thorpej void pmap_zero_page_generic(paddr_t);
457 1.51 thorpej
458 1.46 thorpej void pmap_pte_init_generic(void);
459 1.69 thorpej #if defined(CPU_ARM8)
460 1.69 thorpej void pmap_pte_init_arm8(void);
461 1.69 thorpej #endif
462 1.46 thorpej #if defined(CPU_ARM9)
463 1.46 thorpej void pmap_pte_init_arm9(void);
464 1.46 thorpej #endif /* CPU_ARM9 */
465 1.76 rearnsha #if defined(CPU_ARM10)
466 1.76 rearnsha void pmap_pte_init_arm10(void);
467 1.76 rearnsha #endif /* CPU_ARM10 */
468 1.103 matt #if defined(CPU_ARM11) /* ARM_MMU_V6 */
469 1.94 uebayasi void pmap_pte_init_arm11(void);
470 1.94 uebayasi #endif /* CPU_ARM11 */
471 1.103 matt #if defined(CPU_ARM11MPCORE) /* ARM_MMU_V6 */
472 1.99 bsh void pmap_pte_init_arm11mpcore(void);
473 1.99 bsh #endif
474 1.103 matt #if ARM_MMU_V7 == 1
475 1.103 matt void pmap_pte_init_armv7(void);
476 1.103 matt #endif /* ARM_MMU_V7 */
477 1.69 thorpej #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0 */
478 1.69 thorpej
479 1.69 thorpej #if ARM_MMU_SA1 == 1
480 1.69 thorpej void pmap_pte_init_sa1(void);
481 1.69 thorpej #endif /* ARM_MMU_SA1 == 1 */
482 1.46 thorpej
483 1.52 thorpej #if ARM_MMU_XSCALE == 1
484 1.51 thorpej void pmap_copy_page_xscale(paddr_t, paddr_t);
485 1.51 thorpej void pmap_zero_page_xscale(paddr_t);
486 1.51 thorpej
487 1.46 thorpej void pmap_pte_init_xscale(void);
488 1.50 thorpej
489 1.50 thorpej void xscale_setup_minidata(vaddr_t, vaddr_t, paddr_t);
490 1.77 scw
491 1.77 scw #define PMAP_UAREA(va) pmap_uarea(va)
492 1.77 scw void pmap_uarea(vaddr_t);
493 1.52 thorpej #endif /* ARM_MMU_XSCALE == 1 */
494 1.46 thorpej
495 1.49 thorpej extern pt_entry_t pte_l1_s_cache_mode;
496 1.49 thorpej extern pt_entry_t pte_l1_s_cache_mask;
497 1.49 thorpej
498 1.49 thorpej extern pt_entry_t pte_l2_l_cache_mode;
499 1.49 thorpej extern pt_entry_t pte_l2_l_cache_mask;
500 1.49 thorpej
501 1.49 thorpej extern pt_entry_t pte_l2_s_cache_mode;
502 1.49 thorpej extern pt_entry_t pte_l2_s_cache_mask;
503 1.46 thorpej
504 1.65 scw extern pt_entry_t pte_l1_s_cache_mode_pt;
505 1.65 scw extern pt_entry_t pte_l2_l_cache_mode_pt;
506 1.65 scw extern pt_entry_t pte_l2_s_cache_mode_pt;
507 1.65 scw
508 1.98 macallan extern pt_entry_t pte_l1_s_wc_mode;
509 1.98 macallan extern pt_entry_t pte_l2_l_wc_mode;
510 1.98 macallan extern pt_entry_t pte_l2_s_wc_mode;
511 1.98 macallan
512 1.95 jmcneill extern pt_entry_t pte_l1_s_prot_u;
513 1.95 jmcneill extern pt_entry_t pte_l1_s_prot_w;
514 1.95 jmcneill extern pt_entry_t pte_l1_s_prot_ro;
515 1.95 jmcneill extern pt_entry_t pte_l1_s_prot_mask;
516 1.95 jmcneill
517 1.46 thorpej extern pt_entry_t pte_l2_s_prot_u;
518 1.46 thorpej extern pt_entry_t pte_l2_s_prot_w;
519 1.95 jmcneill extern pt_entry_t pte_l2_s_prot_ro;
520 1.46 thorpej extern pt_entry_t pte_l2_s_prot_mask;
521 1.95 jmcneill
522 1.95 jmcneill extern pt_entry_t pte_l2_l_prot_u;
523 1.95 jmcneill extern pt_entry_t pte_l2_l_prot_w;
524 1.95 jmcneill extern pt_entry_t pte_l2_l_prot_ro;
525 1.95 jmcneill extern pt_entry_t pte_l2_l_prot_mask;
526 1.95 jmcneill
527 1.103 matt extern pt_entry_t pte_l1_ss_proto;
528 1.46 thorpej extern pt_entry_t pte_l1_s_proto;
529 1.46 thorpej extern pt_entry_t pte_l1_c_proto;
530 1.46 thorpej extern pt_entry_t pte_l2_s_proto;
531 1.46 thorpej
532 1.51 thorpej extern void (*pmap_copy_page_func)(paddr_t, paddr_t);
533 1.51 thorpej extern void (*pmap_zero_page_func)(paddr_t);
534 1.75 bsh
535 1.75 bsh #endif /* !_LOCORE */
536 1.51 thorpej
537 1.46 thorpej /*****************************************************************************/
538 1.46 thorpej
539 1.20 chs /*
540 1.65 scw * Definitions for MMU domains
541 1.65 scw */
542 1.103 matt #define PMAP_DOMAINS 15 /* 15 'user' domains (1-15) */
543 1.103 matt #define PMAP_DOMAIN_KERNEL 0 /* The kernel uses domain #0 */
544 1.45 thorpej
545 1.45 thorpej /*
546 1.45 thorpej * These macros define the various bit masks in the PTE.
547 1.45 thorpej *
548 1.45 thorpej * We use these macros since we use different bits on different processor
549 1.45 thorpej * models.
550 1.45 thorpej */
551 1.95 jmcneill #define L1_S_PROT_U_generic (L1_S_AP(AP_U))
552 1.95 jmcneill #define L1_S_PROT_W_generic (L1_S_AP(AP_W))
553 1.95 jmcneill #define L1_S_PROT_RO_generic (0)
554 1.95 jmcneill #define L1_S_PROT_MASK_generic (L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
555 1.95 jmcneill
556 1.95 jmcneill #define L1_S_PROT_U_xscale (L1_S_AP(AP_U))
557 1.95 jmcneill #define L1_S_PROT_W_xscale (L1_S_AP(AP_W))
558 1.95 jmcneill #define L1_S_PROT_RO_xscale (0)
559 1.95 jmcneill #define L1_S_PROT_MASK_xscale (L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
560 1.95 jmcneill
561 1.99 bsh #define L1_S_PROT_U_armv6 (L1_S_AP(AP_R) | L1_S_AP(AP_U))
562 1.99 bsh #define L1_S_PROT_W_armv6 (L1_S_AP(AP_W))
563 1.99 bsh #define L1_S_PROT_RO_armv6 (L1_S_AP(AP_R) | L1_S_AP(AP_RO))
564 1.99 bsh #define L1_S_PROT_MASK_armv6 (L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
565 1.99 bsh
566 1.95 jmcneill #define L1_S_PROT_U_armv7 (L1_S_AP(AP_R) | L1_S_AP(AP_U))
567 1.95 jmcneill #define L1_S_PROT_W_armv7 (L1_S_AP(AP_W))
568 1.95 jmcneill #define L1_S_PROT_RO_armv7 (L1_S_AP(AP_R) | L1_S_AP(AP_RO))
569 1.95 jmcneill #define L1_S_PROT_MASK_armv7 (L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
570 1.45 thorpej
571 1.49 thorpej #define L1_S_CACHE_MASK_generic (L1_S_B|L1_S_C)
572 1.85 matt #define L1_S_CACHE_MASK_xscale (L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_XSCALE_X))
573 1.99 bsh #define L1_S_CACHE_MASK_armv6 (L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_ARMV6_TEX))
574 1.95 jmcneill #define L1_S_CACHE_MASK_armv7 (L1_S_B|L1_S_C)
575 1.45 thorpej
576 1.95 jmcneill #define L2_L_PROT_U_generic (L2_AP(AP_U))
577 1.95 jmcneill #define L2_L_PROT_W_generic (L2_AP(AP_W))
578 1.95 jmcneill #define L2_L_PROT_RO_generic (0)
579 1.95 jmcneill #define L2_L_PROT_MASK_generic (L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
580 1.95 jmcneill
581 1.95 jmcneill #define L2_L_PROT_U_xscale (L2_AP(AP_U))
582 1.95 jmcneill #define L2_L_PROT_W_xscale (L2_AP(AP_W))
583 1.95 jmcneill #define L2_L_PROT_RO_xscale (0)
584 1.95 jmcneill #define L2_L_PROT_MASK_xscale (L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
585 1.95 jmcneill
586 1.99 bsh #define L2_L_PROT_U_armv6n (L2_AP0(AP_R) | L2_AP0(AP_U))
587 1.99 bsh #define L2_L_PROT_W_armv6n (L2_AP0(AP_W))
588 1.99 bsh #define L2_L_PROT_RO_armv6n (L2_AP0(AP_R) | L2_AP0(AP_RO))
589 1.99 bsh #define L2_L_PROT_MASK_armv6n (L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
590 1.99 bsh
591 1.95 jmcneill #define L2_L_PROT_U_armv7 (L2_AP0(AP_R) | L2_AP0(AP_U))
592 1.95 jmcneill #define L2_L_PROT_W_armv7 (L2_AP0(AP_W))
593 1.95 jmcneill #define L2_L_PROT_RO_armv7 (L2_AP0(AP_R) | L2_AP0(AP_RO))
594 1.95 jmcneill #define L2_L_PROT_MASK_armv7 (L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
595 1.45 thorpej
596 1.49 thorpej #define L2_L_CACHE_MASK_generic (L2_B|L2_C)
597 1.85 matt #define L2_L_CACHE_MASK_xscale (L2_B|L2_C|L2_XS_L_TEX(TEX_XSCALE_X))
598 1.99 bsh #define L2_L_CACHE_MASK_armv6 (L2_B|L2_C|L2_V6_L_TEX(TEX_ARMV6_TEX))
599 1.95 jmcneill #define L2_L_CACHE_MASK_armv7 (L2_B|L2_C)
600 1.49 thorpej
601 1.46 thorpej #define L2_S_PROT_U_generic (L2_AP(AP_U))
602 1.46 thorpej #define L2_S_PROT_W_generic (L2_AP(AP_W))
603 1.95 jmcneill #define L2_S_PROT_RO_generic (0)
604 1.95 jmcneill #define L2_S_PROT_MASK_generic (L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
605 1.46 thorpej
606 1.48 thorpej #define L2_S_PROT_U_xscale (L2_AP0(AP_U))
607 1.48 thorpej #define L2_S_PROT_W_xscale (L2_AP0(AP_W))
608 1.95 jmcneill #define L2_S_PROT_RO_xscale (0)
609 1.95 jmcneill #define L2_S_PROT_MASK_xscale (L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
610 1.95 jmcneill
611 1.99 bsh #define L2_S_PROT_U_armv6n (L2_AP0(AP_R) | L2_AP0(AP_U))
612 1.99 bsh #define L2_S_PROT_W_armv6n (L2_AP0(AP_W))
613 1.99 bsh #define L2_S_PROT_RO_armv6n (L2_AP0(AP_R) | L2_AP0(AP_RO))
614 1.99 bsh #define L2_S_PROT_MASK_armv6n (L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
615 1.99 bsh
616 1.95 jmcneill #define L2_S_PROT_U_armv7 (L2_AP0(AP_R) | L2_AP0(AP_U))
617 1.95 jmcneill #define L2_S_PROT_W_armv7 (L2_AP0(AP_W))
618 1.95 jmcneill #define L2_S_PROT_RO_armv7 (L2_AP0(AP_R) | L2_AP0(AP_RO))
619 1.95 jmcneill #define L2_S_PROT_MASK_armv7 (L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
620 1.46 thorpej
621 1.49 thorpej #define L2_S_CACHE_MASK_generic (L2_B|L2_C)
622 1.85 matt #define L2_S_CACHE_MASK_xscale (L2_B|L2_C|L2_XS_T_TEX(TEX_XSCALE_X))
623 1.99 bsh #define L2_XS_CACHE_MASK_armv6 (L2_B|L2_C|L2_V6_XS_TEX(TEX_ARMV6_TEX))
624 1.99 bsh #define L2_S_CACHE_MASK_armv6n L2_XS_CACHE_MASK_armv6
625 1.99 bsh #ifdef ARMV6_EXTENDED_SMALL_PAGE
626 1.99 bsh #define L2_S_CACHE_MASK_armv6c L2_XS_CACHE_MASK_armv6
627 1.99 bsh #else
628 1.99 bsh #define L2_S_CACHE_MASK_armv6c L2_S_CACHE_MASK_generic
629 1.99 bsh #endif
630 1.95 jmcneill #define L2_S_CACHE_MASK_armv7 (L2_B|L2_C)
631 1.46 thorpej
632 1.99 bsh
633 1.46 thorpej #define L1_S_PROTO_generic (L1_TYPE_S | L1_S_IMP)
634 1.47 thorpej #define L1_S_PROTO_xscale (L1_TYPE_S)
635 1.99 bsh #define L1_S_PROTO_armv6 (L1_TYPE_S)
636 1.95 jmcneill #define L1_S_PROTO_armv7 (L1_TYPE_S)
637 1.46 thorpej
638 1.103 matt #define L1_SS_PROTO_generic 0
639 1.103 matt #define L1_SS_PROTO_xscale 0
640 1.103 matt #define L1_SS_PROTO_armv6 (L1_TYPE_S | L1_S_V6_SS)
641 1.103 matt #define L1_SS_PROTO_armv7 (L1_TYPE_S | L1_S_V6_SS)
642 1.103 matt
643 1.46 thorpej #define L1_C_PROTO_generic (L1_TYPE_C | L1_C_IMP2)
644 1.47 thorpej #define L1_C_PROTO_xscale (L1_TYPE_C)
645 1.99 bsh #define L1_C_PROTO_armv6 (L1_TYPE_C)
646 1.95 jmcneill #define L1_C_PROTO_armv7 (L1_TYPE_C)
647 1.46 thorpej
648 1.46 thorpej #define L2_L_PROTO (L2_TYPE_L)
649 1.46 thorpej
650 1.46 thorpej #define L2_S_PROTO_generic (L2_TYPE_S)
651 1.85 matt #define L2_S_PROTO_xscale (L2_TYPE_XS)
652 1.99 bsh #ifdef ARMV6_EXTENDED_SMALL_PAGE
653 1.99 bsh #define L2_S_PROTO_armv6c (L2_TYPE_XS) /* XP=0, extended small page */
654 1.99 bsh #else
655 1.99 bsh #define L2_S_PROTO_armv6c (L2_TYPE_S) /* XP=0, subpage APs */
656 1.99 bsh #endif
657 1.99 bsh #define L2_S_PROTO_armv6n (L2_TYPE_S) /* with XP=1 */
658 1.95 jmcneill #define L2_S_PROTO_armv7 (L2_TYPE_S)
659 1.45 thorpej
660 1.46 thorpej /*
661 1.46 thorpej * User-visible names for the ones that vary with MMU class.
662 1.46 thorpej */
663 1.46 thorpej
664 1.46 thorpej #if ARM_NMMUS > 1
665 1.46 thorpej /* More than one MMU class configured; use variables. */
666 1.95 jmcneill #define L1_S_PROT_U pte_l1_s_prot_u
667 1.95 jmcneill #define L1_S_PROT_W pte_l1_s_prot_w
668 1.95 jmcneill #define L1_S_PROT_RO pte_l1_s_prot_ro
669 1.95 jmcneill #define L1_S_PROT_MASK pte_l1_s_prot_mask
670 1.95 jmcneill
671 1.46 thorpej #define L2_S_PROT_U pte_l2_s_prot_u
672 1.46 thorpej #define L2_S_PROT_W pte_l2_s_prot_w
673 1.95 jmcneill #define L2_S_PROT_RO pte_l2_s_prot_ro
674 1.46 thorpej #define L2_S_PROT_MASK pte_l2_s_prot_mask
675 1.46 thorpej
676 1.95 jmcneill #define L2_L_PROT_U pte_l2_l_prot_u
677 1.95 jmcneill #define L2_L_PROT_W pte_l2_l_prot_w
678 1.95 jmcneill #define L2_L_PROT_RO pte_l2_l_prot_ro
679 1.95 jmcneill #define L2_L_PROT_MASK pte_l2_l_prot_mask
680 1.95 jmcneill
681 1.49 thorpej #define L1_S_CACHE_MASK pte_l1_s_cache_mask
682 1.49 thorpej #define L2_L_CACHE_MASK pte_l2_l_cache_mask
683 1.49 thorpej #define L2_S_CACHE_MASK pte_l2_s_cache_mask
684 1.49 thorpej
685 1.103 matt #define L1_SS_PROTO pte_l1_ss_proto
686 1.46 thorpej #define L1_S_PROTO pte_l1_s_proto
687 1.46 thorpej #define L1_C_PROTO pte_l1_c_proto
688 1.46 thorpej #define L2_S_PROTO pte_l2_s_proto
689 1.51 thorpej
690 1.51 thorpej #define pmap_copy_page(s, d) (*pmap_copy_page_func)((s), (d))
691 1.51 thorpej #define pmap_zero_page(d) (*pmap_zero_page_func)((d))
692 1.99 bsh #elif (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0
693 1.99 bsh #define L1_S_PROT_U L1_S_PROT_U_generic
694 1.99 bsh #define L1_S_PROT_W L1_S_PROT_W_generic
695 1.99 bsh #define L1_S_PROT_RO L1_S_PROT_RO_generic
696 1.99 bsh #define L1_S_PROT_MASK L1_S_PROT_MASK_generic
697 1.99 bsh
698 1.99 bsh #define L2_S_PROT_U L2_S_PROT_U_generic
699 1.99 bsh #define L2_S_PROT_W L2_S_PROT_W_generic
700 1.99 bsh #define L2_S_PROT_RO L2_S_PROT_RO_generic
701 1.99 bsh #define L2_S_PROT_MASK L2_S_PROT_MASK_generic
702 1.99 bsh
703 1.99 bsh #define L2_L_PROT_U L2_L_PROT_U_generic
704 1.99 bsh #define L2_L_PROT_W L2_L_PROT_W_generic
705 1.99 bsh #define L2_L_PROT_RO L2_L_PROT_RO_generic
706 1.99 bsh #define L2_L_PROT_MASK L2_L_PROT_MASK_generic
707 1.99 bsh
708 1.99 bsh #define L1_S_CACHE_MASK L1_S_CACHE_MASK_generic
709 1.99 bsh #define L2_L_CACHE_MASK L2_L_CACHE_MASK_generic
710 1.99 bsh #define L2_S_CACHE_MASK L2_S_CACHE_MASK_generic
711 1.99 bsh
712 1.103 matt #define L1_SS_PROTO L1_SS_PROTO_generic
713 1.99 bsh #define L1_S_PROTO L1_S_PROTO_generic
714 1.99 bsh #define L1_C_PROTO L1_C_PROTO_generic
715 1.99 bsh #define L2_S_PROTO L2_S_PROTO_generic
716 1.99 bsh
717 1.99 bsh #define pmap_copy_page(s, d) pmap_copy_page_generic((s), (d))
718 1.99 bsh #define pmap_zero_page(d) pmap_zero_page_generic((d))
719 1.99 bsh #elif ARM_MMU_V6N != 0
720 1.99 bsh #define L1_S_PROT_U L1_S_PROT_U_armv6
721 1.99 bsh #define L1_S_PROT_W L1_S_PROT_W_armv6
722 1.99 bsh #define L1_S_PROT_RO L1_S_PROT_RO_armv6
723 1.99 bsh #define L1_S_PROT_MASK L1_S_PROT_MASK_armv6
724 1.99 bsh
725 1.99 bsh #define L2_S_PROT_U L2_S_PROT_U_armv6n
726 1.99 bsh #define L2_S_PROT_W L2_S_PROT_W_armv6n
727 1.99 bsh #define L2_S_PROT_RO L2_S_PROT_RO_armv6n
728 1.99 bsh #define L2_S_PROT_MASK L2_S_PROT_MASK_armv6n
729 1.99 bsh
730 1.99 bsh #define L2_L_PROT_U L2_L_PROT_U_armv6n
731 1.99 bsh #define L2_L_PROT_W L2_L_PROT_W_armv6n
732 1.99 bsh #define L2_L_PROT_RO L2_L_PROT_RO_armv6n
733 1.99 bsh #define L2_L_PROT_MASK L2_L_PROT_MASK_armv6n
734 1.99 bsh
735 1.99 bsh #define L1_S_CACHE_MASK L1_S_CACHE_MASK_armv6
736 1.99 bsh #define L2_L_CACHE_MASK L2_L_CACHE_MASK_armv6
737 1.99 bsh #define L2_S_CACHE_MASK L2_S_CACHE_MASK_armv6n
738 1.99 bsh
739 1.99 bsh /* These prototypes make writeable mappings, while the other MMU types
740 1.99 bsh * make read-only mappings. */
741 1.103 matt #define L1_SS_PROTO L1_SS_PROTO_armv6
742 1.99 bsh #define L1_S_PROTO L1_S_PROTO_armv6
743 1.99 bsh #define L1_C_PROTO L1_C_PROTO_armv6
744 1.99 bsh #define L2_S_PROTO L2_S_PROTO_armv6n
745 1.99 bsh
746 1.99 bsh #define pmap_copy_page(s, d) pmap_copy_page_generic((s), (d))
747 1.99 bsh #define pmap_zero_page(d) pmap_zero_page_generic((d))
748 1.99 bsh #elif ARM_MMU_V6C != 0
749 1.95 jmcneill #define L1_S_PROT_U L1_S_PROT_U_generic
750 1.95 jmcneill #define L1_S_PROT_W L1_S_PROT_W_generic
751 1.95 jmcneill #define L1_S_PROT_RO L1_S_PROT_RO_generic
752 1.95 jmcneill #define L1_S_PROT_MASK L1_S_PROT_MASK_generic
753 1.95 jmcneill
754 1.46 thorpej #define L2_S_PROT_U L2_S_PROT_U_generic
755 1.46 thorpej #define L2_S_PROT_W L2_S_PROT_W_generic
756 1.95 jmcneill #define L2_S_PROT_RO L2_S_PROT_RO_generic
757 1.46 thorpej #define L2_S_PROT_MASK L2_S_PROT_MASK_generic
758 1.46 thorpej
759 1.95 jmcneill #define L2_L_PROT_U L2_L_PROT_U_generic
760 1.95 jmcneill #define L2_L_PROT_W L2_L_PROT_W_generic
761 1.95 jmcneill #define L2_L_PROT_RO L2_L_PROT_RO_generic
762 1.95 jmcneill #define L2_L_PROT_MASK L2_L_PROT_MASK_generic
763 1.95 jmcneill
764 1.49 thorpej #define L1_S_CACHE_MASK L1_S_CACHE_MASK_generic
765 1.49 thorpej #define L2_L_CACHE_MASK L2_L_CACHE_MASK_generic
766 1.49 thorpej #define L2_S_CACHE_MASK L2_S_CACHE_MASK_generic
767 1.49 thorpej
768 1.103 matt #define L1_SS_PROTO L1_SS_PROTO_generic
769 1.46 thorpej #define L1_S_PROTO L1_S_PROTO_generic
770 1.46 thorpej #define L1_C_PROTO L1_C_PROTO_generic
771 1.46 thorpej #define L2_S_PROTO L2_S_PROTO_generic
772 1.51 thorpej
773 1.51 thorpej #define pmap_copy_page(s, d) pmap_copy_page_generic((s), (d))
774 1.51 thorpej #define pmap_zero_page(d) pmap_zero_page_generic((d))
775 1.46 thorpej #elif ARM_MMU_XSCALE == 1
776 1.95 jmcneill #define L1_S_PROT_U L1_S_PROT_U_generic
777 1.95 jmcneill #define L1_S_PROT_W L1_S_PROT_W_generic
778 1.95 jmcneill #define L1_S_PROT_RO L1_S_PROT_RO_generic
779 1.95 jmcneill #define L1_S_PROT_MASK L1_S_PROT_MASK_generic
780 1.95 jmcneill
781 1.46 thorpej #define L2_S_PROT_U L2_S_PROT_U_xscale
782 1.46 thorpej #define L2_S_PROT_W L2_S_PROT_W_xscale
783 1.95 jmcneill #define L2_S_PROT_RO L2_S_PROT_RO_xscale
784 1.46 thorpej #define L2_S_PROT_MASK L2_S_PROT_MASK_xscale
785 1.49 thorpej
786 1.95 jmcneill #define L2_L_PROT_U L2_L_PROT_U_generic
787 1.95 jmcneill #define L2_L_PROT_W L2_L_PROT_W_generic
788 1.95 jmcneill #define L2_L_PROT_RO L2_L_PROT_RO_generic
789 1.95 jmcneill #define L2_L_PROT_MASK L2_L_PROT_MASK_generic
790 1.95 jmcneill
791 1.49 thorpej #define L1_S_CACHE_MASK L1_S_CACHE_MASK_xscale
792 1.49 thorpej #define L2_L_CACHE_MASK L2_L_CACHE_MASK_xscale
793 1.49 thorpej #define L2_S_CACHE_MASK L2_S_CACHE_MASK_xscale
794 1.46 thorpej
795 1.103 matt #define L1_SS_PROTO L1_SS_PROTO_xscale
796 1.46 thorpej #define L1_S_PROTO L1_S_PROTO_xscale
797 1.46 thorpej #define L1_C_PROTO L1_C_PROTO_xscale
798 1.46 thorpej #define L2_S_PROTO L2_S_PROTO_xscale
799 1.51 thorpej
800 1.51 thorpej #define pmap_copy_page(s, d) pmap_copy_page_xscale((s), (d))
801 1.51 thorpej #define pmap_zero_page(d) pmap_zero_page_xscale((d))
802 1.95 jmcneill #elif ARM_MMU_V7 == 1
803 1.95 jmcneill #define L1_S_PROT_U L1_S_PROT_U_armv7
804 1.95 jmcneill #define L1_S_PROT_W L1_S_PROT_W_armv7
805 1.95 jmcneill #define L1_S_PROT_RO L1_S_PROT_RO_armv7
806 1.95 jmcneill #define L1_S_PROT_MASK L1_S_PROT_MASK_armv7
807 1.95 jmcneill
808 1.95 jmcneill #define L2_S_PROT_U L2_S_PROT_U_armv7
809 1.95 jmcneill #define L2_S_PROT_W L2_S_PROT_W_armv7
810 1.95 jmcneill #define L2_S_PROT_RO L2_S_PROT_RO_armv7
811 1.95 jmcneill #define L2_S_PROT_MASK L2_S_PROT_MASK_armv7
812 1.95 jmcneill
813 1.95 jmcneill #define L2_L_PROT_U L2_L_PROT_U_armv7
814 1.95 jmcneill #define L2_L_PROT_W L2_L_PROT_W_armv7
815 1.95 jmcneill #define L2_L_PROT_RO L2_L_PROT_RO_armv7
816 1.95 jmcneill #define L2_L_PROT_MASK L2_L_PROT_MASK_armv7
817 1.95 jmcneill
818 1.95 jmcneill #define L1_S_CACHE_MASK L1_S_CACHE_MASK_armv7
819 1.95 jmcneill #define L2_L_CACHE_MASK L2_L_CACHE_MASK_armv7
820 1.95 jmcneill #define L2_S_CACHE_MASK L2_S_CACHE_MASK_armv7
821 1.95 jmcneill
822 1.95 jmcneill /* These prototypes make writeable mappings, while the other MMU types
823 1.95 jmcneill * make read-only mappings. */
824 1.103 matt #define L1_SS_PROTO L1_SS_PROTO_armv7
825 1.95 jmcneill #define L1_S_PROTO L1_S_PROTO_armv7
826 1.95 jmcneill #define L1_C_PROTO L1_C_PROTO_armv7
827 1.95 jmcneill #define L2_S_PROTO L2_S_PROTO_armv7
828 1.95 jmcneill
829 1.95 jmcneill #define pmap_copy_page(s, d) pmap_copy_page_generic((s), (d))
830 1.95 jmcneill #define pmap_zero_page(d) pmap_zero_page_generic((d))
831 1.46 thorpej #endif /* ARM_NMMUS > 1 */
832 1.20 chs
833 1.45 thorpej /*
834 1.95 jmcneill * Macros to set and query the write permission on page descriptors.
835 1.95 jmcneill */
836 1.95 jmcneill #define l1pte_set_writable(pte) (((pte) & ~L1_S_PROT_RO) | L1_S_PROT_W)
837 1.95 jmcneill #define l1pte_set_readonly(pte) (((pte) & ~L1_S_PROT_W) | L1_S_PROT_RO)
838 1.95 jmcneill #define l2pte_set_writable(pte) (((pte) & ~L2_S_PROT_RO) | L2_S_PROT_W)
839 1.95 jmcneill #define l2pte_set_readonly(pte) (((pte) & ~L2_S_PROT_W) | L2_S_PROT_RO)
840 1.95 jmcneill
841 1.95 jmcneill #define l2pte_writable_p(pte) (((pte) & L2_S_PROT_W) == L2_S_PROT_W && \
842 1.95 jmcneill (L2_S_PROT_RO == 0 || \
843 1.95 jmcneill ((pte) & L2_S_PROT_RO) != L2_S_PROT_RO))
844 1.95 jmcneill
845 1.95 jmcneill /*
846 1.45 thorpej * These macros return various bits based on kernel/user and protection.
847 1.45 thorpej * Note that the compiler will usually fold these at compile time.
848 1.45 thorpej */
849 1.45 thorpej #define L1_S_PROT(ku, pr) ((((ku) == PTE_USER) ? L1_S_PROT_U : 0) | \
850 1.95 jmcneill (((pr) & VM_PROT_WRITE) ? L1_S_PROT_W : L1_S_PROT_RO))
851 1.45 thorpej
852 1.45 thorpej #define L2_L_PROT(ku, pr) ((((ku) == PTE_USER) ? L2_L_PROT_U : 0) | \
853 1.95 jmcneill (((pr) & VM_PROT_WRITE) ? L2_L_PROT_W : L2_L_PROT_RO))
854 1.45 thorpej
855 1.45 thorpej #define L2_S_PROT(ku, pr) ((((ku) == PTE_USER) ? L2_S_PROT_U : 0) | \
856 1.95 jmcneill (((pr) & VM_PROT_WRITE) ? L2_S_PROT_W : L2_S_PROT_RO))
857 1.66 thorpej
858 1.66 thorpej /*
859 1.103 matt * Macros to test if a mapping is mappable with an L1 SuperSection,
860 1.103 matt * L1 Section, or an L2 Large Page mapping.
861 1.66 thorpej */
862 1.103 matt #define L1_SS_MAPPABLE_P(va, pa, size) \
863 1.103 matt ((((va) | (pa)) & L1_SS_OFFSET) == 0 && (size) >= L1_SS_SIZE)
864 1.103 matt
865 1.66 thorpej #define L1_S_MAPPABLE_P(va, pa, size) \
866 1.66 thorpej ((((va) | (pa)) & L1_S_OFFSET) == 0 && (size) >= L1_S_SIZE)
867 1.66 thorpej
868 1.67 thorpej #define L2_L_MAPPABLE_P(va, pa, size) \
869 1.68 thorpej ((((va) | (pa)) & L2_L_OFFSET) == 0 && (size) >= L2_L_SIZE)
870 1.64 thorpej
871 1.64 thorpej /*
872 1.64 thorpej * Hooks for the pool allocator.
873 1.64 thorpej */
874 1.64 thorpej #define POOL_VTOPHYS(va) vtophys((vaddr_t) (va))
875 1.18 thorpej
876 1.97 uebayasi #ifndef _LOCORE
877 1.97 uebayasi
878 1.97 uebayasi /*
879 1.97 uebayasi * pmap-specific data store in the vm_page structure.
880 1.97 uebayasi */
881 1.97 uebayasi #define __HAVE_VM_PAGE_MD
882 1.97 uebayasi struct vm_page_md {
883 1.97 uebayasi SLIST_HEAD(,pv_entry) pvh_list; /* pv_entry list */
884 1.97 uebayasi int pvh_attrs; /* page attributes */
885 1.97 uebayasi u_int uro_mappings;
886 1.97 uebayasi u_int urw_mappings;
887 1.97 uebayasi union {
888 1.97 uebayasi u_short s_mappings[2]; /* Assume kernel count <= 65535 */
889 1.97 uebayasi u_int i_mappings;
890 1.97 uebayasi } k_u;
891 1.97 uebayasi #define kro_mappings k_u.s_mappings[0]
892 1.97 uebayasi #define krw_mappings k_u.s_mappings[1]
893 1.97 uebayasi #define k_mappings k_u.i_mappings
894 1.97 uebayasi };
895 1.97 uebayasi
896 1.97 uebayasi /*
897 1.97 uebayasi * Set the default color of each page.
898 1.97 uebayasi */
899 1.97 uebayasi #if ARM_MMU_V6 > 0
900 1.97 uebayasi #define VM_MDPAGE_PVH_ATTRS_INIT(pg) \
901 1.97 uebayasi (pg)->mdpage.pvh_attrs = (pg)->phys_addr & arm_cache_prefer_mask
902 1.97 uebayasi #else
903 1.97 uebayasi #define VM_MDPAGE_PVH_ATTRS_INIT(pg) \
904 1.97 uebayasi (pg)->mdpage.pvh_attrs = 0
905 1.97 uebayasi #endif
906 1.97 uebayasi
907 1.97 uebayasi #define VM_MDPAGE_INIT(pg) \
908 1.97 uebayasi do { \
909 1.97 uebayasi SLIST_INIT(&(pg)->mdpage.pvh_list); \
910 1.97 uebayasi VM_MDPAGE_PVH_ATTRS_INIT(pg); \
911 1.97 uebayasi (pg)->mdpage.uro_mappings = 0; \
912 1.97 uebayasi (pg)->mdpage.urw_mappings = 0; \
913 1.97 uebayasi (pg)->mdpage.k_mappings = 0; \
914 1.97 uebayasi } while (/*CONSTCOND*/0)
915 1.97 uebayasi
916 1.97 uebayasi #endif /* !_LOCORE */
917 1.97 uebayasi
918 1.18 thorpej #endif /* _KERNEL */
919 1.1 reinoud
920 1.1 reinoud #endif /* _ARM32_PMAP_H_ */
921