Home | History | Annotate | Line # | Download | only in arm32
pmap.h revision 1.107
      1  1.107      matt /*	$NetBSD: pmap.h,v 1.107 2012/09/02 14:43:21 matt Exp $	*/
      2   1.46   thorpej 
      3   1.46   thorpej /*
      4   1.65       scw  * Copyright (c) 2002, 2003 Wasabi Systems, Inc.
      5   1.46   thorpej  * All rights reserved.
      6   1.46   thorpej  *
      7   1.65       scw  * Written by Jason R. Thorpe & Steve C. Woodford for Wasabi Systems, Inc.
      8   1.46   thorpej  *
      9   1.46   thorpej  * Redistribution and use in source and binary forms, with or without
     10   1.46   thorpej  * modification, are permitted provided that the following conditions
     11   1.46   thorpej  * are met:
     12   1.46   thorpej  * 1. Redistributions of source code must retain the above copyright
     13   1.46   thorpej  *    notice, this list of conditions and the following disclaimer.
     14   1.46   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.46   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16   1.46   thorpej  *    documentation and/or other materials provided with the distribution.
     17   1.46   thorpej  * 3. All advertising materials mentioning features or use of this software
     18   1.46   thorpej  *    must display the following acknowledgement:
     19   1.46   thorpej  *	This product includes software developed for the NetBSD Project by
     20   1.46   thorpej  *	Wasabi Systems, Inc.
     21   1.46   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22   1.46   thorpej  *    or promote products derived from this software without specific prior
     23   1.46   thorpej  *    written permission.
     24   1.46   thorpej  *
     25   1.46   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26   1.46   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.46   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.46   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29   1.46   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.46   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.46   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.46   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.46   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.46   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.46   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36   1.46   thorpej  */
     37    1.1   reinoud 
     38    1.1   reinoud /*
     39    1.1   reinoud  * Copyright (c) 1994,1995 Mark Brinicombe.
     40    1.1   reinoud  * All rights reserved.
     41    1.1   reinoud  *
     42    1.1   reinoud  * Redistribution and use in source and binary forms, with or without
     43    1.1   reinoud  * modification, are permitted provided that the following conditions
     44    1.1   reinoud  * are met:
     45    1.1   reinoud  * 1. Redistributions of source code must retain the above copyright
     46    1.1   reinoud  *    notice, this list of conditions and the following disclaimer.
     47    1.1   reinoud  * 2. Redistributions in binary form must reproduce the above copyright
     48    1.1   reinoud  *    notice, this list of conditions and the following disclaimer in the
     49    1.1   reinoud  *    documentation and/or other materials provided with the distribution.
     50    1.1   reinoud  * 3. All advertising materials mentioning features or use of this software
     51    1.1   reinoud  *    must display the following acknowledgement:
     52    1.1   reinoud  *	This product includes software developed by Mark Brinicombe
     53    1.1   reinoud  * 4. The name of the author may not be used to endorse or promote products
     54    1.1   reinoud  *    derived from this software without specific prior written permission.
     55    1.1   reinoud  *
     56    1.1   reinoud  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     57    1.1   reinoud  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     58    1.1   reinoud  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     59    1.1   reinoud  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     60    1.1   reinoud  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     61    1.1   reinoud  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     62    1.1   reinoud  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     63    1.1   reinoud  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     64    1.1   reinoud  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     65    1.1   reinoud  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     66    1.1   reinoud  */
     67    1.1   reinoud 
     68    1.1   reinoud #ifndef	_ARM32_PMAP_H_
     69    1.1   reinoud #define	_ARM32_PMAP_H_
     70    1.1   reinoud 
     71   1.18   thorpej #ifdef _KERNEL
     72   1.18   thorpej 
     73   1.52   thorpej #include <arm/cpuconf.h>
     74   1.75       bsh #include <arm/arm32/pte.h>
     75   1.75       bsh #ifndef _LOCORE
     76   1.85      matt #if defined(_KERNEL_OPT)
     77   1.85      matt #include "opt_arm32_pmap.h"
     78   1.85      matt #endif
     79   1.19   thorpej #include <arm/cpufunc.h>
     80   1.12     chris #include <uvm/uvm_object.h>
     81   1.75       bsh #endif
     82    1.1   reinoud 
     83    1.1   reinoud /*
     84   1.11     chris  * a pmap describes a processes' 4GB virtual address space.  this
     85   1.11     chris  * virtual address space can be broken up into 4096 1MB regions which
     86   1.38   thorpej  * are described by L1 PTEs in the L1 table.
     87   1.11     chris  *
     88   1.38   thorpej  * There is a line drawn at KERNEL_BASE.  Everything below that line
     89   1.38   thorpej  * changes when the VM context is switched.  Everything above that line
     90   1.38   thorpej  * is the same no matter which VM context is running.  This is achieved
     91   1.38   thorpej  * by making the L1 PTEs for those slots above KERNEL_BASE reference
     92   1.38   thorpej  * kernel L2 tables.
     93   1.11     chris  *
     94   1.38   thorpej  * The basic layout of the virtual address space thus looks like this:
     95   1.38   thorpej  *
     96   1.38   thorpej  *	0xffffffff
     97   1.38   thorpej  *	.
     98   1.38   thorpej  *	.
     99   1.38   thorpej  *	.
    100   1.38   thorpej  *	KERNEL_BASE
    101   1.38   thorpej  *	--------------------
    102   1.38   thorpej  *	.
    103   1.38   thorpej  *	.
    104   1.38   thorpej  *	.
    105   1.38   thorpej  *	0x00000000
    106   1.11     chris  */
    107   1.11     chris 
    108   1.65       scw /*
    109   1.65       scw  * The number of L2 descriptor tables which can be tracked by an l2_dtable.
    110   1.65       scw  * A bucket size of 16 provides for 16MB of contiguous virtual address
    111   1.65       scw  * space per l2_dtable. Most processes will, therefore, require only two or
    112   1.65       scw  * three of these to map their whole working set.
    113   1.65       scw  */
    114   1.65       scw #define	L2_BUCKET_LOG2	4
    115   1.65       scw #define	L2_BUCKET_SIZE	(1 << L2_BUCKET_LOG2)
    116   1.65       scw 
    117   1.65       scw /*
    118   1.65       scw  * Given the above "L2-descriptors-per-l2_dtable" constant, the number
    119   1.65       scw  * of l2_dtable structures required to track all possible page descriptors
    120   1.65       scw  * mappable by an L1 translation table is given by the following constants:
    121   1.65       scw  */
    122   1.65       scw #define	L2_LOG2		((32 - L1_S_SHIFT) - L2_BUCKET_LOG2)
    123   1.65       scw #define	L2_SIZE		(1 << L2_LOG2)
    124   1.65       scw 
    125   1.90      matt /*
    126   1.90      matt  * tell MI code that the cache is virtually-indexed.
    127   1.90      matt  * ARMv6 is physically-tagged but all others are virtually-tagged.
    128   1.90      matt  */
    129   1.95  jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
    130   1.90      matt #define PMAP_CACHE_VIPT
    131   1.90      matt #else
    132   1.90      matt #define PMAP_CACHE_VIVT
    133   1.90      matt #endif
    134   1.90      matt 
    135   1.75       bsh #ifndef _LOCORE
    136   1.75       bsh 
    137   1.65       scw struct l1_ttable;
    138   1.65       scw struct l2_dtable;
    139   1.65       scw 
    140   1.65       scw /*
    141   1.65       scw  * Track cache/tlb occupancy using the following structure
    142   1.65       scw  */
    143   1.65       scw union pmap_cache_state {
    144   1.65       scw 	struct {
    145   1.65       scw 		union {
    146   1.65       scw 			u_int8_t csu_cache_b[2];
    147   1.65       scw 			u_int16_t csu_cache;
    148   1.65       scw 		} cs_cache_u;
    149   1.65       scw 
    150   1.65       scw 		union {
    151   1.65       scw 			u_int8_t csu_tlb_b[2];
    152   1.65       scw 			u_int16_t csu_tlb;
    153   1.65       scw 		} cs_tlb_u;
    154   1.65       scw 	} cs_s;
    155   1.65       scw 	u_int32_t cs_all;
    156   1.65       scw };
    157   1.65       scw #define	cs_cache_id	cs_s.cs_cache_u.csu_cache_b[0]
    158   1.65       scw #define	cs_cache_d	cs_s.cs_cache_u.csu_cache_b[1]
    159   1.65       scw #define	cs_cache	cs_s.cs_cache_u.csu_cache
    160   1.65       scw #define	cs_tlb_id	cs_s.cs_tlb_u.csu_tlb_b[0]
    161   1.65       scw #define	cs_tlb_d	cs_s.cs_tlb_u.csu_tlb_b[1]
    162   1.65       scw #define	cs_tlb		cs_s.cs_tlb_u.csu_tlb
    163   1.65       scw 
    164   1.65       scw /*
    165   1.65       scw  * Assigned to cs_all to force cacheops to work for a particular pmap
    166   1.65       scw  */
    167   1.65       scw #define	PMAP_CACHE_STATE_ALL	0xffffffffu
    168   1.65       scw 
    169   1.65       scw /*
    170   1.73   thorpej  * This structure is used by machine-dependent code to describe
    171   1.73   thorpej  * static mappings of devices, created at bootstrap time.
    172   1.73   thorpej  */
    173   1.73   thorpej struct pmap_devmap {
    174   1.73   thorpej 	vaddr_t		pd_va;		/* virtual address */
    175   1.73   thorpej 	paddr_t		pd_pa;		/* physical address */
    176   1.73   thorpej 	psize_t		pd_size;	/* size of region */
    177   1.73   thorpej 	vm_prot_t	pd_prot;	/* protection code */
    178   1.73   thorpej 	int		pd_cache;	/* cache attributes */
    179   1.73   thorpej };
    180   1.73   thorpej 
    181   1.73   thorpej /*
    182   1.65       scw  * The pmap structure itself
    183   1.65       scw  */
    184   1.65       scw struct pmap {
    185   1.65       scw 	u_int8_t		pm_domain;
    186   1.80   thorpej 	bool			pm_remove_all;
    187   1.82       scw 	bool			pm_activated;
    188   1.65       scw 	struct l1_ttable	*pm_l1;
    189   1.82       scw 	pd_entry_t		*pm_pl1vec;
    190   1.82       scw 	pd_entry_t		pm_l1vec;
    191   1.65       scw 	union pmap_cache_state	pm_cstate;
    192   1.65       scw 	struct uvm_object	pm_obj;
    193  1.100     rmind 	kmutex_t		pm_obj_lock;
    194   1.65       scw #define	pm_lock pm_obj.vmobjlock
    195   1.65       scw 	struct l2_dtable	*pm_l2[L2_SIZE];
    196   1.65       scw 	struct pmap_statistics	pm_stats;
    197   1.65       scw 	LIST_ENTRY(pmap)	pm_list;
    198   1.65       scw };
    199   1.65       scw 
    200  1.106    martin /*
    201  1.106    martin  * Physical / virtual address structure. In a number of places (particularly
    202  1.106    martin  * during bootstrapping) we need to keep track of the physical and virtual
    203  1.106    martin  * addresses of various pages
    204  1.106    martin  */
    205  1.106    martin typedef struct pv_addr {
    206  1.106    martin 	SLIST_ENTRY(pv_addr) pv_list;
    207  1.106    martin 	paddr_t pv_pa;
    208  1.106    martin 	vaddr_t pv_va;
    209  1.106    martin 	vsize_t pv_size;
    210  1.106    martin 	uint8_t pv_cache;
    211  1.106    martin 	uint8_t pv_prot;
    212  1.106    martin } pv_addr_t;
    213  1.106    martin typedef SLIST_HEAD(, pv_addr) pv_addrqh_t;
    214  1.106    martin 
    215   1.85      matt extern pv_addrqh_t pmap_freeq;
    216  1.102      matt extern pv_addr_t kernelstack;
    217  1.102      matt extern pv_addr_t abtstack;
    218  1.102      matt extern pv_addr_t fiqstack;
    219  1.102      matt extern pv_addr_t irqstack;
    220  1.102      matt extern pv_addr_t undstack;
    221  1.103      matt extern pv_addr_t idlestack;
    222   1.85      matt extern pv_addr_t systempage;
    223   1.85      matt extern pv_addr_t kernel_l1pt;
    224    1.1   reinoud 
    225    1.1   reinoud /*
    226   1.24   thorpej  * Determine various modes for PTEs (user vs. kernel, cacheable
    227   1.24   thorpej  * vs. non-cacheable).
    228   1.24   thorpej  */
    229   1.24   thorpej #define	PTE_KERNEL	0
    230   1.24   thorpej #define	PTE_USER	1
    231   1.24   thorpej #define	PTE_NOCACHE	0
    232   1.24   thorpej #define	PTE_CACHE	1
    233   1.65       scw #define	PTE_PAGETABLE	2
    234   1.24   thorpej 
    235   1.24   thorpej /*
    236   1.43   thorpej  * Flags that indicate attributes of pages or mappings of pages.
    237   1.43   thorpej  *
    238   1.43   thorpej  * The PVF_MOD and PVF_REF flags are stored in the mdpage for each
    239   1.43   thorpej  * page.  PVF_WIRED, PVF_WRITE, and PVF_NC are kept in individual
    240   1.43   thorpej  * pv_entry's for each page.  They live in the same "namespace" so
    241   1.43   thorpej  * that we can clear multiple attributes at a time.
    242   1.43   thorpej  *
    243   1.43   thorpej  * Note the "non-cacheable" flag generally means the page has
    244   1.43   thorpej  * multiple mappings in a given address space.
    245   1.43   thorpej  */
    246   1.43   thorpej #define	PVF_MOD		0x01		/* page is modified */
    247   1.43   thorpej #define	PVF_REF		0x02		/* page is referenced */
    248   1.43   thorpej #define	PVF_WIRED	0x04		/* mapping is wired */
    249   1.43   thorpej #define	PVF_WRITE	0x08		/* mapping is writable */
    250   1.56   thorpej #define	PVF_EXEC	0x10		/* mapping is executable */
    251   1.90      matt #ifdef PMAP_CACHE_VIVT
    252   1.65       scw #define	PVF_UNC		0x20		/* mapping is 'user' non-cacheable */
    253   1.65       scw #define	PVF_KNC		0x40		/* mapping is 'kernel' non-cacheable */
    254   1.90      matt #define	PVF_NC		(PVF_UNC|PVF_KNC)
    255   1.90      matt #endif
    256   1.90      matt #ifdef PMAP_CACHE_VIPT
    257   1.90      matt #define	PVF_NC		0x20		/* mapping is 'kernel' non-cacheable */
    258   1.90      matt #define	PVF_MULTCLR	0x40		/* mapping is multi-colored */
    259   1.90      matt #endif
    260   1.85      matt #define	PVF_COLORED	0x80		/* page has or had a color */
    261   1.85      matt #define	PVF_KENTRY	0x0100		/* page entered via pmap_kenter_pa */
    262   1.86      matt #define	PVF_KMPAGE	0x0200		/* page is used for kmem */
    263   1.87      matt #define	PVF_DIRTY	0x0400		/* page may have dirty cache lines */
    264   1.88      matt #define	PVF_KMOD	0x0800		/* unmanaged page is modified  */
    265   1.88      matt #define	PVF_KWRITE	(PVF_KENTRY|PVF_WRITE)
    266   1.88      matt #define	PVF_DMOD	(PVF_MOD|PVF_KMOD|PVF_KMPAGE)
    267   1.43   thorpej 
    268   1.43   thorpej /*
    269    1.1   reinoud  * Commonly referenced structures
    270    1.1   reinoud  */
    271    1.4      matt extern int		pmap_debug_level; /* Only exists if PMAP_DEBUG */
    272    1.1   reinoud 
    273    1.1   reinoud /*
    274    1.1   reinoud  * Macros that we need to export
    275    1.1   reinoud  */
    276    1.1   reinoud #define	pmap_resident_count(pmap)	((pmap)->pm_stats.resident_count)
    277    1.1   reinoud #define	pmap_wired_count(pmap)		((pmap)->pm_stats.wired_count)
    278   1.31   thorpej 
    279   1.43   thorpej #define	pmap_is_modified(pg)	\
    280   1.43   thorpej 	(((pg)->mdpage.pvh_attrs & PVF_MOD) != 0)
    281   1.43   thorpej #define	pmap_is_referenced(pg)	\
    282   1.43   thorpej 	(((pg)->mdpage.pvh_attrs & PVF_REF) != 0)
    283   1.96  uebayasi #define	pmap_is_page_colored_p(md)	\
    284   1.96  uebayasi 	(((md)->pvh_attrs & PVF_COLORED) != 0)
    285   1.41   thorpej 
    286   1.41   thorpej #define	pmap_copy(dp, sp, da, l, sa)	/* nothing */
    287   1.60       chs 
    288   1.35   thorpej #define pmap_phys_address(ppn)		(arm_ptob((ppn)))
    289   1.98  macallan u_int arm32_mmap_flags(paddr_t);
    290   1.98  macallan #define ARM32_MMAP_WRITECOMBINE	0x40000000
    291   1.98  macallan #define ARM32_MMAP_CACHEABLE		0x20000000
    292   1.98  macallan #define pmap_mmap_flags(ppn)			arm32_mmap_flags(ppn)
    293    1.1   reinoud 
    294    1.1   reinoud /*
    295    1.1   reinoud  * Functions that we need to export
    296    1.1   reinoud  */
    297   1.39   thorpej void	pmap_procwr(struct proc *, vaddr_t, int);
    298   1.65       scw void	pmap_remove_all(pmap_t);
    299   1.80   thorpej bool	pmap_extract(pmap_t, vaddr_t, paddr_t *);
    300   1.39   thorpej 
    301    1.1   reinoud #define	PMAP_NEED_PROCWR
    302   1.29     chris #define PMAP_GROWKERNEL		/* turn on pmap_growkernel interface */
    303   1.92   thorpej #define	PMAP_ENABLE_PMAP_KMPAGE	/* enable the PMAP_KMPAGE flag */
    304    1.4      matt 
    305   1.95  jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
    306   1.85      matt #define	PMAP_PREFER(hint, vap, sz, td)	pmap_prefer((hint), (vap), (td))
    307   1.85      matt void	pmap_prefer(vaddr_t, vaddr_t *, int);
    308   1.85      matt #endif
    309   1.85      matt 
    310   1.85      matt void	pmap_icache_sync_range(pmap_t, vaddr_t, vaddr_t);
    311   1.85      matt 
    312   1.39   thorpej /* Functions we use internally. */
    313   1.85      matt #ifdef PMAP_STEAL_MEMORY
    314   1.85      matt void	pmap_boot_pagealloc(psize_t, psize_t, psize_t, pv_addr_t *);
    315   1.85      matt void	pmap_boot_pageadd(pv_addr_t *);
    316   1.85      matt vaddr_t	pmap_steal_memory(vsize_t, vaddr_t *, vaddr_t *);
    317   1.85      matt #endif
    318   1.85      matt void	pmap_bootstrap(vaddr_t, vaddr_t);
    319   1.65       scw 
    320   1.78       scw void	pmap_do_remove(pmap_t, vaddr_t, vaddr_t, int);
    321   1.70       scw int	pmap_fault_fixup(pmap_t, vaddr_t, vm_prot_t, int);
    322   1.80   thorpej bool	pmap_get_pde_pte(pmap_t, vaddr_t, pd_entry_t **, pt_entry_t **);
    323   1.80   thorpej bool	pmap_get_pde(pmap_t, vaddr_t, pd_entry_t **);
    324   1.65       scw void	pmap_set_pcb_pagedir(pmap_t, struct pcb *);
    325   1.65       scw 
    326   1.65       scw void	pmap_debug(int);
    327   1.39   thorpej void	pmap_postinit(void);
    328   1.42   thorpej 
    329   1.42   thorpej void	vector_page_setprot(int);
    330   1.24   thorpej 
    331   1.73   thorpej const struct pmap_devmap *pmap_devmap_find_pa(paddr_t, psize_t);
    332   1.73   thorpej const struct pmap_devmap *pmap_devmap_find_va(vaddr_t, vsize_t);
    333   1.73   thorpej 
    334   1.24   thorpej /* Bootstrapping routines. */
    335   1.24   thorpej void	pmap_map_section(vaddr_t, vaddr_t, paddr_t, int, int);
    336   1.25   thorpej void	pmap_map_entry(vaddr_t, vaddr_t, paddr_t, int, int);
    337   1.28   thorpej vsize_t	pmap_map_chunk(vaddr_t, vaddr_t, paddr_t, vsize_t, int, int);
    338   1.28   thorpej void	pmap_link_l2pt(vaddr_t, vaddr_t, pv_addr_t *);
    339   1.73   thorpej void	pmap_devmap_bootstrap(vaddr_t, const struct pmap_devmap *);
    340   1.74   thorpej void	pmap_devmap_register(const struct pmap_devmap *);
    341   1.13     chris 
    342   1.13     chris /*
    343   1.13     chris  * Special page zero routine for use by the idle loop (no cache cleans).
    344   1.13     chris  */
    345   1.80   thorpej bool	pmap_pageidlezero(paddr_t);
    346   1.13     chris #define PMAP_PAGEIDLEZERO(pa)	pmap_pageidlezero((pa))
    347    1.1   reinoud 
    348   1.29     chris /*
    349   1.84     chris  * used by dumpsys to record the PA of the L1 table
    350   1.84     chris  */
    351   1.84     chris uint32_t pmap_kernel_L1_addr(void);
    352   1.84     chris /*
    353   1.29     chris  * The current top of kernel VM
    354   1.29     chris  */
    355   1.29     chris extern vaddr_t	pmap_curmaxkvaddr;
    356    1.1   reinoud 
    357    1.1   reinoud /*
    358    1.1   reinoud  * Useful macros and constants
    359    1.1   reinoud  */
    360   1.59   thorpej 
    361   1.65       scw /* Virtual address to page table entry */
    362   1.79     perry static inline pt_entry_t *
    363   1.65       scw vtopte(vaddr_t va)
    364   1.65       scw {
    365   1.65       scw 	pd_entry_t *pdep;
    366   1.65       scw 	pt_entry_t *ptep;
    367   1.65       scw 
    368   1.81   thorpej 	if (pmap_get_pde_pte(pmap_kernel(), va, &pdep, &ptep) == false)
    369   1.65       scw 		return (NULL);
    370   1.65       scw 	return (ptep);
    371   1.65       scw }
    372   1.65       scw 
    373   1.65       scw /*
    374   1.65       scw  * Virtual address to physical address
    375   1.65       scw  */
    376   1.79     perry static inline paddr_t
    377   1.65       scw vtophys(vaddr_t va)
    378   1.65       scw {
    379   1.65       scw 	paddr_t pa;
    380   1.65       scw 
    381   1.81   thorpej 	if (pmap_extract(pmap_kernel(), va, &pa) == false)
    382   1.65       scw 		return (0);	/* XXXSCW: Panic? */
    383   1.65       scw 
    384   1.65       scw 	return (pa);
    385   1.65       scw }
    386   1.65       scw 
    387   1.65       scw /*
    388   1.65       scw  * The new pmap ensures that page-tables are always mapping Write-Thru.
    389   1.65       scw  * Thus, on some platforms we can run fast and loose and avoid syncing PTEs
    390   1.65       scw  * on every change.
    391   1.65       scw  *
    392   1.69   thorpej  * Unfortunately, not all CPUs have a write-through cache mode.  So we
    393   1.69   thorpej  * define PMAP_NEEDS_PTE_SYNC for C code to conditionally do PTE syncs,
    394   1.69   thorpej  * and if there is the chance for PTE syncs to be needed, we define
    395   1.69   thorpej  * PMAP_INCLUDE_PTE_SYNC so e.g. assembly code can include (and run)
    396   1.69   thorpej  * the code.
    397   1.69   thorpej  */
    398   1.69   thorpej extern int pmap_needs_pte_sync;
    399   1.69   thorpej #if defined(_KERNEL_OPT)
    400   1.69   thorpej /*
    401   1.69   thorpej  * StrongARM SA-1 caches do not have a write-through mode.  So, on these,
    402   1.69   thorpej  * we need to do PTE syncs.  If only SA-1 is configured, then evaluate
    403   1.69   thorpej  * this at compile time.
    404   1.69   thorpej  */
    405   1.95  jmcneill #if (ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7 != 0) && (ARM_NMMUS == 1)
    406  1.104      matt #define	PMAP_INCLUDE_PTE_SYNC
    407  1.104      matt #if (ARM_MMU_V7 > 0)
    408  1.104      matt #define	PMAP_NEEDS_PTE_SYNC	1
    409  1.104      matt #else
    410   1.69   thorpej #define	PMAP_NEEDS_PTE_SYNC	1
    411  1.104      matt #endif
    412   1.69   thorpej #elif (ARM_MMU_SA1 == 0)
    413   1.69   thorpej #define	PMAP_NEEDS_PTE_SYNC	0
    414   1.69   thorpej #endif
    415   1.69   thorpej #endif /* _KERNEL_OPT */
    416   1.69   thorpej 
    417   1.69   thorpej /*
    418   1.69   thorpej  * Provide a fallback in case we were not able to determine it at
    419   1.69   thorpej  * compile-time.
    420   1.65       scw  */
    421   1.69   thorpej #ifndef PMAP_NEEDS_PTE_SYNC
    422   1.69   thorpej #define	PMAP_NEEDS_PTE_SYNC	pmap_needs_pte_sync
    423   1.69   thorpej #define	PMAP_INCLUDE_PTE_SYNC
    424   1.69   thorpej #endif
    425   1.65       scw 
    426  1.104      matt static inline void
    427  1.104      matt pmap_ptesync(pt_entry_t *ptep, size_t cnt)
    428  1.104      matt {
    429  1.104      matt 	if (PMAP_NEEDS_PTE_SYNC)
    430  1.104      matt 		cpu_dcache_wb_range((vaddr_t)ptep, cnt * sizeof(pt_entry_t));
    431  1.104      matt #if ARM_MMU_V7 > 0
    432  1.104      matt 	__asm("dsb");
    433  1.104      matt #endif
    434  1.104      matt }
    435   1.69   thorpej 
    436  1.104      matt #define	PTE_SYNC(ptep)			pmap_ptesync((ptep), 1)
    437  1.104      matt #define	PTE_SYNC_RANGE(ptep, cnt)	pmap_ptesync((ptep), (cnt))
    438   1.65       scw 
    439   1.36   thorpej #define	l1pte_valid(pde)	((pde) != 0)
    440   1.44   thorpej #define	l1pte_section_p(pde)	(((pde) & L1_TYPE_MASK) == L1_TYPE_S)
    441  1.104      matt #define	l1pte_supersection_p(pde) (l1pte_section_p(pde)	\
    442  1.104      matt 				&& ((pde) & L1_S_V6_SUPER) != 0)
    443   1.44   thorpej #define	l1pte_page_p(pde)	(((pde) & L1_TYPE_MASK) == L1_TYPE_C)
    444   1.44   thorpej #define	l1pte_fpage_p(pde)	(((pde) & L1_TYPE_MASK) == L1_TYPE_F)
    445   1.36   thorpej 
    446   1.65       scw #define l2pte_index(v)		(((v) & L2_ADDR_BITS) >> L2_S_SHIFT)
    447   1.85      matt #define	l2pte_valid(pte)	(((pte) & L2_TYPE_MASK) != L2_TYPE_INV)
    448   1.44   thorpej #define	l2pte_pa(pte)		((pte) & L2_S_FRAME)
    449   1.77       scw #define l2pte_minidata(pte)	(((pte) & \
    450   1.85      matt 				 (L2_B | L2_C | L2_XS_T_TEX(TEX_XSCALE_X)))\
    451   1.85      matt 				 == (L2_C | L2_XS_T_TEX(TEX_XSCALE_X)))
    452   1.35   thorpej 
    453    1.1   reinoud /* L1 and L2 page table macros */
    454   1.36   thorpej #define pmap_pde_v(pde)		l1pte_valid(*(pde))
    455   1.36   thorpej #define pmap_pde_section(pde)	l1pte_section_p(*(pde))
    456  1.107      matt #define pmap_pde_supersection(pde)	l1pte_supersection_p(*(pde))
    457   1.36   thorpej #define pmap_pde_page(pde)	l1pte_page_p(*(pde))
    458   1.36   thorpej #define pmap_pde_fpage(pde)	l1pte_fpage_p(*(pde))
    459   1.16  rearnsha 
    460   1.36   thorpej #define	pmap_pte_v(pte)		l2pte_valid(*(pte))
    461   1.36   thorpej #define	pmap_pte_pa(pte)	l2pte_pa(*(pte))
    462   1.35   thorpej 
    463    1.1   reinoud /* Size of the kernel part of the L1 page table */
    464    1.1   reinoud #define KERNEL_PD_SIZE	\
    465   1.44   thorpej 	(L1_TABLE_SIZE - (KERNEL_BASE >> L1_S_SHIFT) * sizeof(pd_entry_t))
    466   1.20       chs 
    467   1.46   thorpej /************************* ARM MMU configuration *****************************/
    468   1.46   thorpej 
    469   1.95  jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
    470   1.51   thorpej void	pmap_copy_page_generic(paddr_t, paddr_t);
    471   1.51   thorpej void	pmap_zero_page_generic(paddr_t);
    472   1.51   thorpej 
    473   1.46   thorpej void	pmap_pte_init_generic(void);
    474   1.69   thorpej #if defined(CPU_ARM8)
    475   1.69   thorpej void	pmap_pte_init_arm8(void);
    476   1.69   thorpej #endif
    477   1.46   thorpej #if defined(CPU_ARM9)
    478   1.46   thorpej void	pmap_pte_init_arm9(void);
    479   1.46   thorpej #endif /* CPU_ARM9 */
    480   1.76  rearnsha #if defined(CPU_ARM10)
    481   1.76  rearnsha void	pmap_pte_init_arm10(void);
    482   1.76  rearnsha #endif /* CPU_ARM10 */
    483  1.103      matt #if defined(CPU_ARM11)	/* ARM_MMU_V6 */
    484   1.94  uebayasi void	pmap_pte_init_arm11(void);
    485   1.94  uebayasi #endif /* CPU_ARM11 */
    486  1.103      matt #if defined(CPU_ARM11MPCORE)	/* ARM_MMU_V6 */
    487   1.99       bsh void	pmap_pte_init_arm11mpcore(void);
    488   1.99       bsh #endif
    489  1.103      matt #if ARM_MMU_V7 == 1
    490  1.103      matt void	pmap_pte_init_armv7(void);
    491  1.103      matt #endif /* ARM_MMU_V7 */
    492   1.69   thorpej #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0 */
    493   1.69   thorpej 
    494   1.69   thorpej #if ARM_MMU_SA1 == 1
    495   1.69   thorpej void	pmap_pte_init_sa1(void);
    496   1.69   thorpej #endif /* ARM_MMU_SA1 == 1 */
    497   1.46   thorpej 
    498   1.52   thorpej #if ARM_MMU_XSCALE == 1
    499   1.51   thorpej void	pmap_copy_page_xscale(paddr_t, paddr_t);
    500   1.51   thorpej void	pmap_zero_page_xscale(paddr_t);
    501   1.51   thorpej 
    502   1.46   thorpej void	pmap_pte_init_xscale(void);
    503   1.50   thorpej 
    504   1.50   thorpej void	xscale_setup_minidata(vaddr_t, vaddr_t, paddr_t);
    505   1.77       scw 
    506   1.77       scw #define	PMAP_UAREA(va)		pmap_uarea(va)
    507   1.77       scw void	pmap_uarea(vaddr_t);
    508   1.52   thorpej #endif /* ARM_MMU_XSCALE == 1 */
    509   1.46   thorpej 
    510   1.49   thorpej extern pt_entry_t		pte_l1_s_cache_mode;
    511   1.49   thorpej extern pt_entry_t		pte_l1_s_cache_mask;
    512   1.49   thorpej 
    513   1.49   thorpej extern pt_entry_t		pte_l2_l_cache_mode;
    514   1.49   thorpej extern pt_entry_t		pte_l2_l_cache_mask;
    515   1.49   thorpej 
    516   1.49   thorpej extern pt_entry_t		pte_l2_s_cache_mode;
    517   1.49   thorpej extern pt_entry_t		pte_l2_s_cache_mask;
    518   1.46   thorpej 
    519   1.65       scw extern pt_entry_t		pte_l1_s_cache_mode_pt;
    520   1.65       scw extern pt_entry_t		pte_l2_l_cache_mode_pt;
    521   1.65       scw extern pt_entry_t		pte_l2_s_cache_mode_pt;
    522   1.65       scw 
    523   1.98  macallan extern pt_entry_t		pte_l1_s_wc_mode;
    524   1.98  macallan extern pt_entry_t		pte_l2_l_wc_mode;
    525   1.98  macallan extern pt_entry_t		pte_l2_s_wc_mode;
    526   1.98  macallan 
    527   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_u;
    528   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_w;
    529   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_ro;
    530   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_mask;
    531   1.95  jmcneill 
    532   1.46   thorpej extern pt_entry_t		pte_l2_s_prot_u;
    533   1.46   thorpej extern pt_entry_t		pte_l2_s_prot_w;
    534   1.95  jmcneill extern pt_entry_t		pte_l2_s_prot_ro;
    535   1.46   thorpej extern pt_entry_t		pte_l2_s_prot_mask;
    536   1.95  jmcneill 
    537   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_u;
    538   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_w;
    539   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_ro;
    540   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_mask;
    541   1.95  jmcneill 
    542  1.103      matt extern pt_entry_t		pte_l1_ss_proto;
    543   1.46   thorpej extern pt_entry_t		pte_l1_s_proto;
    544   1.46   thorpej extern pt_entry_t		pte_l1_c_proto;
    545   1.46   thorpej extern pt_entry_t		pte_l2_s_proto;
    546   1.46   thorpej 
    547   1.51   thorpej extern void (*pmap_copy_page_func)(paddr_t, paddr_t);
    548   1.51   thorpej extern void (*pmap_zero_page_func)(paddr_t);
    549   1.75       bsh 
    550   1.75       bsh #endif /* !_LOCORE */
    551   1.51   thorpej 
    552   1.46   thorpej /*****************************************************************************/
    553   1.46   thorpej 
    554   1.20       chs /*
    555   1.65       scw  * Definitions for MMU domains
    556   1.65       scw  */
    557  1.103      matt #define	PMAP_DOMAINS		15	/* 15 'user' domains (1-15) */
    558  1.103      matt #define	PMAP_DOMAIN_KERNEL	0	/* The kernel uses domain #0 */
    559   1.45   thorpej 
    560   1.45   thorpej /*
    561   1.45   thorpej  * These macros define the various bit masks in the PTE.
    562   1.45   thorpej  *
    563   1.45   thorpej  * We use these macros since we use different bits on different processor
    564   1.45   thorpej  * models.
    565   1.45   thorpej  */
    566   1.95  jmcneill #define	L1_S_PROT_U_generic	(L1_S_AP(AP_U))
    567   1.95  jmcneill #define	L1_S_PROT_W_generic	(L1_S_AP(AP_W))
    568   1.95  jmcneill #define	L1_S_PROT_RO_generic	(0)
    569   1.95  jmcneill #define	L1_S_PROT_MASK_generic	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    570   1.95  jmcneill 
    571   1.95  jmcneill #define	L1_S_PROT_U_xscale	(L1_S_AP(AP_U))
    572   1.95  jmcneill #define	L1_S_PROT_W_xscale	(L1_S_AP(AP_W))
    573   1.95  jmcneill #define	L1_S_PROT_RO_xscale	(0)
    574   1.95  jmcneill #define	L1_S_PROT_MASK_xscale	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    575   1.95  jmcneill 
    576   1.99       bsh #define	L1_S_PROT_U_armv6	(L1_S_AP(AP_R) | L1_S_AP(AP_U))
    577   1.99       bsh #define	L1_S_PROT_W_armv6	(L1_S_AP(AP_W))
    578   1.99       bsh #define	L1_S_PROT_RO_armv6	(L1_S_AP(AP_R) | L1_S_AP(AP_RO))
    579   1.99       bsh #define	L1_S_PROT_MASK_armv6	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    580   1.99       bsh 
    581   1.95  jmcneill #define	L1_S_PROT_U_armv7	(L1_S_AP(AP_R) | L1_S_AP(AP_U))
    582   1.95  jmcneill #define	L1_S_PROT_W_armv7	(L1_S_AP(AP_W))
    583   1.95  jmcneill #define	L1_S_PROT_RO_armv7	(L1_S_AP(AP_R) | L1_S_AP(AP_RO))
    584   1.95  jmcneill #define	L1_S_PROT_MASK_armv7	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    585   1.45   thorpej 
    586   1.49   thorpej #define	L1_S_CACHE_MASK_generic	(L1_S_B|L1_S_C)
    587   1.85      matt #define	L1_S_CACHE_MASK_xscale	(L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_XSCALE_X))
    588   1.99       bsh #define	L1_S_CACHE_MASK_armv6	(L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_ARMV6_TEX))
    589   1.95  jmcneill #define	L1_S_CACHE_MASK_armv7	(L1_S_B|L1_S_C)
    590   1.45   thorpej 
    591   1.95  jmcneill #define	L2_L_PROT_U_generic	(L2_AP(AP_U))
    592   1.95  jmcneill #define	L2_L_PROT_W_generic	(L2_AP(AP_W))
    593   1.95  jmcneill #define	L2_L_PROT_RO_generic	(0)
    594   1.95  jmcneill #define	L2_L_PROT_MASK_generic	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    595   1.95  jmcneill 
    596   1.95  jmcneill #define	L2_L_PROT_U_xscale	(L2_AP(AP_U))
    597   1.95  jmcneill #define	L2_L_PROT_W_xscale	(L2_AP(AP_W))
    598   1.95  jmcneill #define	L2_L_PROT_RO_xscale	(0)
    599   1.95  jmcneill #define	L2_L_PROT_MASK_xscale	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    600   1.95  jmcneill 
    601   1.99       bsh #define	L2_L_PROT_U_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_U))
    602   1.99       bsh #define	L2_L_PROT_W_armv6n	(L2_AP0(AP_W))
    603   1.99       bsh #define	L2_L_PROT_RO_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    604   1.99       bsh #define	L2_L_PROT_MASK_armv6n	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    605   1.99       bsh 
    606   1.95  jmcneill #define	L2_L_PROT_U_armv7	(L2_AP0(AP_R) | L2_AP0(AP_U))
    607   1.95  jmcneill #define	L2_L_PROT_W_armv7	(L2_AP0(AP_W))
    608   1.95  jmcneill #define	L2_L_PROT_RO_armv7	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    609   1.95  jmcneill #define	L2_L_PROT_MASK_armv7	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    610   1.45   thorpej 
    611   1.49   thorpej #define	L2_L_CACHE_MASK_generic	(L2_B|L2_C)
    612   1.85      matt #define	L2_L_CACHE_MASK_xscale	(L2_B|L2_C|L2_XS_L_TEX(TEX_XSCALE_X))
    613   1.99       bsh #define	L2_L_CACHE_MASK_armv6	(L2_B|L2_C|L2_V6_L_TEX(TEX_ARMV6_TEX))
    614   1.95  jmcneill #define	L2_L_CACHE_MASK_armv7	(L2_B|L2_C)
    615   1.49   thorpej 
    616   1.46   thorpej #define	L2_S_PROT_U_generic	(L2_AP(AP_U))
    617   1.46   thorpej #define	L2_S_PROT_W_generic	(L2_AP(AP_W))
    618   1.95  jmcneill #define	L2_S_PROT_RO_generic	(0)
    619   1.95  jmcneill #define	L2_S_PROT_MASK_generic	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    620   1.46   thorpej 
    621   1.48   thorpej #define	L2_S_PROT_U_xscale	(L2_AP0(AP_U))
    622   1.48   thorpej #define	L2_S_PROT_W_xscale	(L2_AP0(AP_W))
    623   1.95  jmcneill #define	L2_S_PROT_RO_xscale	(0)
    624   1.95  jmcneill #define	L2_S_PROT_MASK_xscale	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    625   1.95  jmcneill 
    626   1.99       bsh #define	L2_S_PROT_U_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_U))
    627   1.99       bsh #define	L2_S_PROT_W_armv6n	(L2_AP0(AP_W))
    628   1.99       bsh #define	L2_S_PROT_RO_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    629   1.99       bsh #define	L2_S_PROT_MASK_armv6n	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    630   1.99       bsh 
    631   1.95  jmcneill #define	L2_S_PROT_U_armv7	(L2_AP0(AP_R) | L2_AP0(AP_U))
    632   1.95  jmcneill #define	L2_S_PROT_W_armv7	(L2_AP0(AP_W))
    633   1.95  jmcneill #define	L2_S_PROT_RO_armv7	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    634   1.95  jmcneill #define	L2_S_PROT_MASK_armv7	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    635   1.46   thorpej 
    636   1.49   thorpej #define	L2_S_CACHE_MASK_generic	(L2_B|L2_C)
    637   1.85      matt #define	L2_S_CACHE_MASK_xscale	(L2_B|L2_C|L2_XS_T_TEX(TEX_XSCALE_X))
    638   1.99       bsh #define	L2_XS_CACHE_MASK_armv6	(L2_B|L2_C|L2_V6_XS_TEX(TEX_ARMV6_TEX))
    639   1.99       bsh #define	L2_S_CACHE_MASK_armv6n	L2_XS_CACHE_MASK_armv6
    640   1.99       bsh #ifdef	ARMV6_EXTENDED_SMALL_PAGE
    641   1.99       bsh #define	L2_S_CACHE_MASK_armv6c	L2_XS_CACHE_MASK_armv6
    642   1.99       bsh #else
    643   1.99       bsh #define	L2_S_CACHE_MASK_armv6c	L2_S_CACHE_MASK_generic
    644   1.99       bsh #endif
    645   1.95  jmcneill #define	L2_S_CACHE_MASK_armv7	(L2_B|L2_C)
    646   1.46   thorpej 
    647   1.99       bsh 
    648   1.46   thorpej #define	L1_S_PROTO_generic	(L1_TYPE_S | L1_S_IMP)
    649   1.47   thorpej #define	L1_S_PROTO_xscale	(L1_TYPE_S)
    650   1.99       bsh #define	L1_S_PROTO_armv6	(L1_TYPE_S)
    651   1.95  jmcneill #define	L1_S_PROTO_armv7	(L1_TYPE_S)
    652   1.46   thorpej 
    653  1.103      matt #define	L1_SS_PROTO_generic	0
    654  1.103      matt #define	L1_SS_PROTO_xscale	0
    655  1.103      matt #define	L1_SS_PROTO_armv6	(L1_TYPE_S | L1_S_V6_SS)
    656  1.103      matt #define	L1_SS_PROTO_armv7	(L1_TYPE_S | L1_S_V6_SS)
    657  1.103      matt 
    658   1.46   thorpej #define	L1_C_PROTO_generic	(L1_TYPE_C | L1_C_IMP2)
    659   1.47   thorpej #define	L1_C_PROTO_xscale	(L1_TYPE_C)
    660   1.99       bsh #define	L1_C_PROTO_armv6	(L1_TYPE_C)
    661   1.95  jmcneill #define	L1_C_PROTO_armv7	(L1_TYPE_C)
    662   1.46   thorpej 
    663   1.46   thorpej #define	L2_L_PROTO		(L2_TYPE_L)
    664   1.46   thorpej 
    665   1.46   thorpej #define	L2_S_PROTO_generic	(L2_TYPE_S)
    666   1.85      matt #define	L2_S_PROTO_xscale	(L2_TYPE_XS)
    667   1.99       bsh #ifdef	ARMV6_EXTENDED_SMALL_PAGE
    668   1.99       bsh #define	L2_S_PROTO_armv6c	(L2_TYPE_XS)    /* XP=0, extended small page */
    669   1.99       bsh #else
    670   1.99       bsh #define	L2_S_PROTO_armv6c	(L2_TYPE_S)	/* XP=0, subpage APs */
    671   1.99       bsh #endif
    672   1.99       bsh #define	L2_S_PROTO_armv6n	(L2_TYPE_S)	/* with XP=1 */
    673   1.95  jmcneill #define	L2_S_PROTO_armv7	(L2_TYPE_S)
    674   1.45   thorpej 
    675   1.46   thorpej /*
    676   1.46   thorpej  * User-visible names for the ones that vary with MMU class.
    677   1.46   thorpej  */
    678   1.46   thorpej 
    679   1.46   thorpej #if ARM_NMMUS > 1
    680   1.46   thorpej /* More than one MMU class configured; use variables. */
    681   1.95  jmcneill #define	L1_S_PROT_U		pte_l1_s_prot_u
    682   1.95  jmcneill #define	L1_S_PROT_W		pte_l1_s_prot_w
    683   1.95  jmcneill #define	L1_S_PROT_RO		pte_l1_s_prot_ro
    684   1.95  jmcneill #define	L1_S_PROT_MASK		pte_l1_s_prot_mask
    685   1.95  jmcneill 
    686   1.46   thorpej #define	L2_S_PROT_U		pte_l2_s_prot_u
    687   1.46   thorpej #define	L2_S_PROT_W		pte_l2_s_prot_w
    688   1.95  jmcneill #define	L2_S_PROT_RO		pte_l2_s_prot_ro
    689   1.46   thorpej #define	L2_S_PROT_MASK		pte_l2_s_prot_mask
    690   1.46   thorpej 
    691   1.95  jmcneill #define	L2_L_PROT_U		pte_l2_l_prot_u
    692   1.95  jmcneill #define	L2_L_PROT_W		pte_l2_l_prot_w
    693   1.95  jmcneill #define	L2_L_PROT_RO		pte_l2_l_prot_ro
    694   1.95  jmcneill #define	L2_L_PROT_MASK		pte_l2_l_prot_mask
    695   1.95  jmcneill 
    696   1.49   thorpej #define	L1_S_CACHE_MASK		pte_l1_s_cache_mask
    697   1.49   thorpej #define	L2_L_CACHE_MASK		pte_l2_l_cache_mask
    698   1.49   thorpej #define	L2_S_CACHE_MASK		pte_l2_s_cache_mask
    699   1.49   thorpej 
    700  1.103      matt #define	L1_SS_PROTO		pte_l1_ss_proto
    701   1.46   thorpej #define	L1_S_PROTO		pte_l1_s_proto
    702   1.46   thorpej #define	L1_C_PROTO		pte_l1_c_proto
    703   1.46   thorpej #define	L2_S_PROTO		pte_l2_s_proto
    704   1.51   thorpej 
    705   1.51   thorpej #define	pmap_copy_page(s, d)	(*pmap_copy_page_func)((s), (d))
    706   1.51   thorpej #define	pmap_zero_page(d)	(*pmap_zero_page_func)((d))
    707   1.99       bsh #elif (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0
    708   1.99       bsh #define	L1_S_PROT_U		L1_S_PROT_U_generic
    709   1.99       bsh #define	L1_S_PROT_W		L1_S_PROT_W_generic
    710   1.99       bsh #define	L1_S_PROT_RO		L1_S_PROT_RO_generic
    711   1.99       bsh #define	L1_S_PROT_MASK		L1_S_PROT_MASK_generic
    712   1.99       bsh 
    713   1.99       bsh #define	L2_S_PROT_U		L2_S_PROT_U_generic
    714   1.99       bsh #define	L2_S_PROT_W		L2_S_PROT_W_generic
    715   1.99       bsh #define	L2_S_PROT_RO		L2_S_PROT_RO_generic
    716   1.99       bsh #define	L2_S_PROT_MASK		L2_S_PROT_MASK_generic
    717   1.99       bsh 
    718   1.99       bsh #define	L2_L_PROT_U		L2_L_PROT_U_generic
    719   1.99       bsh #define	L2_L_PROT_W		L2_L_PROT_W_generic
    720   1.99       bsh #define	L2_L_PROT_RO		L2_L_PROT_RO_generic
    721   1.99       bsh #define	L2_L_PROT_MASK		L2_L_PROT_MASK_generic
    722   1.99       bsh 
    723   1.99       bsh #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_generic
    724   1.99       bsh #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_generic
    725   1.99       bsh #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_generic
    726   1.99       bsh 
    727  1.103      matt #define	L1_SS_PROTO		L1_SS_PROTO_generic
    728   1.99       bsh #define	L1_S_PROTO		L1_S_PROTO_generic
    729   1.99       bsh #define	L1_C_PROTO		L1_C_PROTO_generic
    730   1.99       bsh #define	L2_S_PROTO		L2_S_PROTO_generic
    731   1.99       bsh 
    732   1.99       bsh #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
    733   1.99       bsh #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
    734   1.99       bsh #elif ARM_MMU_V6N != 0
    735   1.99       bsh #define	L1_S_PROT_U		L1_S_PROT_U_armv6
    736   1.99       bsh #define	L1_S_PROT_W		L1_S_PROT_W_armv6
    737   1.99       bsh #define	L1_S_PROT_RO		L1_S_PROT_RO_armv6
    738   1.99       bsh #define	L1_S_PROT_MASK		L1_S_PROT_MASK_armv6
    739   1.99       bsh 
    740   1.99       bsh #define	L2_S_PROT_U		L2_S_PROT_U_armv6n
    741   1.99       bsh #define	L2_S_PROT_W		L2_S_PROT_W_armv6n
    742   1.99       bsh #define	L2_S_PROT_RO		L2_S_PROT_RO_armv6n
    743   1.99       bsh #define	L2_S_PROT_MASK		L2_S_PROT_MASK_armv6n
    744   1.99       bsh 
    745   1.99       bsh #define	L2_L_PROT_U		L2_L_PROT_U_armv6n
    746   1.99       bsh #define	L2_L_PROT_W		L2_L_PROT_W_armv6n
    747   1.99       bsh #define	L2_L_PROT_RO		L2_L_PROT_RO_armv6n
    748   1.99       bsh #define	L2_L_PROT_MASK		L2_L_PROT_MASK_armv6n
    749   1.99       bsh 
    750   1.99       bsh #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_armv6
    751   1.99       bsh #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_armv6
    752   1.99       bsh #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_armv6n
    753   1.99       bsh 
    754   1.99       bsh /* These prototypes make writeable mappings, while the other MMU types
    755   1.99       bsh  * make read-only mappings. */
    756  1.103      matt #define	L1_SS_PROTO		L1_SS_PROTO_armv6
    757   1.99       bsh #define	L1_S_PROTO		L1_S_PROTO_armv6
    758   1.99       bsh #define	L1_C_PROTO		L1_C_PROTO_armv6
    759   1.99       bsh #define	L2_S_PROTO		L2_S_PROTO_armv6n
    760   1.99       bsh 
    761   1.99       bsh #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
    762   1.99       bsh #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
    763   1.99       bsh #elif ARM_MMU_V6C != 0
    764   1.95  jmcneill #define	L1_S_PROT_U		L1_S_PROT_U_generic
    765   1.95  jmcneill #define	L1_S_PROT_W		L1_S_PROT_W_generic
    766   1.95  jmcneill #define	L1_S_PROT_RO		L1_S_PROT_RO_generic
    767   1.95  jmcneill #define	L1_S_PROT_MASK		L1_S_PROT_MASK_generic
    768   1.95  jmcneill 
    769   1.46   thorpej #define	L2_S_PROT_U		L2_S_PROT_U_generic
    770   1.46   thorpej #define	L2_S_PROT_W		L2_S_PROT_W_generic
    771   1.95  jmcneill #define	L2_S_PROT_RO		L2_S_PROT_RO_generic
    772   1.46   thorpej #define	L2_S_PROT_MASK		L2_S_PROT_MASK_generic
    773   1.46   thorpej 
    774   1.95  jmcneill #define	L2_L_PROT_U		L2_L_PROT_U_generic
    775   1.95  jmcneill #define	L2_L_PROT_W		L2_L_PROT_W_generic
    776   1.95  jmcneill #define	L2_L_PROT_RO		L2_L_PROT_RO_generic
    777   1.95  jmcneill #define	L2_L_PROT_MASK		L2_L_PROT_MASK_generic
    778   1.95  jmcneill 
    779   1.49   thorpej #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_generic
    780   1.49   thorpej #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_generic
    781   1.49   thorpej #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_generic
    782   1.49   thorpej 
    783  1.103      matt #define	L1_SS_PROTO		L1_SS_PROTO_generic
    784   1.46   thorpej #define	L1_S_PROTO		L1_S_PROTO_generic
    785   1.46   thorpej #define	L1_C_PROTO		L1_C_PROTO_generic
    786   1.46   thorpej #define	L2_S_PROTO		L2_S_PROTO_generic
    787   1.51   thorpej 
    788   1.51   thorpej #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
    789   1.51   thorpej #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
    790   1.46   thorpej #elif ARM_MMU_XSCALE == 1
    791   1.95  jmcneill #define	L1_S_PROT_U		L1_S_PROT_U_generic
    792   1.95  jmcneill #define	L1_S_PROT_W		L1_S_PROT_W_generic
    793   1.95  jmcneill #define	L1_S_PROT_RO		L1_S_PROT_RO_generic
    794   1.95  jmcneill #define	L1_S_PROT_MASK		L1_S_PROT_MASK_generic
    795   1.95  jmcneill 
    796   1.46   thorpej #define	L2_S_PROT_U		L2_S_PROT_U_xscale
    797   1.46   thorpej #define	L2_S_PROT_W		L2_S_PROT_W_xscale
    798   1.95  jmcneill #define	L2_S_PROT_RO		L2_S_PROT_RO_xscale
    799   1.46   thorpej #define	L2_S_PROT_MASK		L2_S_PROT_MASK_xscale
    800   1.49   thorpej 
    801   1.95  jmcneill #define	L2_L_PROT_U		L2_L_PROT_U_generic
    802   1.95  jmcneill #define	L2_L_PROT_W		L2_L_PROT_W_generic
    803   1.95  jmcneill #define	L2_L_PROT_RO		L2_L_PROT_RO_generic
    804   1.95  jmcneill #define	L2_L_PROT_MASK		L2_L_PROT_MASK_generic
    805   1.95  jmcneill 
    806   1.49   thorpej #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_xscale
    807   1.49   thorpej #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_xscale
    808   1.49   thorpej #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_xscale
    809   1.46   thorpej 
    810  1.103      matt #define	L1_SS_PROTO		L1_SS_PROTO_xscale
    811   1.46   thorpej #define	L1_S_PROTO		L1_S_PROTO_xscale
    812   1.46   thorpej #define	L1_C_PROTO		L1_C_PROTO_xscale
    813   1.46   thorpej #define	L2_S_PROTO		L2_S_PROTO_xscale
    814   1.51   thorpej 
    815   1.51   thorpej #define	pmap_copy_page(s, d)	pmap_copy_page_xscale((s), (d))
    816   1.51   thorpej #define	pmap_zero_page(d)	pmap_zero_page_xscale((d))
    817   1.95  jmcneill #elif ARM_MMU_V7 == 1
    818   1.95  jmcneill #define	L1_S_PROT_U		L1_S_PROT_U_armv7
    819   1.95  jmcneill #define	L1_S_PROT_W		L1_S_PROT_W_armv7
    820   1.95  jmcneill #define	L1_S_PROT_RO		L1_S_PROT_RO_armv7
    821   1.95  jmcneill #define	L1_S_PROT_MASK		L1_S_PROT_MASK_armv7
    822   1.95  jmcneill 
    823   1.95  jmcneill #define	L2_S_PROT_U		L2_S_PROT_U_armv7
    824   1.95  jmcneill #define	L2_S_PROT_W		L2_S_PROT_W_armv7
    825   1.95  jmcneill #define	L2_S_PROT_RO		L2_S_PROT_RO_armv7
    826   1.95  jmcneill #define	L2_S_PROT_MASK		L2_S_PROT_MASK_armv7
    827   1.95  jmcneill 
    828   1.95  jmcneill #define	L2_L_PROT_U		L2_L_PROT_U_armv7
    829   1.95  jmcneill #define	L2_L_PROT_W		L2_L_PROT_W_armv7
    830   1.95  jmcneill #define	L2_L_PROT_RO		L2_L_PROT_RO_armv7
    831   1.95  jmcneill #define	L2_L_PROT_MASK		L2_L_PROT_MASK_armv7
    832   1.95  jmcneill 
    833   1.95  jmcneill #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_armv7
    834   1.95  jmcneill #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_armv7
    835   1.95  jmcneill #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_armv7
    836   1.95  jmcneill 
    837   1.95  jmcneill /* These prototypes make writeable mappings, while the other MMU types
    838   1.95  jmcneill  * make read-only mappings. */
    839  1.103      matt #define	L1_SS_PROTO		L1_SS_PROTO_armv7
    840   1.95  jmcneill #define	L1_S_PROTO		L1_S_PROTO_armv7
    841   1.95  jmcneill #define	L1_C_PROTO		L1_C_PROTO_armv7
    842   1.95  jmcneill #define	L2_S_PROTO		L2_S_PROTO_armv7
    843   1.95  jmcneill 
    844   1.95  jmcneill #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
    845   1.95  jmcneill #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
    846   1.46   thorpej #endif /* ARM_NMMUS > 1 */
    847   1.20       chs 
    848   1.45   thorpej /*
    849   1.95  jmcneill  * Macros to set and query the write permission on page descriptors.
    850   1.95  jmcneill  */
    851   1.95  jmcneill #define l1pte_set_writable(pte)	(((pte) & ~L1_S_PROT_RO) | L1_S_PROT_W)
    852   1.95  jmcneill #define l1pte_set_readonly(pte)	(((pte) & ~L1_S_PROT_W) | L1_S_PROT_RO)
    853   1.95  jmcneill #define l2pte_set_writable(pte)	(((pte) & ~L2_S_PROT_RO) | L2_S_PROT_W)
    854   1.95  jmcneill #define l2pte_set_readonly(pte)	(((pte) & ~L2_S_PROT_W) | L2_S_PROT_RO)
    855   1.95  jmcneill 
    856   1.95  jmcneill #define l2pte_writable_p(pte)	(((pte) & L2_S_PROT_W) == L2_S_PROT_W && \
    857   1.95  jmcneill 				 (L2_S_PROT_RO == 0 || \
    858   1.95  jmcneill 				  ((pte) & L2_S_PROT_RO) != L2_S_PROT_RO))
    859   1.95  jmcneill 
    860   1.95  jmcneill /*
    861   1.45   thorpej  * These macros return various bits based on kernel/user and protection.
    862   1.45   thorpej  * Note that the compiler will usually fold these at compile time.
    863   1.45   thorpej  */
    864   1.45   thorpej #define	L1_S_PROT(ku, pr)	((((ku) == PTE_USER) ? L1_S_PROT_U : 0) | \
    865   1.95  jmcneill 				 (((pr) & VM_PROT_WRITE) ? L1_S_PROT_W : L1_S_PROT_RO))
    866   1.45   thorpej 
    867   1.45   thorpej #define	L2_L_PROT(ku, pr)	((((ku) == PTE_USER) ? L2_L_PROT_U : 0) | \
    868   1.95  jmcneill 				 (((pr) & VM_PROT_WRITE) ? L2_L_PROT_W : L2_L_PROT_RO))
    869   1.45   thorpej 
    870   1.45   thorpej #define	L2_S_PROT(ku, pr)	((((ku) == PTE_USER) ? L2_S_PROT_U : 0) | \
    871   1.95  jmcneill 				 (((pr) & VM_PROT_WRITE) ? L2_S_PROT_W : L2_S_PROT_RO))
    872   1.66   thorpej 
    873   1.66   thorpej /*
    874  1.103      matt  * Macros to test if a mapping is mappable with an L1 SuperSection,
    875  1.103      matt  * L1 Section, or an L2 Large Page mapping.
    876   1.66   thorpej  */
    877  1.103      matt #define	L1_SS_MAPPABLE_P(va, pa, size)					\
    878  1.103      matt 	((((va) | (pa)) & L1_SS_OFFSET) == 0 && (size) >= L1_SS_SIZE)
    879  1.103      matt 
    880   1.66   thorpej #define	L1_S_MAPPABLE_P(va, pa, size)					\
    881   1.66   thorpej 	((((va) | (pa)) & L1_S_OFFSET) == 0 && (size) >= L1_S_SIZE)
    882   1.66   thorpej 
    883   1.67   thorpej #define	L2_L_MAPPABLE_P(va, pa, size)					\
    884   1.68   thorpej 	((((va) | (pa)) & L2_L_OFFSET) == 0 && (size) >= L2_L_SIZE)
    885   1.64   thorpej 
    886   1.64   thorpej /*
    887   1.64   thorpej  * Hooks for the pool allocator.
    888   1.64   thorpej  */
    889   1.64   thorpej #define	POOL_VTOPHYS(va)	vtophys((vaddr_t) (va))
    890   1.18   thorpej 
    891   1.97  uebayasi #ifndef _LOCORE
    892   1.97  uebayasi 
    893   1.97  uebayasi /*
    894   1.97  uebayasi  * pmap-specific data store in the vm_page structure.
    895   1.97  uebayasi  */
    896   1.97  uebayasi #define	__HAVE_VM_PAGE_MD
    897   1.97  uebayasi struct vm_page_md {
    898   1.97  uebayasi 	SLIST_HEAD(,pv_entry) pvh_list;		/* pv_entry list */
    899   1.97  uebayasi 	int pvh_attrs;				/* page attributes */
    900   1.97  uebayasi 	u_int uro_mappings;
    901   1.97  uebayasi 	u_int urw_mappings;
    902   1.97  uebayasi 	union {
    903   1.97  uebayasi 		u_short s_mappings[2];	/* Assume kernel count <= 65535 */
    904   1.97  uebayasi 		u_int i_mappings;
    905   1.97  uebayasi 	} k_u;
    906   1.97  uebayasi #define	kro_mappings	k_u.s_mappings[0]
    907   1.97  uebayasi #define	krw_mappings	k_u.s_mappings[1]
    908   1.97  uebayasi #define	k_mappings	k_u.i_mappings
    909   1.97  uebayasi };
    910   1.97  uebayasi 
    911   1.97  uebayasi /*
    912   1.97  uebayasi  * Set the default color of each page.
    913   1.97  uebayasi  */
    914   1.97  uebayasi #if ARM_MMU_V6 > 0
    915   1.97  uebayasi #define	VM_MDPAGE_PVH_ATTRS_INIT(pg) \
    916   1.97  uebayasi 	(pg)->mdpage.pvh_attrs = (pg)->phys_addr & arm_cache_prefer_mask
    917   1.97  uebayasi #else
    918   1.97  uebayasi #define	VM_MDPAGE_PVH_ATTRS_INIT(pg) \
    919   1.97  uebayasi 	(pg)->mdpage.pvh_attrs = 0
    920   1.97  uebayasi #endif
    921   1.97  uebayasi 
    922   1.97  uebayasi #define	VM_MDPAGE_INIT(pg)						\
    923   1.97  uebayasi do {									\
    924   1.97  uebayasi 	SLIST_INIT(&(pg)->mdpage.pvh_list);				\
    925   1.97  uebayasi 	VM_MDPAGE_PVH_ATTRS_INIT(pg);					\
    926   1.97  uebayasi 	(pg)->mdpage.uro_mappings = 0;					\
    927   1.97  uebayasi 	(pg)->mdpage.urw_mappings = 0;					\
    928   1.97  uebayasi 	(pg)->mdpage.k_mappings = 0;					\
    929   1.97  uebayasi } while (/*CONSTCOND*/0)
    930   1.97  uebayasi 
    931   1.97  uebayasi #endif /* !_LOCORE */
    932   1.97  uebayasi 
    933   1.18   thorpej #endif /* _KERNEL */
    934    1.1   reinoud 
    935    1.1   reinoud #endif	/* _ARM32_PMAP_H_ */
    936