Home | History | Annotate | Line # | Download | only in arm32
pmap.h revision 1.139
      1  1.139     skrll /*	$NetBSD: pmap.h,v 1.139 2015/05/12 07:07:16 skrll Exp $	*/
      2   1.46   thorpej 
      3   1.46   thorpej /*
      4   1.65       scw  * Copyright (c) 2002, 2003 Wasabi Systems, Inc.
      5   1.46   thorpej  * All rights reserved.
      6   1.46   thorpej  *
      7   1.65       scw  * Written by Jason R. Thorpe & Steve C. Woodford for Wasabi Systems, Inc.
      8   1.46   thorpej  *
      9   1.46   thorpej  * Redistribution and use in source and binary forms, with or without
     10   1.46   thorpej  * modification, are permitted provided that the following conditions
     11   1.46   thorpej  * are met:
     12   1.46   thorpej  * 1. Redistributions of source code must retain the above copyright
     13   1.46   thorpej  *    notice, this list of conditions and the following disclaimer.
     14   1.46   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.46   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16   1.46   thorpej  *    documentation and/or other materials provided with the distribution.
     17   1.46   thorpej  * 3. All advertising materials mentioning features or use of this software
     18   1.46   thorpej  *    must display the following acknowledgement:
     19   1.46   thorpej  *	This product includes software developed for the NetBSD Project by
     20   1.46   thorpej  *	Wasabi Systems, Inc.
     21   1.46   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22   1.46   thorpej  *    or promote products derived from this software without specific prior
     23   1.46   thorpej  *    written permission.
     24   1.46   thorpej  *
     25   1.46   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26   1.46   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.46   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.46   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29   1.46   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.46   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.46   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.46   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.46   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.46   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.46   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36   1.46   thorpej  */
     37    1.1   reinoud 
     38    1.1   reinoud /*
     39    1.1   reinoud  * Copyright (c) 1994,1995 Mark Brinicombe.
     40    1.1   reinoud  * All rights reserved.
     41    1.1   reinoud  *
     42    1.1   reinoud  * Redistribution and use in source and binary forms, with or without
     43    1.1   reinoud  * modification, are permitted provided that the following conditions
     44    1.1   reinoud  * are met:
     45    1.1   reinoud  * 1. Redistributions of source code must retain the above copyright
     46    1.1   reinoud  *    notice, this list of conditions and the following disclaimer.
     47    1.1   reinoud  * 2. Redistributions in binary form must reproduce the above copyright
     48    1.1   reinoud  *    notice, this list of conditions and the following disclaimer in the
     49    1.1   reinoud  *    documentation and/or other materials provided with the distribution.
     50    1.1   reinoud  * 3. All advertising materials mentioning features or use of this software
     51    1.1   reinoud  *    must display the following acknowledgement:
     52    1.1   reinoud  *	This product includes software developed by Mark Brinicombe
     53    1.1   reinoud  * 4. The name of the author may not be used to endorse or promote products
     54    1.1   reinoud  *    derived from this software without specific prior written permission.
     55    1.1   reinoud  *
     56    1.1   reinoud  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     57    1.1   reinoud  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     58    1.1   reinoud  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     59    1.1   reinoud  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     60    1.1   reinoud  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     61    1.1   reinoud  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     62    1.1   reinoud  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     63    1.1   reinoud  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     64    1.1   reinoud  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     65    1.1   reinoud  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     66    1.1   reinoud  */
     67    1.1   reinoud 
     68    1.1   reinoud #ifndef	_ARM32_PMAP_H_
     69    1.1   reinoud #define	_ARM32_PMAP_H_
     70    1.1   reinoud 
     71   1.18   thorpej #ifdef _KERNEL
     72   1.18   thorpej 
     73   1.52   thorpej #include <arm/cpuconf.h>
     74   1.75       bsh #include <arm/arm32/pte.h>
     75   1.75       bsh #ifndef _LOCORE
     76   1.85      matt #if defined(_KERNEL_OPT)
     77   1.85      matt #include "opt_arm32_pmap.h"
     78  1.136     skrll #include "opt_multiprocessor.h"
     79   1.85      matt #endif
     80   1.19   thorpej #include <arm/cpufunc.h>
     81  1.138     joerg #include <arm/locore.h>
     82   1.12     chris #include <uvm/uvm_object.h>
     83   1.75       bsh #endif
     84    1.1   reinoud 
     85  1.124      matt #ifdef ARM_MMU_EXTENDED
     86  1.124      matt #define PMAP_TLB_MAX			1
     87  1.124      matt #define PMAP_TLB_HWPAGEWALKER		1
     88  1.126      matt #if PMAP_TLB_MAX > 1
     89  1.133     ozaki #define PMAP_NEED_TLB_SHOOTDOWN		1
     90  1.126      matt #endif
     91  1.126      matt #define PMAP_TLB_FLUSH_ASID_ON_RESET	(arm_has_tlbiasid_p)
     92  1.124      matt #define PMAP_TLB_NUM_PIDS		256
     93  1.124      matt #define cpu_set_tlb_info(ci, ti)        ((void)((ci)->ci_tlb_info = (ti)))
     94  1.124      matt #if PMAP_TLB_MAX > 1
     95  1.124      matt #define cpu_tlb_info(ci)		((ci)->ci_tlb_info)
     96  1.124      matt #else
     97  1.124      matt #define cpu_tlb_info(ci)		(&pmap_tlb0_info)
     98  1.124      matt #endif
     99  1.124      matt #define pmap_md_tlb_asid_max()		(PMAP_TLB_NUM_PIDS - 1)
    100  1.124      matt #include <uvm/pmap/tlb.h>
    101  1.124      matt #include <uvm/pmap/pmap_tlb.h>
    102  1.124      matt 
    103  1.135     skrll /*
    104  1.124      matt  * If we have an EXTENDED MMU and the address space is split evenly between
    105  1.124      matt  * user and kernel, we can use the TTBR0/TTBR1 to have separate L1 tables for
    106  1.124      matt  * user and kernel address spaces.
    107  1.135     skrll  */
    108  1.128      matt #if (KERNEL_BASE & 0x80000000) == 0
    109  1.128      matt #error ARMv6 or later systems must have a KERNEL_BASE >= 0x80000000
    110  1.135     skrll #endif
    111  1.124      matt #endif  /* ARM_MMU_EXTENDED */
    112  1.124      matt 
    113    1.1   reinoud /*
    114   1.11     chris  * a pmap describes a processes' 4GB virtual address space.  this
    115   1.11     chris  * virtual address space can be broken up into 4096 1MB regions which
    116   1.38   thorpej  * are described by L1 PTEs in the L1 table.
    117   1.11     chris  *
    118   1.38   thorpej  * There is a line drawn at KERNEL_BASE.  Everything below that line
    119   1.38   thorpej  * changes when the VM context is switched.  Everything above that line
    120   1.38   thorpej  * is the same no matter which VM context is running.  This is achieved
    121   1.38   thorpej  * by making the L1 PTEs for those slots above KERNEL_BASE reference
    122   1.38   thorpej  * kernel L2 tables.
    123   1.11     chris  *
    124   1.38   thorpej  * The basic layout of the virtual address space thus looks like this:
    125   1.38   thorpej  *
    126   1.38   thorpej  *	0xffffffff
    127   1.38   thorpej  *	.
    128   1.38   thorpej  *	.
    129   1.38   thorpej  *	.
    130   1.38   thorpej  *	KERNEL_BASE
    131   1.38   thorpej  *	--------------------
    132   1.38   thorpej  *	.
    133   1.38   thorpej  *	.
    134   1.38   thorpej  *	.
    135   1.38   thorpej  *	0x00000000
    136   1.11     chris  */
    137   1.11     chris 
    138   1.65       scw /*
    139   1.65       scw  * The number of L2 descriptor tables which can be tracked by an l2_dtable.
    140   1.65       scw  * A bucket size of 16 provides for 16MB of contiguous virtual address
    141   1.65       scw  * space per l2_dtable. Most processes will, therefore, require only two or
    142   1.65       scw  * three of these to map their whole working set.
    143   1.65       scw  */
    144  1.124      matt #define	L2_BUCKET_XLOG2	(L1_S_SHIFT)
    145  1.124      matt #define L2_BUCKET_XSIZE	(1 << L2_BUCKET_XLOG2)
    146   1.65       scw #define	L2_BUCKET_LOG2	4
    147   1.65       scw #define	L2_BUCKET_SIZE	(1 << L2_BUCKET_LOG2)
    148   1.65       scw 
    149   1.65       scw /*
    150   1.65       scw  * Given the above "L2-descriptors-per-l2_dtable" constant, the number
    151   1.65       scw  * of l2_dtable structures required to track all possible page descriptors
    152   1.65       scw  * mappable by an L1 translation table is given by the following constants:
    153   1.65       scw  */
    154  1.124      matt #define	L2_LOG2		(32 - (L2_BUCKET_XLOG2 + L2_BUCKET_LOG2))
    155   1.65       scw #define	L2_SIZE		(1 << L2_LOG2)
    156   1.65       scw 
    157   1.90      matt /*
    158   1.90      matt  * tell MI code that the cache is virtually-indexed.
    159   1.90      matt  * ARMv6 is physically-tagged but all others are virtually-tagged.
    160   1.90      matt  */
    161   1.95  jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
    162   1.90      matt #define PMAP_CACHE_VIPT
    163   1.90      matt #else
    164   1.90      matt #define PMAP_CACHE_VIVT
    165   1.90      matt #endif
    166   1.90      matt 
    167   1.75       bsh #ifndef _LOCORE
    168   1.75       bsh 
    169  1.124      matt #ifndef PMAP_MMU_EXTENDED
    170   1.65       scw struct l1_ttable;
    171   1.65       scw struct l2_dtable;
    172   1.65       scw 
    173   1.65       scw /*
    174   1.65       scw  * Track cache/tlb occupancy using the following structure
    175   1.65       scw  */
    176   1.65       scw union pmap_cache_state {
    177   1.65       scw 	struct {
    178   1.65       scw 		union {
    179  1.115     skrll 			uint8_t csu_cache_b[2];
    180  1.115     skrll 			uint16_t csu_cache;
    181   1.65       scw 		} cs_cache_u;
    182   1.65       scw 
    183   1.65       scw 		union {
    184  1.115     skrll 			uint8_t csu_tlb_b[2];
    185  1.115     skrll 			uint16_t csu_tlb;
    186   1.65       scw 		} cs_tlb_u;
    187   1.65       scw 	} cs_s;
    188  1.115     skrll 	uint32_t cs_all;
    189   1.65       scw };
    190   1.65       scw #define	cs_cache_id	cs_s.cs_cache_u.csu_cache_b[0]
    191   1.65       scw #define	cs_cache_d	cs_s.cs_cache_u.csu_cache_b[1]
    192   1.65       scw #define	cs_cache	cs_s.cs_cache_u.csu_cache
    193   1.65       scw #define	cs_tlb_id	cs_s.cs_tlb_u.csu_tlb_b[0]
    194   1.65       scw #define	cs_tlb_d	cs_s.cs_tlb_u.csu_tlb_b[1]
    195   1.65       scw #define	cs_tlb		cs_s.cs_tlb_u.csu_tlb
    196   1.65       scw 
    197   1.65       scw /*
    198   1.65       scw  * Assigned to cs_all to force cacheops to work for a particular pmap
    199   1.65       scw  */
    200   1.65       scw #define	PMAP_CACHE_STATE_ALL	0xffffffffu
    201  1.124      matt #endif /* !ARM_MMU_EXTENDED */
    202   1.65       scw 
    203   1.65       scw /*
    204   1.73   thorpej  * This structure is used by machine-dependent code to describe
    205   1.73   thorpej  * static mappings of devices, created at bootstrap time.
    206   1.73   thorpej  */
    207   1.73   thorpej struct pmap_devmap {
    208   1.73   thorpej 	vaddr_t		pd_va;		/* virtual address */
    209   1.73   thorpej 	paddr_t		pd_pa;		/* physical address */
    210   1.73   thorpej 	psize_t		pd_size;	/* size of region */
    211   1.73   thorpej 	vm_prot_t	pd_prot;	/* protection code */
    212   1.73   thorpej 	int		pd_cache;	/* cache attributes */
    213   1.73   thorpej };
    214   1.73   thorpej 
    215   1.73   thorpej /*
    216   1.65       scw  * The pmap structure itself
    217   1.65       scw  */
    218   1.65       scw struct pmap {
    219  1.124      matt 	struct uvm_object	pm_obj;
    220  1.124      matt 	kmutex_t		pm_obj_lock;
    221  1.124      matt #define	pm_lock pm_obj.vmobjlock
    222  1.120      matt #ifndef ARM_HAS_VBAR
    223   1.82       scw 	pd_entry_t		*pm_pl1vec;
    224  1.124      matt 	pd_entry_t		pm_l1vec;
    225  1.120      matt #endif
    226   1.65       scw 	struct l2_dtable	*pm_l2[L2_SIZE];
    227   1.65       scw 	struct pmap_statistics	pm_stats;
    228   1.65       scw 	LIST_ENTRY(pmap)	pm_list;
    229  1.124      matt #ifdef ARM_MMU_EXTENDED
    230  1.124      matt 	pd_entry_t		*pm_l1;
    231  1.124      matt 	paddr_t			pm_l1_pa;
    232  1.124      matt 	bool			pm_remove_all;
    233  1.124      matt #ifdef MULTIPROCESSOR
    234  1.124      matt 	kcpuset_t		*pm_onproc;
    235  1.124      matt 	kcpuset_t		*pm_active;
    236  1.126      matt #if PMAP_TLB_MAX > 1
    237  1.126      matt 	u_int			pm_shootdown_pending;
    238  1.126      matt #endif
    239  1.124      matt #endif
    240  1.126      matt 	struct pmap_asid_info	pm_pai[PMAP_TLB_MAX];
    241  1.124      matt #else
    242  1.124      matt 	struct l1_ttable	*pm_l1;
    243  1.124      matt 	union pmap_cache_state	pm_cstate;
    244  1.124      matt 	uint8_t			pm_domain;
    245  1.124      matt 	bool			pm_activated;
    246  1.124      matt 	bool			pm_remove_all;
    247  1.124      matt #endif
    248  1.124      matt };
    249  1.124      matt 
    250  1.124      matt struct pmap_kernel {
    251  1.124      matt 	struct pmap		kernel_pmap;
    252   1.65       scw };
    253   1.65       scw 
    254  1.106    martin /*
    255  1.106    martin  * Physical / virtual address structure. In a number of places (particularly
    256  1.106    martin  * during bootstrapping) we need to keep track of the physical and virtual
    257  1.106    martin  * addresses of various pages
    258  1.106    martin  */
    259  1.106    martin typedef struct pv_addr {
    260  1.106    martin 	SLIST_ENTRY(pv_addr) pv_list;
    261  1.106    martin 	paddr_t pv_pa;
    262  1.106    martin 	vaddr_t pv_va;
    263  1.106    martin 	vsize_t pv_size;
    264  1.106    martin 	uint8_t pv_cache;
    265  1.106    martin 	uint8_t pv_prot;
    266  1.106    martin } pv_addr_t;
    267  1.106    martin typedef SLIST_HEAD(, pv_addr) pv_addrqh_t;
    268  1.106    martin 
    269   1.85      matt extern pv_addrqh_t pmap_freeq;
    270  1.102      matt extern pv_addr_t kernelstack;
    271  1.102      matt extern pv_addr_t abtstack;
    272  1.102      matt extern pv_addr_t fiqstack;
    273  1.102      matt extern pv_addr_t irqstack;
    274  1.102      matt extern pv_addr_t undstack;
    275  1.103      matt extern pv_addr_t idlestack;
    276   1.85      matt extern pv_addr_t systempage;
    277   1.85      matt extern pv_addr_t kernel_l1pt;
    278    1.1   reinoud 
    279  1.126      matt #ifdef ARM_MMU_EXTENDED
    280  1.126      matt extern bool arm_has_tlbiasid_p;	/* also in <arm/locore.h> */
    281  1.126      matt #endif
    282  1.126      matt 
    283    1.1   reinoud /*
    284   1.24   thorpej  * Determine various modes for PTEs (user vs. kernel, cacheable
    285   1.24   thorpej  * vs. non-cacheable).
    286   1.24   thorpej  */
    287   1.24   thorpej #define	PTE_KERNEL	0
    288   1.24   thorpej #define	PTE_USER	1
    289   1.24   thorpej #define	PTE_NOCACHE	0
    290   1.24   thorpej #define	PTE_CACHE	1
    291   1.65       scw #define	PTE_PAGETABLE	2
    292   1.24   thorpej 
    293   1.24   thorpej /*
    294   1.43   thorpej  * Flags that indicate attributes of pages or mappings of pages.
    295   1.43   thorpej  *
    296   1.43   thorpej  * The PVF_MOD and PVF_REF flags are stored in the mdpage for each
    297   1.43   thorpej  * page.  PVF_WIRED, PVF_WRITE, and PVF_NC are kept in individual
    298   1.43   thorpej  * pv_entry's for each page.  They live in the same "namespace" so
    299   1.43   thorpej  * that we can clear multiple attributes at a time.
    300   1.43   thorpej  *
    301   1.43   thorpej  * Note the "non-cacheable" flag generally means the page has
    302   1.43   thorpej  * multiple mappings in a given address space.
    303   1.43   thorpej  */
    304   1.43   thorpej #define	PVF_MOD		0x01		/* page is modified */
    305   1.43   thorpej #define	PVF_REF		0x02		/* page is referenced */
    306   1.43   thorpej #define	PVF_WIRED	0x04		/* mapping is wired */
    307   1.43   thorpej #define	PVF_WRITE	0x08		/* mapping is writable */
    308   1.56   thorpej #define	PVF_EXEC	0x10		/* mapping is executable */
    309   1.90      matt #ifdef PMAP_CACHE_VIVT
    310   1.65       scw #define	PVF_UNC		0x20		/* mapping is 'user' non-cacheable */
    311   1.65       scw #define	PVF_KNC		0x40		/* mapping is 'kernel' non-cacheable */
    312   1.90      matt #define	PVF_NC		(PVF_UNC|PVF_KNC)
    313   1.90      matt #endif
    314   1.90      matt #ifdef PMAP_CACHE_VIPT
    315   1.90      matt #define	PVF_NC		0x20		/* mapping is 'kernel' non-cacheable */
    316   1.90      matt #define	PVF_MULTCLR	0x40		/* mapping is multi-colored */
    317   1.90      matt #endif
    318   1.85      matt #define	PVF_COLORED	0x80		/* page has or had a color */
    319   1.85      matt #define	PVF_KENTRY	0x0100		/* page entered via pmap_kenter_pa */
    320   1.86      matt #define	PVF_KMPAGE	0x0200		/* page is used for kmem */
    321   1.87      matt #define	PVF_DIRTY	0x0400		/* page may have dirty cache lines */
    322   1.88      matt #define	PVF_KMOD	0x0800		/* unmanaged page is modified  */
    323   1.88      matt #define	PVF_KWRITE	(PVF_KENTRY|PVF_WRITE)
    324   1.88      matt #define	PVF_DMOD	(PVF_MOD|PVF_KMOD|PVF_KMPAGE)
    325   1.43   thorpej 
    326   1.43   thorpej /*
    327    1.1   reinoud  * Commonly referenced structures
    328    1.1   reinoud  */
    329    1.4      matt extern int		pmap_debug_level; /* Only exists if PMAP_DEBUG */
    330  1.113      matt extern int		arm_poolpage_vmfreelist;
    331    1.1   reinoud 
    332    1.1   reinoud /*
    333    1.1   reinoud  * Macros that we need to export
    334    1.1   reinoud  */
    335    1.1   reinoud #define	pmap_resident_count(pmap)	((pmap)->pm_stats.resident_count)
    336    1.1   reinoud #define	pmap_wired_count(pmap)		((pmap)->pm_stats.wired_count)
    337   1.31   thorpej 
    338   1.43   thorpej #define	pmap_is_modified(pg)	\
    339   1.43   thorpej 	(((pg)->mdpage.pvh_attrs & PVF_MOD) != 0)
    340   1.43   thorpej #define	pmap_is_referenced(pg)	\
    341   1.43   thorpej 	(((pg)->mdpage.pvh_attrs & PVF_REF) != 0)
    342   1.96  uebayasi #define	pmap_is_page_colored_p(md)	\
    343   1.96  uebayasi 	(((md)->pvh_attrs & PVF_COLORED) != 0)
    344   1.41   thorpej 
    345   1.41   thorpej #define	pmap_copy(dp, sp, da, l, sa)	/* nothing */
    346   1.60       chs 
    347   1.35   thorpej #define pmap_phys_address(ppn)		(arm_ptob((ppn)))
    348   1.98  macallan u_int arm32_mmap_flags(paddr_t);
    349  1.137     skrll #define ARM32_MMAP_WRITECOMBINE		0x40000000
    350   1.98  macallan #define ARM32_MMAP_CACHEABLE		0x20000000
    351  1.137     skrll #define pmap_mmap_flags(ppn)		arm32_mmap_flags(ppn)
    352    1.1   reinoud 
    353  1.123      matt #define	PMAP_PTE			0x10000000 /* kenter_pa */
    354  1.123      matt 
    355    1.1   reinoud /*
    356    1.1   reinoud  * Functions that we need to export
    357    1.1   reinoud  */
    358   1.39   thorpej void	pmap_procwr(struct proc *, vaddr_t, int);
    359   1.65       scw void	pmap_remove_all(pmap_t);
    360   1.80   thorpej bool	pmap_extract(pmap_t, vaddr_t, paddr_t *);
    361   1.39   thorpej 
    362    1.1   reinoud #define	PMAP_NEED_PROCWR
    363   1.29     chris #define PMAP_GROWKERNEL		/* turn on pmap_growkernel interface */
    364   1.92   thorpej #define	PMAP_ENABLE_PMAP_KMPAGE	/* enable the PMAP_KMPAGE flag */
    365    1.4      matt 
    366   1.95  jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
    367   1.85      matt #define	PMAP_PREFER(hint, vap, sz, td)	pmap_prefer((hint), (vap), (td))
    368   1.85      matt void	pmap_prefer(vaddr_t, vaddr_t *, int);
    369   1.85      matt #endif
    370   1.85      matt 
    371   1.85      matt void	pmap_icache_sync_range(pmap_t, vaddr_t, vaddr_t);
    372   1.85      matt 
    373   1.39   thorpej /* Functions we use internally. */
    374   1.85      matt #ifdef PMAP_STEAL_MEMORY
    375   1.85      matt void	pmap_boot_pagealloc(psize_t, psize_t, psize_t, pv_addr_t *);
    376   1.85      matt void	pmap_boot_pageadd(pv_addr_t *);
    377   1.85      matt vaddr_t	pmap_steal_memory(vsize_t, vaddr_t *, vaddr_t *);
    378   1.85      matt #endif
    379   1.85      matt void	pmap_bootstrap(vaddr_t, vaddr_t);
    380   1.65       scw 
    381   1.78       scw void	pmap_do_remove(pmap_t, vaddr_t, vaddr_t, int);
    382   1.70       scw int	pmap_fault_fixup(pmap_t, vaddr_t, vm_prot_t, int);
    383  1.124      matt int	pmap_prefetchabt_fixup(void *);
    384   1.80   thorpej bool	pmap_get_pde_pte(pmap_t, vaddr_t, pd_entry_t **, pt_entry_t **);
    385   1.80   thorpej bool	pmap_get_pde(pmap_t, vaddr_t, pd_entry_t **);
    386  1.122      matt struct pcb;
    387   1.65       scw void	pmap_set_pcb_pagedir(pmap_t, struct pcb *);
    388   1.65       scw 
    389   1.65       scw void	pmap_debug(int);
    390   1.39   thorpej void	pmap_postinit(void);
    391   1.42   thorpej 
    392   1.42   thorpej void	vector_page_setprot(int);
    393   1.24   thorpej 
    394   1.73   thorpej const struct pmap_devmap *pmap_devmap_find_pa(paddr_t, psize_t);
    395   1.73   thorpej const struct pmap_devmap *pmap_devmap_find_va(vaddr_t, vsize_t);
    396   1.73   thorpej 
    397   1.24   thorpej /* Bootstrapping routines. */
    398   1.24   thorpej void	pmap_map_section(vaddr_t, vaddr_t, paddr_t, int, int);
    399   1.25   thorpej void	pmap_map_entry(vaddr_t, vaddr_t, paddr_t, int, int);
    400   1.28   thorpej vsize_t	pmap_map_chunk(vaddr_t, vaddr_t, paddr_t, vsize_t, int, int);
    401   1.28   thorpej void	pmap_link_l2pt(vaddr_t, vaddr_t, pv_addr_t *);
    402   1.73   thorpej void	pmap_devmap_bootstrap(vaddr_t, const struct pmap_devmap *);
    403   1.74   thorpej void	pmap_devmap_register(const struct pmap_devmap *);
    404   1.13     chris 
    405   1.13     chris /*
    406  1.135     skrll  * Special page zero routine for use by the idle loop (no cache cleans).
    407   1.13     chris  */
    408   1.80   thorpej bool	pmap_pageidlezero(paddr_t);
    409   1.13     chris #define PMAP_PAGEIDLEZERO(pa)	pmap_pageidlezero((pa))
    410    1.1   reinoud 
    411  1.131      matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
    412  1.131      matt /*
    413  1.131      matt  * For the pmap, this is a more useful way to map a direct mapped page.
    414  1.131      matt  * It returns either the direct-mapped VA or the VA supplied if it can't
    415  1.131      matt  * be direct mapped.
    416  1.131      matt  */
    417  1.131      matt vaddr_t	pmap_direct_mapped_phys(paddr_t, bool *, vaddr_t);
    418  1.131      matt #endif
    419  1.131      matt 
    420   1.29     chris /*
    421   1.84     chris  * used by dumpsys to record the PA of the L1 table
    422   1.84     chris  */
    423   1.84     chris uint32_t pmap_kernel_L1_addr(void);
    424   1.84     chris /*
    425   1.29     chris  * The current top of kernel VM
    426   1.29     chris  */
    427   1.29     chris extern vaddr_t	pmap_curmaxkvaddr;
    428    1.1   reinoud 
    429  1.131      matt #if defined(ARM_MMU_EXTENDED) && defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
    430  1.131      matt /*
    431  1.131      matt  * Starting VA of direct mapped memory (usually KERNEL_BASE).
    432  1.131      matt  */
    433  1.131      matt extern vaddr_t pmap_directbase;
    434  1.131      matt #endif
    435  1.131      matt 
    436    1.1   reinoud /*
    437  1.135     skrll  * Useful macros and constants
    438    1.1   reinoud  */
    439   1.59   thorpej 
    440   1.65       scw /* Virtual address to page table entry */
    441   1.79     perry static inline pt_entry_t *
    442   1.65       scw vtopte(vaddr_t va)
    443   1.65       scw {
    444   1.65       scw 	pd_entry_t *pdep;
    445   1.65       scw 	pt_entry_t *ptep;
    446   1.65       scw 
    447  1.124      matt 	KASSERT(trunc_page(va) == va);
    448  1.124      matt 
    449   1.81   thorpej 	if (pmap_get_pde_pte(pmap_kernel(), va, &pdep, &ptep) == false)
    450   1.65       scw 		return (NULL);
    451   1.65       scw 	return (ptep);
    452   1.65       scw }
    453   1.65       scw 
    454   1.65       scw /*
    455   1.65       scw  * Virtual address to physical address
    456   1.65       scw  */
    457   1.79     perry static inline paddr_t
    458   1.65       scw vtophys(vaddr_t va)
    459   1.65       scw {
    460   1.65       scw 	paddr_t pa;
    461   1.65       scw 
    462   1.81   thorpej 	if (pmap_extract(pmap_kernel(), va, &pa) == false)
    463   1.65       scw 		return (0);	/* XXXSCW: Panic? */
    464   1.65       scw 
    465   1.65       scw 	return (pa);
    466   1.65       scw }
    467   1.65       scw 
    468   1.65       scw /*
    469   1.65       scw  * The new pmap ensures that page-tables are always mapping Write-Thru.
    470   1.65       scw  * Thus, on some platforms we can run fast and loose and avoid syncing PTEs
    471   1.65       scw  * on every change.
    472   1.65       scw  *
    473   1.69   thorpej  * Unfortunately, not all CPUs have a write-through cache mode.  So we
    474   1.69   thorpej  * define PMAP_NEEDS_PTE_SYNC for C code to conditionally do PTE syncs,
    475   1.69   thorpej  * and if there is the chance for PTE syncs to be needed, we define
    476   1.69   thorpej  * PMAP_INCLUDE_PTE_SYNC so e.g. assembly code can include (and run)
    477   1.69   thorpej  * the code.
    478   1.69   thorpej  */
    479   1.69   thorpej extern int pmap_needs_pte_sync;
    480   1.69   thorpej #if defined(_KERNEL_OPT)
    481   1.69   thorpej /*
    482   1.69   thorpej  * StrongARM SA-1 caches do not have a write-through mode.  So, on these,
    483   1.69   thorpej  * we need to do PTE syncs.  If only SA-1 is configured, then evaluate
    484   1.69   thorpej  * this at compile time.
    485   1.69   thorpej  */
    486  1.135     skrll #if (ARM_MMU_SA1 + ARM_MMU_V6 != 0) && (ARM_NMMUS == 1)
    487  1.104      matt #define	PMAP_INCLUDE_PTE_SYNC
    488  1.112      matt #if (ARM_MMU_V6 > 0)
    489  1.109      matt #define	PMAP_NEEDS_PTE_SYNC	1
    490   1.69   thorpej #elif (ARM_MMU_SA1 == 0)
    491   1.69   thorpej #define	PMAP_NEEDS_PTE_SYNC	0
    492   1.69   thorpej #endif
    493  1.112      matt #endif
    494   1.69   thorpej #endif /* _KERNEL_OPT */
    495   1.69   thorpej 
    496   1.69   thorpej /*
    497   1.69   thorpej  * Provide a fallback in case we were not able to determine it at
    498   1.69   thorpej  * compile-time.
    499   1.65       scw  */
    500   1.69   thorpej #ifndef PMAP_NEEDS_PTE_SYNC
    501   1.69   thorpej #define	PMAP_NEEDS_PTE_SYNC	pmap_needs_pte_sync
    502   1.69   thorpej #define	PMAP_INCLUDE_PTE_SYNC
    503   1.69   thorpej #endif
    504   1.65       scw 
    505  1.104      matt static inline void
    506  1.104      matt pmap_ptesync(pt_entry_t *ptep, size_t cnt)
    507  1.104      matt {
    508  1.132      matt 	if (PMAP_NEEDS_PTE_SYNC) {
    509  1.104      matt 		cpu_dcache_wb_range((vaddr_t)ptep, cnt * sizeof(pt_entry_t));
    510  1.132      matt #ifdef SHEEVA_L2_CACHE
    511  1.132      matt 		cpu_sdcache_wb_range((vaddr_t)ptep, -1,
    512  1.132      matt 		    cnt * sizeof(pt_entry_t));
    513  1.132      matt #endif
    514  1.132      matt 	}
    515  1.138     joerg 	arm_dsb();
    516  1.104      matt }
    517   1.69   thorpej 
    518  1.124      matt #define	PDE_SYNC(pdep)			pmap_ptesync((pdep), 1)
    519  1.124      matt #define	PDE_SYNC_RANGE(pdep, cnt)	pmap_ptesync((pdep), (cnt))
    520  1.124      matt #define	PTE_SYNC(ptep)			pmap_ptesync((ptep), PAGE_SIZE / L2_S_SIZE)
    521  1.104      matt #define	PTE_SYNC_RANGE(ptep, cnt)	pmap_ptesync((ptep), (cnt))
    522   1.65       scw 
    523  1.124      matt #define l1pte_valid_p(pde)	((pde) != 0)
    524  1.124      matt #define l1pte_section_p(pde)	(((pde) & L1_TYPE_MASK) == L1_TYPE_S)
    525  1.124      matt #define l1pte_supersection_p(pde) (l1pte_section_p(pde)	\
    526  1.104      matt 				&& ((pde) & L1_S_V6_SUPER) != 0)
    527  1.124      matt #define l1pte_page_p(pde)	(((pde) & L1_TYPE_MASK) == L1_TYPE_C)
    528  1.124      matt #define l1pte_fpage_p(pde)	(((pde) & L1_TYPE_MASK) == L1_TYPE_F)
    529  1.124      matt #define l1pte_pa(pde)		((pde) & L1_C_ADDR_MASK)
    530  1.124      matt #define l1pte_index(v)		((vaddr_t)(v) >> L1_S_SHIFT)
    531  1.124      matt #define l1pte_pgindex(v)	l1pte_index((v) & L1_ADDR_BITS \
    532  1.124      matt 		& ~(PAGE_SIZE * PAGE_SIZE / sizeof(pt_entry_t) - 1))
    533  1.124      matt 
    534  1.124      matt static inline void
    535  1.124      matt l1pte_setone(pt_entry_t *pdep, pt_entry_t pde)
    536  1.124      matt {
    537  1.124      matt 	*pdep = pde;
    538  1.124      matt }
    539   1.36   thorpej 
    540  1.124      matt static inline void
    541  1.124      matt l1pte_set(pt_entry_t *pdep, pt_entry_t pde)
    542  1.124      matt {
    543  1.124      matt 	*pdep = pde;
    544  1.124      matt 	if (l1pte_page_p(pde)) {
    545  1.124      matt 		KASSERTMSG((((uintptr_t)pdep / sizeof(pde)) & (PAGE_SIZE / L2_T_SIZE - 1)) == 0, "%p", pdep);
    546  1.124      matt 		for (size_t k = 1; k < PAGE_SIZE / L2_T_SIZE; k++) {
    547  1.124      matt 			pde += L2_T_SIZE;
    548  1.124      matt 			pdep[k] = pde;
    549  1.124      matt 		}
    550  1.124      matt 	} else if (l1pte_supersection_p(pde)) {
    551  1.124      matt 		KASSERTMSG((((uintptr_t)pdep / sizeof(pde)) & (L1_SS_SIZE / L1_S_SIZE - 1)) == 0, "%p", pdep);
    552  1.124      matt 		for (size_t k = 1; k < L1_SS_SIZE / L1_S_SIZE; k++) {
    553  1.124      matt 			pdep[k] = pde;
    554  1.124      matt 		}
    555  1.124      matt 	}
    556  1.124      matt }
    557  1.124      matt 
    558  1.124      matt #define l2pte_index(v)		((((v) & L2_ADDR_BITS) >> PGSHIFT) << (PGSHIFT-L2_S_SHIFT))
    559  1.124      matt #define l2pte_valid_p(pte)	(((pte) & L2_TYPE_MASK) != L2_TYPE_INV)
    560  1.124      matt #define l2pte_pa(pte)		((pte) & L2_S_FRAME)
    561  1.124      matt #define l1pte_lpage_p(pte)	(((pte) & L2_TYPE_MASK) == L2_TYPE_L)
    562  1.124      matt #define l2pte_minidata_p(pte)	(((pte) & \
    563   1.85      matt 				 (L2_B | L2_C | L2_XS_T_TEX(TEX_XSCALE_X)))\
    564   1.85      matt 				 == (L2_C | L2_XS_T_TEX(TEX_XSCALE_X)))
    565   1.35   thorpej 
    566  1.121      matt static inline void
    567  1.121      matt l2pte_set(pt_entry_t *ptep, pt_entry_t pte, pt_entry_t opte)
    568  1.121      matt {
    569  1.129     skrll 	if (l1pte_lpage_p(pte)) {
    570  1.139     skrll 		KASSERTMSG((((uintptr_t)ptep / sizeof(pte)) & (L2_L_SIZE / L2_S_SIZE - 1)) == 0, "%p", ptep);
    571  1.129     skrll 		for (size_t k = 0; k < L2_L_SIZE / L2_S_SIZE; k++) {
    572  1.129     skrll 			*ptep++ = pte;
    573  1.129     skrll 		}
    574  1.129     skrll 	} else {
    575  1.139     skrll 		KASSERTMSG((((uintptr_t)ptep / sizeof(pte)) & (PAGE_SIZE / L2_S_SIZE - 1)) == 0, "%p", ptep);
    576  1.129     skrll 		for (size_t k = 0; k < PAGE_SIZE / L2_S_SIZE; k++) {
    577  1.129     skrll 			KASSERTMSG(*ptep == opte, "%#x [*%p] != %#x", *ptep, ptep, opte);
    578  1.129     skrll 			*ptep++ = pte;
    579  1.129     skrll 			pte += L2_S_SIZE;
    580  1.129     skrll 			if (opte)
    581  1.129     skrll 				opte += L2_S_SIZE;
    582  1.129     skrll 		}
    583  1.121      matt 	}
    584  1.129     skrll }
    585  1.121      matt 
    586  1.121      matt static inline void
    587  1.121      matt l2pte_reset(pt_entry_t *ptep)
    588  1.121      matt {
    589  1.139     skrll 	KASSERTMSG((((uintptr_t)ptep / sizeof(*ptep)) & (PAGE_SIZE / L2_S_SIZE - 1)) == 0, "%p", ptep);
    590  1.121      matt 	*ptep = 0;
    591  1.121      matt 	for (vsize_t k = 1; k < PAGE_SIZE / L2_S_SIZE; k++) {
    592  1.121      matt 		ptep[k] = 0;
    593  1.121      matt 	}
    594  1.135     skrll }
    595  1.121      matt 
    596    1.1   reinoud /* L1 and L2 page table macros */
    597   1.36   thorpej #define pmap_pde_v(pde)		l1pte_valid(*(pde))
    598   1.36   thorpej #define pmap_pde_section(pde)	l1pte_section_p(*(pde))
    599  1.107      matt #define pmap_pde_supersection(pde)	l1pte_supersection_p(*(pde))
    600   1.36   thorpej #define pmap_pde_page(pde)	l1pte_page_p(*(pde))
    601   1.36   thorpej #define pmap_pde_fpage(pde)	l1pte_fpage_p(*(pde))
    602   1.16  rearnsha 
    603  1.124      matt #define	pmap_pte_v(pte)		l2pte_valid_p(*(pte))
    604   1.36   thorpej #define	pmap_pte_pa(pte)	l2pte_pa(*(pte))
    605   1.35   thorpej 
    606    1.1   reinoud /* Size of the kernel part of the L1 page table */
    607    1.1   reinoud #define KERNEL_PD_SIZE	\
    608   1.44   thorpej 	(L1_TABLE_SIZE - (KERNEL_BASE >> L1_S_SHIFT) * sizeof(pd_entry_t))
    609   1.20       chs 
    610  1.117      matt void	bzero_page(vaddr_t);
    611  1.117      matt void	bcopy_page(vaddr_t, vaddr_t);
    612   1.46   thorpej 
    613  1.116      matt #ifdef FPU_VFP
    614  1.117      matt void	bzero_page_vfp(vaddr_t);
    615  1.117      matt void	bcopy_page_vfp(vaddr_t, vaddr_t);
    616  1.116      matt #endif
    617  1.116      matt 
    618  1.117      matt /************************* ARM MMU configuration *****************************/
    619  1.117      matt 
    620   1.95  jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
    621   1.51   thorpej void	pmap_copy_page_generic(paddr_t, paddr_t);
    622   1.51   thorpej void	pmap_zero_page_generic(paddr_t);
    623   1.51   thorpej 
    624   1.46   thorpej void	pmap_pte_init_generic(void);
    625   1.69   thorpej #if defined(CPU_ARM8)
    626   1.69   thorpej void	pmap_pte_init_arm8(void);
    627   1.69   thorpej #endif
    628   1.46   thorpej #if defined(CPU_ARM9)
    629   1.46   thorpej void	pmap_pte_init_arm9(void);
    630   1.46   thorpej #endif /* CPU_ARM9 */
    631   1.76  rearnsha #if defined(CPU_ARM10)
    632   1.76  rearnsha void	pmap_pte_init_arm10(void);
    633   1.76  rearnsha #endif /* CPU_ARM10 */
    634  1.103      matt #if defined(CPU_ARM11)	/* ARM_MMU_V6 */
    635   1.94  uebayasi void	pmap_pte_init_arm11(void);
    636   1.94  uebayasi #endif /* CPU_ARM11 */
    637  1.103      matt #if defined(CPU_ARM11MPCORE)	/* ARM_MMU_V6 */
    638   1.99       bsh void	pmap_pte_init_arm11mpcore(void);
    639   1.99       bsh #endif
    640  1.103      matt #if ARM_MMU_V7 == 1
    641  1.103      matt void	pmap_pte_init_armv7(void);
    642  1.103      matt #endif /* ARM_MMU_V7 */
    643   1.69   thorpej #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0 */
    644   1.69   thorpej 
    645   1.69   thorpej #if ARM_MMU_SA1 == 1
    646   1.69   thorpej void	pmap_pte_init_sa1(void);
    647   1.69   thorpej #endif /* ARM_MMU_SA1 == 1 */
    648   1.46   thorpej 
    649   1.52   thorpej #if ARM_MMU_XSCALE == 1
    650   1.51   thorpej void	pmap_copy_page_xscale(paddr_t, paddr_t);
    651   1.51   thorpej void	pmap_zero_page_xscale(paddr_t);
    652   1.51   thorpej 
    653   1.46   thorpej void	pmap_pte_init_xscale(void);
    654   1.50   thorpej 
    655   1.50   thorpej void	xscale_setup_minidata(vaddr_t, vaddr_t, paddr_t);
    656   1.77       scw 
    657   1.77       scw #define	PMAP_UAREA(va)		pmap_uarea(va)
    658   1.77       scw void	pmap_uarea(vaddr_t);
    659   1.52   thorpej #endif /* ARM_MMU_XSCALE == 1 */
    660   1.46   thorpej 
    661   1.49   thorpej extern pt_entry_t		pte_l1_s_cache_mode;
    662   1.49   thorpej extern pt_entry_t		pte_l1_s_cache_mask;
    663   1.49   thorpej 
    664   1.49   thorpej extern pt_entry_t		pte_l2_l_cache_mode;
    665   1.49   thorpej extern pt_entry_t		pte_l2_l_cache_mask;
    666   1.49   thorpej 
    667   1.49   thorpej extern pt_entry_t		pte_l2_s_cache_mode;
    668   1.49   thorpej extern pt_entry_t		pte_l2_s_cache_mask;
    669   1.46   thorpej 
    670   1.65       scw extern pt_entry_t		pte_l1_s_cache_mode_pt;
    671   1.65       scw extern pt_entry_t		pte_l2_l_cache_mode_pt;
    672   1.65       scw extern pt_entry_t		pte_l2_s_cache_mode_pt;
    673   1.65       scw 
    674   1.98  macallan extern pt_entry_t		pte_l1_s_wc_mode;
    675   1.98  macallan extern pt_entry_t		pte_l2_l_wc_mode;
    676   1.98  macallan extern pt_entry_t		pte_l2_s_wc_mode;
    677   1.98  macallan 
    678   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_u;
    679   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_w;
    680   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_ro;
    681   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_mask;
    682   1.95  jmcneill 
    683   1.46   thorpej extern pt_entry_t		pte_l2_s_prot_u;
    684   1.46   thorpej extern pt_entry_t		pte_l2_s_prot_w;
    685   1.95  jmcneill extern pt_entry_t		pte_l2_s_prot_ro;
    686   1.46   thorpej extern pt_entry_t		pte_l2_s_prot_mask;
    687   1.95  jmcneill 
    688   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_u;
    689   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_w;
    690   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_ro;
    691   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_mask;
    692   1.95  jmcneill 
    693  1.103      matt extern pt_entry_t		pte_l1_ss_proto;
    694   1.46   thorpej extern pt_entry_t		pte_l1_s_proto;
    695   1.46   thorpej extern pt_entry_t		pte_l1_c_proto;
    696   1.46   thorpej extern pt_entry_t		pte_l2_s_proto;
    697   1.46   thorpej 
    698   1.51   thorpej extern void (*pmap_copy_page_func)(paddr_t, paddr_t);
    699   1.51   thorpej extern void (*pmap_zero_page_func)(paddr_t);
    700   1.75       bsh 
    701   1.75       bsh #endif /* !_LOCORE */
    702   1.51   thorpej 
    703   1.46   thorpej /*****************************************************************************/
    704   1.46   thorpej 
    705  1.124      matt #define	KERNEL_PID		0	/* The kernel uses ASID 0 */
    706  1.124      matt 
    707   1.20       chs /*
    708   1.65       scw  * Definitions for MMU domains
    709   1.65       scw  */
    710  1.103      matt #define	PMAP_DOMAINS		15	/* 15 'user' domains (1-15) */
    711  1.124      matt #define	PMAP_DOMAIN_KERNEL	0	/* The kernel pmap uses domain #0 */
    712  1.124      matt #ifdef ARM_MMU_EXTENDED
    713  1.124      matt #define	PMAP_DOMAIN_USER	1	/* User pmaps use domain #1 */
    714  1.124      matt #endif
    715   1.45   thorpej 
    716   1.45   thorpej /*
    717   1.45   thorpej  * These macros define the various bit masks in the PTE.
    718   1.45   thorpej  *
    719   1.45   thorpej  * We use these macros since we use different bits on different processor
    720   1.45   thorpej  * models.
    721   1.45   thorpej  */
    722   1.95  jmcneill #define	L1_S_PROT_U_generic	(L1_S_AP(AP_U))
    723   1.95  jmcneill #define	L1_S_PROT_W_generic	(L1_S_AP(AP_W))
    724   1.95  jmcneill #define	L1_S_PROT_RO_generic	(0)
    725   1.95  jmcneill #define	L1_S_PROT_MASK_generic	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    726   1.95  jmcneill 
    727   1.95  jmcneill #define	L1_S_PROT_U_xscale	(L1_S_AP(AP_U))
    728   1.95  jmcneill #define	L1_S_PROT_W_xscale	(L1_S_AP(AP_W))
    729   1.95  jmcneill #define	L1_S_PROT_RO_xscale	(0)
    730   1.95  jmcneill #define	L1_S_PROT_MASK_xscale	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    731   1.95  jmcneill 
    732   1.99       bsh #define	L1_S_PROT_U_armv6	(L1_S_AP(AP_R) | L1_S_AP(AP_U))
    733   1.99       bsh #define	L1_S_PROT_W_armv6	(L1_S_AP(AP_W))
    734   1.99       bsh #define	L1_S_PROT_RO_armv6	(L1_S_AP(AP_R) | L1_S_AP(AP_RO))
    735   1.99       bsh #define	L1_S_PROT_MASK_armv6	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    736   1.99       bsh 
    737   1.95  jmcneill #define	L1_S_PROT_U_armv7	(L1_S_AP(AP_R) | L1_S_AP(AP_U))
    738   1.95  jmcneill #define	L1_S_PROT_W_armv7	(L1_S_AP(AP_W))
    739   1.95  jmcneill #define	L1_S_PROT_RO_armv7	(L1_S_AP(AP_R) | L1_S_AP(AP_RO))
    740   1.95  jmcneill #define	L1_S_PROT_MASK_armv7	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    741   1.45   thorpej 
    742   1.49   thorpej #define	L1_S_CACHE_MASK_generic	(L1_S_B|L1_S_C)
    743   1.85      matt #define	L1_S_CACHE_MASK_xscale	(L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_XSCALE_X))
    744   1.99       bsh #define	L1_S_CACHE_MASK_armv6	(L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_ARMV6_TEX))
    745  1.134     skrll #define	L1_S_CACHE_MASK_armv6n	(L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_ARMV6_TEX)|L1_S_V6_S)
    746  1.111      matt #define	L1_S_CACHE_MASK_armv7	(L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_ARMV6_TEX)|L1_S_V6_S)
    747   1.45   thorpej 
    748   1.95  jmcneill #define	L2_L_PROT_U_generic	(L2_AP(AP_U))
    749   1.95  jmcneill #define	L2_L_PROT_W_generic	(L2_AP(AP_W))
    750   1.95  jmcneill #define	L2_L_PROT_RO_generic	(0)
    751   1.95  jmcneill #define	L2_L_PROT_MASK_generic	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    752   1.95  jmcneill 
    753   1.95  jmcneill #define	L2_L_PROT_U_xscale	(L2_AP(AP_U))
    754   1.95  jmcneill #define	L2_L_PROT_W_xscale	(L2_AP(AP_W))
    755   1.95  jmcneill #define	L2_L_PROT_RO_xscale	(0)
    756   1.95  jmcneill #define	L2_L_PROT_MASK_xscale	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    757   1.95  jmcneill 
    758   1.99       bsh #define	L2_L_PROT_U_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_U))
    759   1.99       bsh #define	L2_L_PROT_W_armv6n	(L2_AP0(AP_W))
    760   1.99       bsh #define	L2_L_PROT_RO_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    761   1.99       bsh #define	L2_L_PROT_MASK_armv6n	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    762   1.99       bsh 
    763   1.95  jmcneill #define	L2_L_PROT_U_armv7	(L2_AP0(AP_R) | L2_AP0(AP_U))
    764   1.95  jmcneill #define	L2_L_PROT_W_armv7	(L2_AP0(AP_W))
    765   1.95  jmcneill #define	L2_L_PROT_RO_armv7	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    766   1.95  jmcneill #define	L2_L_PROT_MASK_armv7	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    767   1.45   thorpej 
    768   1.49   thorpej #define	L2_L_CACHE_MASK_generic	(L2_B|L2_C)
    769   1.85      matt #define	L2_L_CACHE_MASK_xscale	(L2_B|L2_C|L2_XS_L_TEX(TEX_XSCALE_X))
    770   1.99       bsh #define	L2_L_CACHE_MASK_armv6	(L2_B|L2_C|L2_V6_L_TEX(TEX_ARMV6_TEX))
    771  1.134     skrll #define	L2_L_CACHE_MASK_armv6n	(L2_B|L2_C|L2_V6_L_TEX(TEX_ARMV6_TEX)|L2_XS_S)
    772  1.111      matt #define	L2_L_CACHE_MASK_armv7	(L2_B|L2_C|L2_V6_L_TEX(TEX_ARMV6_TEX)|L2_XS_S)
    773   1.49   thorpej 
    774   1.46   thorpej #define	L2_S_PROT_U_generic	(L2_AP(AP_U))
    775   1.46   thorpej #define	L2_S_PROT_W_generic	(L2_AP(AP_W))
    776   1.95  jmcneill #define	L2_S_PROT_RO_generic	(0)
    777   1.95  jmcneill #define	L2_S_PROT_MASK_generic	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    778   1.46   thorpej 
    779   1.48   thorpej #define	L2_S_PROT_U_xscale	(L2_AP0(AP_U))
    780   1.48   thorpej #define	L2_S_PROT_W_xscale	(L2_AP0(AP_W))
    781   1.95  jmcneill #define	L2_S_PROT_RO_xscale	(0)
    782   1.95  jmcneill #define	L2_S_PROT_MASK_xscale	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    783   1.95  jmcneill 
    784   1.99       bsh #define	L2_S_PROT_U_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_U))
    785   1.99       bsh #define	L2_S_PROT_W_armv6n	(L2_AP0(AP_W))
    786   1.99       bsh #define	L2_S_PROT_RO_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    787   1.99       bsh #define	L2_S_PROT_MASK_armv6n	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    788   1.99       bsh 
    789   1.95  jmcneill #define	L2_S_PROT_U_armv7	(L2_AP0(AP_R) | L2_AP0(AP_U))
    790   1.95  jmcneill #define	L2_S_PROT_W_armv7	(L2_AP0(AP_W))
    791   1.95  jmcneill #define	L2_S_PROT_RO_armv7	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    792   1.95  jmcneill #define	L2_S_PROT_MASK_armv7	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    793   1.46   thorpej 
    794   1.49   thorpej #define	L2_S_CACHE_MASK_generic	(L2_B|L2_C)
    795   1.85      matt #define	L2_S_CACHE_MASK_xscale	(L2_B|L2_C|L2_XS_T_TEX(TEX_XSCALE_X))
    796   1.99       bsh #define	L2_XS_CACHE_MASK_armv6	(L2_B|L2_C|L2_V6_XS_TEX(TEX_ARMV6_TEX))
    797   1.99       bsh #define	L2_S_CACHE_MASK_armv6n	L2_XS_CACHE_MASK_armv6
    798   1.99       bsh #ifdef	ARMV6_EXTENDED_SMALL_PAGE
    799   1.99       bsh #define	L2_S_CACHE_MASK_armv6c	L2_XS_CACHE_MASK_armv6
    800   1.99       bsh #else
    801   1.99       bsh #define	L2_S_CACHE_MASK_armv6c	L2_S_CACHE_MASK_generic
    802   1.99       bsh #endif
    803  1.111      matt #define	L2_S_CACHE_MASK_armv7	(L2_B|L2_C|L2_V6_XS_TEX(TEX_ARMV6_TEX)|L2_XS_S)
    804   1.46   thorpej 
    805   1.99       bsh 
    806   1.46   thorpej #define	L1_S_PROTO_generic	(L1_TYPE_S | L1_S_IMP)
    807   1.47   thorpej #define	L1_S_PROTO_xscale	(L1_TYPE_S)
    808   1.99       bsh #define	L1_S_PROTO_armv6	(L1_TYPE_S)
    809   1.95  jmcneill #define	L1_S_PROTO_armv7	(L1_TYPE_S)
    810   1.46   thorpej 
    811  1.103      matt #define	L1_SS_PROTO_generic	0
    812  1.103      matt #define	L1_SS_PROTO_xscale	0
    813  1.103      matt #define	L1_SS_PROTO_armv6	(L1_TYPE_S | L1_S_V6_SS)
    814  1.103      matt #define	L1_SS_PROTO_armv7	(L1_TYPE_S | L1_S_V6_SS)
    815  1.103      matt 
    816   1.46   thorpej #define	L1_C_PROTO_generic	(L1_TYPE_C | L1_C_IMP2)
    817   1.47   thorpej #define	L1_C_PROTO_xscale	(L1_TYPE_C)
    818   1.99       bsh #define	L1_C_PROTO_armv6	(L1_TYPE_C)
    819   1.95  jmcneill #define	L1_C_PROTO_armv7	(L1_TYPE_C)
    820   1.46   thorpej 
    821   1.46   thorpej #define	L2_L_PROTO		(L2_TYPE_L)
    822   1.46   thorpej 
    823   1.46   thorpej #define	L2_S_PROTO_generic	(L2_TYPE_S)
    824   1.85      matt #define	L2_S_PROTO_xscale	(L2_TYPE_XS)
    825   1.99       bsh #ifdef	ARMV6_EXTENDED_SMALL_PAGE
    826   1.99       bsh #define	L2_S_PROTO_armv6c	(L2_TYPE_XS)    /* XP=0, extended small page */
    827   1.99       bsh #else
    828   1.99       bsh #define	L2_S_PROTO_armv6c	(L2_TYPE_S)	/* XP=0, subpage APs */
    829   1.99       bsh #endif
    830  1.134     skrll #ifdef ARM_MMU_EXTENDED
    831  1.134     skrll #define	L2_S_PROTO_armv6n	(L2_TYPE_S|L2_XS_XN)
    832  1.134     skrll #else
    833   1.99       bsh #define	L2_S_PROTO_armv6n	(L2_TYPE_S)	/* with XP=1 */
    834  1.134     skrll #endif
    835  1.124      matt #ifdef ARM_MMU_EXTENDED
    836  1.124      matt #define	L2_S_PROTO_armv7	(L2_TYPE_S|L2_XS_XN)
    837  1.124      matt #else
    838   1.95  jmcneill #define	L2_S_PROTO_armv7	(L2_TYPE_S)
    839  1.124      matt #endif
    840   1.45   thorpej 
    841   1.46   thorpej /*
    842   1.46   thorpej  * User-visible names for the ones that vary with MMU class.
    843   1.46   thorpej  */
    844   1.46   thorpej 
    845   1.46   thorpej #if ARM_NMMUS > 1
    846   1.46   thorpej /* More than one MMU class configured; use variables. */
    847   1.95  jmcneill #define	L1_S_PROT_U		pte_l1_s_prot_u
    848   1.95  jmcneill #define	L1_S_PROT_W		pte_l1_s_prot_w
    849   1.95  jmcneill #define	L1_S_PROT_RO		pte_l1_s_prot_ro
    850   1.95  jmcneill #define	L1_S_PROT_MASK		pte_l1_s_prot_mask
    851   1.95  jmcneill 
    852   1.46   thorpej #define	L2_S_PROT_U		pte_l2_s_prot_u
    853   1.46   thorpej #define	L2_S_PROT_W		pte_l2_s_prot_w
    854   1.95  jmcneill #define	L2_S_PROT_RO		pte_l2_s_prot_ro
    855   1.46   thorpej #define	L2_S_PROT_MASK		pte_l2_s_prot_mask
    856   1.46   thorpej 
    857   1.95  jmcneill #define	L2_L_PROT_U		pte_l2_l_prot_u
    858   1.95  jmcneill #define	L2_L_PROT_W		pte_l2_l_prot_w
    859   1.95  jmcneill #define	L2_L_PROT_RO		pte_l2_l_prot_ro
    860   1.95  jmcneill #define	L2_L_PROT_MASK		pte_l2_l_prot_mask
    861   1.95  jmcneill 
    862   1.49   thorpej #define	L1_S_CACHE_MASK		pte_l1_s_cache_mask
    863   1.49   thorpej #define	L2_L_CACHE_MASK		pte_l2_l_cache_mask
    864   1.49   thorpej #define	L2_S_CACHE_MASK		pte_l2_s_cache_mask
    865   1.49   thorpej 
    866  1.103      matt #define	L1_SS_PROTO		pte_l1_ss_proto
    867   1.46   thorpej #define	L1_S_PROTO		pte_l1_s_proto
    868   1.46   thorpej #define	L1_C_PROTO		pte_l1_c_proto
    869   1.46   thorpej #define	L2_S_PROTO		pte_l2_s_proto
    870   1.51   thorpej 
    871   1.51   thorpej #define	pmap_copy_page(s, d)	(*pmap_copy_page_func)((s), (d))
    872   1.51   thorpej #define	pmap_zero_page(d)	(*pmap_zero_page_func)((d))
    873   1.99       bsh #elif (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0
    874   1.99       bsh #define	L1_S_PROT_U		L1_S_PROT_U_generic
    875   1.99       bsh #define	L1_S_PROT_W		L1_S_PROT_W_generic
    876   1.99       bsh #define	L1_S_PROT_RO		L1_S_PROT_RO_generic
    877   1.99       bsh #define	L1_S_PROT_MASK		L1_S_PROT_MASK_generic
    878   1.99       bsh 
    879   1.99       bsh #define	L2_S_PROT_U		L2_S_PROT_U_generic
    880   1.99       bsh #define	L2_S_PROT_W		L2_S_PROT_W_generic
    881   1.99       bsh #define	L2_S_PROT_RO		L2_S_PROT_RO_generic
    882   1.99       bsh #define	L2_S_PROT_MASK		L2_S_PROT_MASK_generic
    883   1.99       bsh 
    884   1.99       bsh #define	L2_L_PROT_U		L2_L_PROT_U_generic
    885   1.99       bsh #define	L2_L_PROT_W		L2_L_PROT_W_generic
    886   1.99       bsh #define	L2_L_PROT_RO		L2_L_PROT_RO_generic
    887   1.99       bsh #define	L2_L_PROT_MASK		L2_L_PROT_MASK_generic
    888   1.99       bsh 
    889   1.99       bsh #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_generic
    890   1.99       bsh #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_generic
    891   1.99       bsh #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_generic
    892   1.99       bsh 
    893  1.103      matt #define	L1_SS_PROTO		L1_SS_PROTO_generic
    894   1.99       bsh #define	L1_S_PROTO		L1_S_PROTO_generic
    895   1.99       bsh #define	L1_C_PROTO		L1_C_PROTO_generic
    896   1.99       bsh #define	L2_S_PROTO		L2_S_PROTO_generic
    897   1.99       bsh 
    898   1.99       bsh #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
    899   1.99       bsh #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
    900   1.99       bsh #elif ARM_MMU_V6N != 0
    901   1.99       bsh #define	L1_S_PROT_U		L1_S_PROT_U_armv6
    902   1.99       bsh #define	L1_S_PROT_W		L1_S_PROT_W_armv6
    903   1.99       bsh #define	L1_S_PROT_RO		L1_S_PROT_RO_armv6
    904   1.99       bsh #define	L1_S_PROT_MASK		L1_S_PROT_MASK_armv6
    905   1.99       bsh 
    906   1.99       bsh #define	L2_S_PROT_U		L2_S_PROT_U_armv6n
    907   1.99       bsh #define	L2_S_PROT_W		L2_S_PROT_W_armv6n
    908   1.99       bsh #define	L2_S_PROT_RO		L2_S_PROT_RO_armv6n
    909   1.99       bsh #define	L2_S_PROT_MASK		L2_S_PROT_MASK_armv6n
    910   1.99       bsh 
    911   1.99       bsh #define	L2_L_PROT_U		L2_L_PROT_U_armv6n
    912   1.99       bsh #define	L2_L_PROT_W		L2_L_PROT_W_armv6n
    913   1.99       bsh #define	L2_L_PROT_RO		L2_L_PROT_RO_armv6n
    914   1.99       bsh #define	L2_L_PROT_MASK		L2_L_PROT_MASK_armv6n
    915   1.99       bsh 
    916  1.134     skrll #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_armv6n
    917  1.134     skrll #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_armv6n
    918   1.99       bsh #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_armv6n
    919   1.99       bsh 
    920   1.99       bsh /* These prototypes make writeable mappings, while the other MMU types
    921   1.99       bsh  * make read-only mappings. */
    922  1.103      matt #define	L1_SS_PROTO		L1_SS_PROTO_armv6
    923   1.99       bsh #define	L1_S_PROTO		L1_S_PROTO_armv6
    924   1.99       bsh #define	L1_C_PROTO		L1_C_PROTO_armv6
    925   1.99       bsh #define	L2_S_PROTO		L2_S_PROTO_armv6n
    926   1.99       bsh 
    927   1.99       bsh #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
    928   1.99       bsh #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
    929   1.99       bsh #elif ARM_MMU_V6C != 0
    930   1.95  jmcneill #define	L1_S_PROT_U		L1_S_PROT_U_generic
    931   1.95  jmcneill #define	L1_S_PROT_W		L1_S_PROT_W_generic
    932   1.95  jmcneill #define	L1_S_PROT_RO		L1_S_PROT_RO_generic
    933   1.95  jmcneill #define	L1_S_PROT_MASK		L1_S_PROT_MASK_generic
    934   1.95  jmcneill 
    935   1.46   thorpej #define	L2_S_PROT_U		L2_S_PROT_U_generic
    936   1.46   thorpej #define	L2_S_PROT_W		L2_S_PROT_W_generic
    937   1.95  jmcneill #define	L2_S_PROT_RO		L2_S_PROT_RO_generic
    938   1.46   thorpej #define	L2_S_PROT_MASK		L2_S_PROT_MASK_generic
    939   1.46   thorpej 
    940   1.95  jmcneill #define	L2_L_PROT_U		L2_L_PROT_U_generic
    941   1.95  jmcneill #define	L2_L_PROT_W		L2_L_PROT_W_generic
    942   1.95  jmcneill #define	L2_L_PROT_RO		L2_L_PROT_RO_generic
    943   1.95  jmcneill #define	L2_L_PROT_MASK		L2_L_PROT_MASK_generic
    944   1.95  jmcneill 
    945   1.49   thorpej #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_generic
    946   1.49   thorpej #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_generic
    947   1.49   thorpej #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_generic
    948   1.49   thorpej 
    949  1.130      matt #define	L1_SS_PROTO		L1_SS_PROTO_armv6
    950   1.46   thorpej #define	L1_S_PROTO		L1_S_PROTO_generic
    951   1.46   thorpej #define	L1_C_PROTO		L1_C_PROTO_generic
    952   1.46   thorpej #define	L2_S_PROTO		L2_S_PROTO_generic
    953   1.51   thorpej 
    954   1.51   thorpej #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
    955   1.51   thorpej #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
    956   1.46   thorpej #elif ARM_MMU_XSCALE == 1
    957   1.95  jmcneill #define	L1_S_PROT_U		L1_S_PROT_U_generic
    958   1.95  jmcneill #define	L1_S_PROT_W		L1_S_PROT_W_generic
    959   1.95  jmcneill #define	L1_S_PROT_RO		L1_S_PROT_RO_generic
    960   1.95  jmcneill #define	L1_S_PROT_MASK		L1_S_PROT_MASK_generic
    961   1.95  jmcneill 
    962   1.46   thorpej #define	L2_S_PROT_U		L2_S_PROT_U_xscale
    963   1.46   thorpej #define	L2_S_PROT_W		L2_S_PROT_W_xscale
    964   1.95  jmcneill #define	L2_S_PROT_RO		L2_S_PROT_RO_xscale
    965   1.46   thorpej #define	L2_S_PROT_MASK		L2_S_PROT_MASK_xscale
    966   1.49   thorpej 
    967   1.95  jmcneill #define	L2_L_PROT_U		L2_L_PROT_U_generic
    968   1.95  jmcneill #define	L2_L_PROT_W		L2_L_PROT_W_generic
    969   1.95  jmcneill #define	L2_L_PROT_RO		L2_L_PROT_RO_generic
    970   1.95  jmcneill #define	L2_L_PROT_MASK		L2_L_PROT_MASK_generic
    971   1.95  jmcneill 
    972   1.49   thorpej #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_xscale
    973   1.49   thorpej #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_xscale
    974   1.49   thorpej #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_xscale
    975   1.46   thorpej 
    976  1.103      matt #define	L1_SS_PROTO		L1_SS_PROTO_xscale
    977   1.46   thorpej #define	L1_S_PROTO		L1_S_PROTO_xscale
    978   1.46   thorpej #define	L1_C_PROTO		L1_C_PROTO_xscale
    979   1.46   thorpej #define	L2_S_PROTO		L2_S_PROTO_xscale
    980   1.51   thorpej 
    981   1.51   thorpej #define	pmap_copy_page(s, d)	pmap_copy_page_xscale((s), (d))
    982   1.51   thorpej #define	pmap_zero_page(d)	pmap_zero_page_xscale((d))
    983   1.95  jmcneill #elif ARM_MMU_V7 == 1
    984   1.95  jmcneill #define	L1_S_PROT_U		L1_S_PROT_U_armv7
    985   1.95  jmcneill #define	L1_S_PROT_W		L1_S_PROT_W_armv7
    986   1.95  jmcneill #define	L1_S_PROT_RO		L1_S_PROT_RO_armv7
    987   1.95  jmcneill #define	L1_S_PROT_MASK		L1_S_PROT_MASK_armv7
    988   1.95  jmcneill 
    989   1.95  jmcneill #define	L2_S_PROT_U		L2_S_PROT_U_armv7
    990   1.95  jmcneill #define	L2_S_PROT_W		L2_S_PROT_W_armv7
    991   1.95  jmcneill #define	L2_S_PROT_RO		L2_S_PROT_RO_armv7
    992   1.95  jmcneill #define	L2_S_PROT_MASK		L2_S_PROT_MASK_armv7
    993   1.95  jmcneill 
    994   1.95  jmcneill #define	L2_L_PROT_U		L2_L_PROT_U_armv7
    995   1.95  jmcneill #define	L2_L_PROT_W		L2_L_PROT_W_armv7
    996   1.95  jmcneill #define	L2_L_PROT_RO		L2_L_PROT_RO_armv7
    997   1.95  jmcneill #define	L2_L_PROT_MASK		L2_L_PROT_MASK_armv7
    998   1.95  jmcneill 
    999   1.95  jmcneill #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_armv7
   1000   1.95  jmcneill #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_armv7
   1001   1.95  jmcneill #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_armv7
   1002   1.95  jmcneill 
   1003   1.95  jmcneill /* These prototypes make writeable mappings, while the other MMU types
   1004   1.95  jmcneill  * make read-only mappings. */
   1005  1.103      matt #define	L1_SS_PROTO		L1_SS_PROTO_armv7
   1006   1.95  jmcneill #define	L1_S_PROTO		L1_S_PROTO_armv7
   1007   1.95  jmcneill #define	L1_C_PROTO		L1_C_PROTO_armv7
   1008   1.95  jmcneill #define	L2_S_PROTO		L2_S_PROTO_armv7
   1009   1.95  jmcneill 
   1010   1.95  jmcneill #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
   1011   1.95  jmcneill #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
   1012   1.46   thorpej #endif /* ARM_NMMUS > 1 */
   1013   1.20       chs 
   1014   1.45   thorpej /*
   1015   1.95  jmcneill  * Macros to set and query the write permission on page descriptors.
   1016   1.95  jmcneill  */
   1017   1.95  jmcneill #define l1pte_set_writable(pte)	(((pte) & ~L1_S_PROT_RO) | L1_S_PROT_W)
   1018   1.95  jmcneill #define l1pte_set_readonly(pte)	(((pte) & ~L1_S_PROT_W) | L1_S_PROT_RO)
   1019   1.95  jmcneill #define l2pte_set_writable(pte)	(((pte) & ~L2_S_PROT_RO) | L2_S_PROT_W)
   1020   1.95  jmcneill #define l2pte_set_readonly(pte)	(((pte) & ~L2_S_PROT_W) | L2_S_PROT_RO)
   1021   1.95  jmcneill 
   1022   1.95  jmcneill #define l2pte_writable_p(pte)	(((pte) & L2_S_PROT_W) == L2_S_PROT_W && \
   1023   1.95  jmcneill 				 (L2_S_PROT_RO == 0 || \
   1024   1.95  jmcneill 				  ((pte) & L2_S_PROT_RO) != L2_S_PROT_RO))
   1025   1.95  jmcneill 
   1026   1.95  jmcneill /*
   1027   1.45   thorpej  * These macros return various bits based on kernel/user and protection.
   1028   1.45   thorpej  * Note that the compiler will usually fold these at compile time.
   1029   1.45   thorpej  */
   1030   1.45   thorpej #define	L1_S_PROT(ku, pr)	((((ku) == PTE_USER) ? L1_S_PROT_U : 0) | \
   1031   1.95  jmcneill 				 (((pr) & VM_PROT_WRITE) ? L1_S_PROT_W : L1_S_PROT_RO))
   1032   1.45   thorpej 
   1033   1.45   thorpej #define	L2_L_PROT(ku, pr)	((((ku) == PTE_USER) ? L2_L_PROT_U : 0) | \
   1034   1.95  jmcneill 				 (((pr) & VM_PROT_WRITE) ? L2_L_PROT_W : L2_L_PROT_RO))
   1035   1.45   thorpej 
   1036   1.45   thorpej #define	L2_S_PROT(ku, pr)	((((ku) == PTE_USER) ? L2_S_PROT_U : 0) | \
   1037   1.95  jmcneill 				 (((pr) & VM_PROT_WRITE) ? L2_S_PROT_W : L2_S_PROT_RO))
   1038   1.66   thorpej 
   1039   1.66   thorpej /*
   1040  1.103      matt  * Macros to test if a mapping is mappable with an L1 SuperSection,
   1041  1.103      matt  * L1 Section, or an L2 Large Page mapping.
   1042   1.66   thorpej  */
   1043  1.103      matt #define	L1_SS_MAPPABLE_P(va, pa, size)					\
   1044  1.103      matt 	((((va) | (pa)) & L1_SS_OFFSET) == 0 && (size) >= L1_SS_SIZE)
   1045  1.103      matt 
   1046   1.66   thorpej #define	L1_S_MAPPABLE_P(va, pa, size)					\
   1047   1.66   thorpej 	((((va) | (pa)) & L1_S_OFFSET) == 0 && (size) >= L1_S_SIZE)
   1048   1.66   thorpej 
   1049   1.67   thorpej #define	L2_L_MAPPABLE_P(va, pa, size)					\
   1050   1.68   thorpej 	((((va) | (pa)) & L2_L_OFFSET) == 0 && (size) >= L2_L_SIZE)
   1051   1.64   thorpej 
   1052  1.119      matt #ifndef _LOCORE
   1053   1.64   thorpej /*
   1054   1.64   thorpej  * Hooks for the pool allocator.
   1055   1.64   thorpej  */
   1056   1.64   thorpej #define	POOL_VTOPHYS(va)	vtophys((vaddr_t) (va))
   1057  1.117      matt extern paddr_t physical_start, physical_end;
   1058  1.113      matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
   1059  1.114      matt struct vm_page *arm_pmap_alloc_poolpage(int);
   1060  1.113      matt #define	PMAP_ALLOC_POOLPAGE	arm_pmap_alloc_poolpage
   1061  1.118      matt #endif
   1062  1.118      matt #if defined(PMAP_NEED_ALLOC_POOLPAGE) || defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
   1063  1.131      matt vaddr_t	pmap_map_poolpage(paddr_t);
   1064  1.131      matt paddr_t	pmap_unmap_poolpage(vaddr_t);
   1065  1.131      matt #define	PMAP_MAP_POOLPAGE(pa)	pmap_map_poolpage(pa)
   1066  1.131      matt #define PMAP_UNMAP_POOLPAGE(va)	pmap_unmap_poolpage(va)
   1067  1.113      matt #endif
   1068   1.18   thorpej 
   1069   1.97  uebayasi /*
   1070   1.97  uebayasi  * pmap-specific data store in the vm_page structure.
   1071   1.97  uebayasi  */
   1072   1.97  uebayasi #define	__HAVE_VM_PAGE_MD
   1073   1.97  uebayasi struct vm_page_md {
   1074   1.97  uebayasi 	SLIST_HEAD(,pv_entry) pvh_list;		/* pv_entry list */
   1075   1.97  uebayasi 	int pvh_attrs;				/* page attributes */
   1076   1.97  uebayasi 	u_int uro_mappings;
   1077   1.97  uebayasi 	u_int urw_mappings;
   1078   1.97  uebayasi 	union {
   1079   1.97  uebayasi 		u_short s_mappings[2];	/* Assume kernel count <= 65535 */
   1080   1.97  uebayasi 		u_int i_mappings;
   1081   1.97  uebayasi 	} k_u;
   1082   1.97  uebayasi #define	kro_mappings	k_u.s_mappings[0]
   1083   1.97  uebayasi #define	krw_mappings	k_u.s_mappings[1]
   1084   1.97  uebayasi #define	k_mappings	k_u.i_mappings
   1085   1.97  uebayasi };
   1086   1.97  uebayasi 
   1087   1.97  uebayasi /*
   1088   1.97  uebayasi  * Set the default color of each page.
   1089   1.97  uebayasi  */
   1090   1.97  uebayasi #if ARM_MMU_V6 > 0
   1091   1.97  uebayasi #define	VM_MDPAGE_PVH_ATTRS_INIT(pg) \
   1092   1.97  uebayasi 	(pg)->mdpage.pvh_attrs = (pg)->phys_addr & arm_cache_prefer_mask
   1093   1.97  uebayasi #else
   1094   1.97  uebayasi #define	VM_MDPAGE_PVH_ATTRS_INIT(pg) \
   1095   1.97  uebayasi 	(pg)->mdpage.pvh_attrs = 0
   1096   1.97  uebayasi #endif
   1097  1.135     skrll 
   1098   1.97  uebayasi #define	VM_MDPAGE_INIT(pg)						\
   1099   1.97  uebayasi do {									\
   1100   1.97  uebayasi 	SLIST_INIT(&(pg)->mdpage.pvh_list);				\
   1101   1.97  uebayasi 	VM_MDPAGE_PVH_ATTRS_INIT(pg);					\
   1102   1.97  uebayasi 	(pg)->mdpage.uro_mappings = 0;					\
   1103   1.97  uebayasi 	(pg)->mdpage.urw_mappings = 0;					\
   1104   1.97  uebayasi 	(pg)->mdpage.k_mappings = 0;					\
   1105   1.97  uebayasi } while (/*CONSTCOND*/0)
   1106   1.97  uebayasi 
   1107   1.97  uebayasi #endif /* !_LOCORE */
   1108   1.97  uebayasi 
   1109   1.18   thorpej #endif /* _KERNEL */
   1110    1.1   reinoud 
   1111    1.1   reinoud #endif	/* _ARM32_PMAP_H_ */
   1112