pmap.h revision 1.75 1 1.75 bsh /* $NetBSD: pmap.h,v 1.75 2003/06/18 02:58:09 bsh Exp $ */
2 1.46 thorpej
3 1.46 thorpej /*
4 1.65 scw * Copyright (c) 2002, 2003 Wasabi Systems, Inc.
5 1.46 thorpej * All rights reserved.
6 1.46 thorpej *
7 1.65 scw * Written by Jason R. Thorpe & Steve C. Woodford for Wasabi Systems, Inc.
8 1.46 thorpej *
9 1.46 thorpej * Redistribution and use in source and binary forms, with or without
10 1.46 thorpej * modification, are permitted provided that the following conditions
11 1.46 thorpej * are met:
12 1.46 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.46 thorpej * notice, this list of conditions and the following disclaimer.
14 1.46 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.46 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.46 thorpej * documentation and/or other materials provided with the distribution.
17 1.46 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.46 thorpej * must display the following acknowledgement:
19 1.46 thorpej * This product includes software developed for the NetBSD Project by
20 1.46 thorpej * Wasabi Systems, Inc.
21 1.46 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.46 thorpej * or promote products derived from this software without specific prior
23 1.46 thorpej * written permission.
24 1.46 thorpej *
25 1.46 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.46 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.46 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.46 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.46 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.46 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.46 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.46 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.46 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.46 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.46 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.46 thorpej */
37 1.1 reinoud
38 1.1 reinoud /*
39 1.1 reinoud * Copyright (c) 1994,1995 Mark Brinicombe.
40 1.1 reinoud * All rights reserved.
41 1.1 reinoud *
42 1.1 reinoud * Redistribution and use in source and binary forms, with or without
43 1.1 reinoud * modification, are permitted provided that the following conditions
44 1.1 reinoud * are met:
45 1.1 reinoud * 1. Redistributions of source code must retain the above copyright
46 1.1 reinoud * notice, this list of conditions and the following disclaimer.
47 1.1 reinoud * 2. Redistributions in binary form must reproduce the above copyright
48 1.1 reinoud * notice, this list of conditions and the following disclaimer in the
49 1.1 reinoud * documentation and/or other materials provided with the distribution.
50 1.1 reinoud * 3. All advertising materials mentioning features or use of this software
51 1.1 reinoud * must display the following acknowledgement:
52 1.1 reinoud * This product includes software developed by Mark Brinicombe
53 1.1 reinoud * 4. The name of the author may not be used to endorse or promote products
54 1.1 reinoud * derived from this software without specific prior written permission.
55 1.1 reinoud *
56 1.1 reinoud * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
57 1.1 reinoud * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
58 1.1 reinoud * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
59 1.1 reinoud * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
60 1.1 reinoud * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
61 1.1 reinoud * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
62 1.1 reinoud * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
63 1.1 reinoud * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
64 1.1 reinoud * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
65 1.1 reinoud * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
66 1.1 reinoud */
67 1.1 reinoud
68 1.1 reinoud #ifndef _ARM32_PMAP_H_
69 1.1 reinoud #define _ARM32_PMAP_H_
70 1.1 reinoud
71 1.18 thorpej #ifdef _KERNEL
72 1.18 thorpej
73 1.52 thorpej #include <arm/cpuconf.h>
74 1.75 bsh #include <arm/arm32/pte.h>
75 1.75 bsh #ifndef _LOCORE
76 1.19 thorpej #include <arm/cpufunc.h>
77 1.12 chris #include <uvm/uvm_object.h>
78 1.75 bsh #endif
79 1.1 reinoud
80 1.1 reinoud /*
81 1.11 chris * a pmap describes a processes' 4GB virtual address space. this
82 1.11 chris * virtual address space can be broken up into 4096 1MB regions which
83 1.38 thorpej * are described by L1 PTEs in the L1 table.
84 1.11 chris *
85 1.38 thorpej * There is a line drawn at KERNEL_BASE. Everything below that line
86 1.38 thorpej * changes when the VM context is switched. Everything above that line
87 1.38 thorpej * is the same no matter which VM context is running. This is achieved
88 1.38 thorpej * by making the L1 PTEs for those slots above KERNEL_BASE reference
89 1.38 thorpej * kernel L2 tables.
90 1.11 chris *
91 1.38 thorpej * The basic layout of the virtual address space thus looks like this:
92 1.38 thorpej *
93 1.38 thorpej * 0xffffffff
94 1.38 thorpej * .
95 1.38 thorpej * .
96 1.38 thorpej * .
97 1.38 thorpej * KERNEL_BASE
98 1.38 thorpej * --------------------
99 1.38 thorpej * .
100 1.38 thorpej * .
101 1.38 thorpej * .
102 1.38 thorpej * 0x00000000
103 1.11 chris */
104 1.11 chris
105 1.65 scw /*
106 1.65 scw * The number of L2 descriptor tables which can be tracked by an l2_dtable.
107 1.65 scw * A bucket size of 16 provides for 16MB of contiguous virtual address
108 1.65 scw * space per l2_dtable. Most processes will, therefore, require only two or
109 1.65 scw * three of these to map their whole working set.
110 1.65 scw */
111 1.65 scw #define L2_BUCKET_LOG2 4
112 1.65 scw #define L2_BUCKET_SIZE (1 << L2_BUCKET_LOG2)
113 1.65 scw
114 1.65 scw /*
115 1.65 scw * Given the above "L2-descriptors-per-l2_dtable" constant, the number
116 1.65 scw * of l2_dtable structures required to track all possible page descriptors
117 1.65 scw * mappable by an L1 translation table is given by the following constants:
118 1.65 scw */
119 1.65 scw #define L2_LOG2 ((32 - L1_S_SHIFT) - L2_BUCKET_LOG2)
120 1.65 scw #define L2_SIZE (1 << L2_LOG2)
121 1.65 scw
122 1.75 bsh #ifndef _LOCORE
123 1.75 bsh
124 1.65 scw struct l1_ttable;
125 1.65 scw struct l2_dtable;
126 1.65 scw
127 1.65 scw /*
128 1.65 scw * Track cache/tlb occupancy using the following structure
129 1.65 scw */
130 1.65 scw union pmap_cache_state {
131 1.65 scw struct {
132 1.65 scw union {
133 1.65 scw u_int8_t csu_cache_b[2];
134 1.65 scw u_int16_t csu_cache;
135 1.65 scw } cs_cache_u;
136 1.65 scw
137 1.65 scw union {
138 1.65 scw u_int8_t csu_tlb_b[2];
139 1.65 scw u_int16_t csu_tlb;
140 1.65 scw } cs_tlb_u;
141 1.65 scw } cs_s;
142 1.65 scw u_int32_t cs_all;
143 1.65 scw };
144 1.65 scw #define cs_cache_id cs_s.cs_cache_u.csu_cache_b[0]
145 1.65 scw #define cs_cache_d cs_s.cs_cache_u.csu_cache_b[1]
146 1.65 scw #define cs_cache cs_s.cs_cache_u.csu_cache
147 1.65 scw #define cs_tlb_id cs_s.cs_tlb_u.csu_tlb_b[0]
148 1.65 scw #define cs_tlb_d cs_s.cs_tlb_u.csu_tlb_b[1]
149 1.65 scw #define cs_tlb cs_s.cs_tlb_u.csu_tlb
150 1.65 scw
151 1.65 scw /*
152 1.65 scw * Assigned to cs_all to force cacheops to work for a particular pmap
153 1.65 scw */
154 1.65 scw #define PMAP_CACHE_STATE_ALL 0xffffffffu
155 1.65 scw
156 1.65 scw /*
157 1.73 thorpej * This structure is used by machine-dependent code to describe
158 1.73 thorpej * static mappings of devices, created at bootstrap time.
159 1.73 thorpej */
160 1.73 thorpej struct pmap_devmap {
161 1.73 thorpej vaddr_t pd_va; /* virtual address */
162 1.73 thorpej paddr_t pd_pa; /* physical address */
163 1.73 thorpej psize_t pd_size; /* size of region */
164 1.73 thorpej vm_prot_t pd_prot; /* protection code */
165 1.73 thorpej int pd_cache; /* cache attributes */
166 1.73 thorpej };
167 1.73 thorpej
168 1.73 thorpej /*
169 1.65 scw * The pmap structure itself
170 1.65 scw */
171 1.65 scw struct pmap {
172 1.65 scw u_int8_t pm_domain;
173 1.65 scw boolean_t pm_remove_all;
174 1.65 scw struct l1_ttable *pm_l1;
175 1.65 scw union pmap_cache_state pm_cstate;
176 1.65 scw struct uvm_object pm_obj;
177 1.65 scw #define pm_lock pm_obj.vmobjlock
178 1.65 scw struct l2_dtable *pm_l2[L2_SIZE];
179 1.65 scw struct pmap_statistics pm_stats;
180 1.65 scw LIST_ENTRY(pmap) pm_list;
181 1.65 scw };
182 1.65 scw
183 1.1 reinoud typedef struct pmap *pmap_t;
184 1.1 reinoud
185 1.1 reinoud /*
186 1.1 reinoud * Physical / virtual address structure. In a number of places (particularly
187 1.1 reinoud * during bootstrapping) we need to keep track of the physical and virtual
188 1.1 reinoud * addresses of various pages
189 1.1 reinoud */
190 1.28 thorpej typedef struct pv_addr {
191 1.28 thorpej SLIST_ENTRY(pv_addr) pv_list;
192 1.3 matt paddr_t pv_pa;
193 1.2 matt vaddr_t pv_va;
194 1.1 reinoud } pv_addr_t;
195 1.1 reinoud
196 1.1 reinoud /*
197 1.24 thorpej * Determine various modes for PTEs (user vs. kernel, cacheable
198 1.24 thorpej * vs. non-cacheable).
199 1.24 thorpej */
200 1.24 thorpej #define PTE_KERNEL 0
201 1.24 thorpej #define PTE_USER 1
202 1.24 thorpej #define PTE_NOCACHE 0
203 1.24 thorpej #define PTE_CACHE 1
204 1.65 scw #define PTE_PAGETABLE 2
205 1.24 thorpej
206 1.24 thorpej /*
207 1.43 thorpej * Flags that indicate attributes of pages or mappings of pages.
208 1.43 thorpej *
209 1.43 thorpej * The PVF_MOD and PVF_REF flags are stored in the mdpage for each
210 1.43 thorpej * page. PVF_WIRED, PVF_WRITE, and PVF_NC are kept in individual
211 1.43 thorpej * pv_entry's for each page. They live in the same "namespace" so
212 1.43 thorpej * that we can clear multiple attributes at a time.
213 1.43 thorpej *
214 1.43 thorpej * Note the "non-cacheable" flag generally means the page has
215 1.43 thorpej * multiple mappings in a given address space.
216 1.43 thorpej */
217 1.43 thorpej #define PVF_MOD 0x01 /* page is modified */
218 1.43 thorpej #define PVF_REF 0x02 /* page is referenced */
219 1.43 thorpej #define PVF_WIRED 0x04 /* mapping is wired */
220 1.43 thorpej #define PVF_WRITE 0x08 /* mapping is writable */
221 1.56 thorpej #define PVF_EXEC 0x10 /* mapping is executable */
222 1.65 scw #define PVF_UNC 0x20 /* mapping is 'user' non-cacheable */
223 1.65 scw #define PVF_KNC 0x40 /* mapping is 'kernel' non-cacheable */
224 1.65 scw #define PVF_NC (PVF_UNC|PVF_KNC)
225 1.43 thorpej
226 1.43 thorpej /*
227 1.1 reinoud * Commonly referenced structures
228 1.1 reinoud */
229 1.11 chris extern struct pmap kernel_pmap_store;
230 1.4 matt extern int pmap_debug_level; /* Only exists if PMAP_DEBUG */
231 1.1 reinoud
232 1.1 reinoud /*
233 1.1 reinoud * Macros that we need to export
234 1.1 reinoud */
235 1.1 reinoud #define pmap_kernel() (&kernel_pmap_store)
236 1.1 reinoud #define pmap_resident_count(pmap) ((pmap)->pm_stats.resident_count)
237 1.1 reinoud #define pmap_wired_count(pmap) ((pmap)->pm_stats.wired_count)
238 1.31 thorpej
239 1.43 thorpej #define pmap_is_modified(pg) \
240 1.43 thorpej (((pg)->mdpage.pvh_attrs & PVF_MOD) != 0)
241 1.43 thorpej #define pmap_is_referenced(pg) \
242 1.43 thorpej (((pg)->mdpage.pvh_attrs & PVF_REF) != 0)
243 1.41 thorpej
244 1.41 thorpej #define pmap_copy(dp, sp, da, l, sa) /* nothing */
245 1.60 chs
246 1.35 thorpej #define pmap_phys_address(ppn) (arm_ptob((ppn)))
247 1.1 reinoud
248 1.1 reinoud /*
249 1.1 reinoud * Functions that we need to export
250 1.1 reinoud */
251 1.39 thorpej void pmap_procwr(struct proc *, vaddr_t, int);
252 1.65 scw void pmap_remove_all(pmap_t);
253 1.65 scw boolean_t pmap_extract(pmap_t, vaddr_t, paddr_t *);
254 1.39 thorpej
255 1.1 reinoud #define PMAP_NEED_PROCWR
256 1.29 chris #define PMAP_GROWKERNEL /* turn on pmap_growkernel interface */
257 1.4 matt
258 1.39 thorpej /* Functions we use internally. */
259 1.71 thorpej void pmap_bootstrap(pd_entry_t *, vaddr_t, vaddr_t);
260 1.65 scw
261 1.70 scw int pmap_fault_fixup(pmap_t, vaddr_t, vm_prot_t, int);
262 1.65 scw boolean_t pmap_get_pde_pte(pmap_t, vaddr_t, pd_entry_t **, pt_entry_t **);
263 1.65 scw boolean_t pmap_get_pde(pmap_t, vaddr_t, pd_entry_t **);
264 1.65 scw void pmap_set_pcb_pagedir(pmap_t, struct pcb *);
265 1.65 scw
266 1.65 scw void pmap_debug(int);
267 1.39 thorpej void pmap_postinit(void);
268 1.42 thorpej
269 1.42 thorpej void vector_page_setprot(int);
270 1.24 thorpej
271 1.73 thorpej const struct pmap_devmap *pmap_devmap_find_pa(paddr_t, psize_t);
272 1.73 thorpej const struct pmap_devmap *pmap_devmap_find_va(vaddr_t, vsize_t);
273 1.73 thorpej
274 1.24 thorpej /* Bootstrapping routines. */
275 1.24 thorpej void pmap_map_section(vaddr_t, vaddr_t, paddr_t, int, int);
276 1.25 thorpej void pmap_map_entry(vaddr_t, vaddr_t, paddr_t, int, int);
277 1.28 thorpej vsize_t pmap_map_chunk(vaddr_t, vaddr_t, paddr_t, vsize_t, int, int);
278 1.28 thorpej void pmap_link_l2pt(vaddr_t, vaddr_t, pv_addr_t *);
279 1.73 thorpej void pmap_devmap_bootstrap(vaddr_t, const struct pmap_devmap *);
280 1.74 thorpej void pmap_devmap_register(const struct pmap_devmap *);
281 1.13 chris
282 1.13 chris /*
283 1.13 chris * Special page zero routine for use by the idle loop (no cache cleans).
284 1.13 chris */
285 1.65 scw boolean_t pmap_pageidlezero(paddr_t);
286 1.13 chris #define PMAP_PAGEIDLEZERO(pa) pmap_pageidlezero((pa))
287 1.1 reinoud
288 1.29 chris /*
289 1.29 chris * The current top of kernel VM
290 1.29 chris */
291 1.29 chris extern vaddr_t pmap_curmaxkvaddr;
292 1.1 reinoud
293 1.1 reinoud /*
294 1.1 reinoud * Useful macros and constants
295 1.1 reinoud */
296 1.59 thorpej
297 1.65 scw /* Virtual address to page table entry */
298 1.65 scw static __inline pt_entry_t *
299 1.65 scw vtopte(vaddr_t va)
300 1.65 scw {
301 1.65 scw pd_entry_t *pdep;
302 1.65 scw pt_entry_t *ptep;
303 1.65 scw
304 1.65 scw if (pmap_get_pde_pte(pmap_kernel(), va, &pdep, &ptep) == FALSE)
305 1.65 scw return (NULL);
306 1.65 scw return (ptep);
307 1.65 scw }
308 1.65 scw
309 1.65 scw /*
310 1.65 scw * Virtual address to physical address
311 1.65 scw */
312 1.65 scw static __inline paddr_t
313 1.65 scw vtophys(vaddr_t va)
314 1.65 scw {
315 1.65 scw paddr_t pa;
316 1.65 scw
317 1.65 scw if (pmap_extract(pmap_kernel(), va, &pa) == FALSE)
318 1.65 scw return (0); /* XXXSCW: Panic? */
319 1.65 scw
320 1.65 scw return (pa);
321 1.65 scw }
322 1.65 scw
323 1.65 scw /*
324 1.65 scw * The new pmap ensures that page-tables are always mapping Write-Thru.
325 1.65 scw * Thus, on some platforms we can run fast and loose and avoid syncing PTEs
326 1.65 scw * on every change.
327 1.65 scw *
328 1.69 thorpej * Unfortunately, not all CPUs have a write-through cache mode. So we
329 1.69 thorpej * define PMAP_NEEDS_PTE_SYNC for C code to conditionally do PTE syncs,
330 1.69 thorpej * and if there is the chance for PTE syncs to be needed, we define
331 1.69 thorpej * PMAP_INCLUDE_PTE_SYNC so e.g. assembly code can include (and run)
332 1.69 thorpej * the code.
333 1.69 thorpej */
334 1.69 thorpej extern int pmap_needs_pte_sync;
335 1.69 thorpej #if defined(_KERNEL_OPT)
336 1.69 thorpej /*
337 1.69 thorpej * StrongARM SA-1 caches do not have a write-through mode. So, on these,
338 1.69 thorpej * we need to do PTE syncs. If only SA-1 is configured, then evaluate
339 1.69 thorpej * this at compile time.
340 1.69 thorpej */
341 1.69 thorpej #if (ARM_MMU_SA1 == 1) && (ARM_NMMUS == 1)
342 1.69 thorpej #define PMAP_NEEDS_PTE_SYNC 1
343 1.69 thorpej #define PMAP_INCLUDE_PTE_SYNC
344 1.69 thorpej #elif (ARM_MMU_SA1 == 0)
345 1.69 thorpej #define PMAP_NEEDS_PTE_SYNC 0
346 1.69 thorpej #endif
347 1.69 thorpej #endif /* _KERNEL_OPT */
348 1.69 thorpej
349 1.69 thorpej /*
350 1.69 thorpej * Provide a fallback in case we were not able to determine it at
351 1.69 thorpej * compile-time.
352 1.65 scw */
353 1.69 thorpej #ifndef PMAP_NEEDS_PTE_SYNC
354 1.69 thorpej #define PMAP_NEEDS_PTE_SYNC pmap_needs_pte_sync
355 1.69 thorpej #define PMAP_INCLUDE_PTE_SYNC
356 1.69 thorpej #endif
357 1.65 scw
358 1.69 thorpej #define PTE_SYNC(pte) \
359 1.69 thorpej do { \
360 1.69 thorpej if (PMAP_NEEDS_PTE_SYNC) \
361 1.69 thorpej cpu_dcache_wb_range((vaddr_t)(pte), sizeof(pt_entry_t));\
362 1.69 thorpej } while (/*CONSTCOND*/0)
363 1.69 thorpej
364 1.69 thorpej #define PTE_SYNC_RANGE(pte, cnt) \
365 1.69 thorpej do { \
366 1.69 thorpej if (PMAP_NEEDS_PTE_SYNC) { \
367 1.69 thorpej cpu_dcache_wb_range((vaddr_t)(pte), \
368 1.69 thorpej (cnt) << 2); /* * sizeof(pt_entry_t) */ \
369 1.69 thorpej } \
370 1.69 thorpej } while (/*CONSTCOND*/0)
371 1.65 scw
372 1.36 thorpej #define l1pte_valid(pde) ((pde) != 0)
373 1.44 thorpej #define l1pte_section_p(pde) (((pde) & L1_TYPE_MASK) == L1_TYPE_S)
374 1.44 thorpej #define l1pte_page_p(pde) (((pde) & L1_TYPE_MASK) == L1_TYPE_C)
375 1.44 thorpej #define l1pte_fpage_p(pde) (((pde) & L1_TYPE_MASK) == L1_TYPE_F)
376 1.36 thorpej
377 1.65 scw #define l2pte_index(v) (((v) & L2_ADDR_BITS) >> L2_S_SHIFT)
378 1.36 thorpej #define l2pte_valid(pte) ((pte) != 0)
379 1.44 thorpej #define l2pte_pa(pte) ((pte) & L2_S_FRAME)
380 1.35 thorpej
381 1.1 reinoud /* L1 and L2 page table macros */
382 1.36 thorpej #define pmap_pde_v(pde) l1pte_valid(*(pde))
383 1.36 thorpej #define pmap_pde_section(pde) l1pte_section_p(*(pde))
384 1.36 thorpej #define pmap_pde_page(pde) l1pte_page_p(*(pde))
385 1.36 thorpej #define pmap_pde_fpage(pde) l1pte_fpage_p(*(pde))
386 1.16 rearnsha
387 1.36 thorpej #define pmap_pte_v(pte) l2pte_valid(*(pte))
388 1.36 thorpej #define pmap_pte_pa(pte) l2pte_pa(*(pte))
389 1.35 thorpej
390 1.1 reinoud /* Size of the kernel part of the L1 page table */
391 1.1 reinoud #define KERNEL_PD_SIZE \
392 1.44 thorpej (L1_TABLE_SIZE - (KERNEL_BASE >> L1_S_SHIFT) * sizeof(pd_entry_t))
393 1.20 chs
394 1.46 thorpej /************************* ARM MMU configuration *****************************/
395 1.46 thorpej
396 1.69 thorpej #if (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0
397 1.51 thorpej void pmap_copy_page_generic(paddr_t, paddr_t);
398 1.51 thorpej void pmap_zero_page_generic(paddr_t);
399 1.51 thorpej
400 1.46 thorpej void pmap_pte_init_generic(void);
401 1.69 thorpej #if defined(CPU_ARM8)
402 1.69 thorpej void pmap_pte_init_arm8(void);
403 1.69 thorpej #endif
404 1.46 thorpej #if defined(CPU_ARM9)
405 1.46 thorpej void pmap_pte_init_arm9(void);
406 1.46 thorpej #endif /* CPU_ARM9 */
407 1.69 thorpej #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0 */
408 1.69 thorpej
409 1.69 thorpej #if ARM_MMU_SA1 == 1
410 1.69 thorpej void pmap_pte_init_sa1(void);
411 1.69 thorpej #endif /* ARM_MMU_SA1 == 1 */
412 1.46 thorpej
413 1.52 thorpej #if ARM_MMU_XSCALE == 1
414 1.51 thorpej void pmap_copy_page_xscale(paddr_t, paddr_t);
415 1.51 thorpej void pmap_zero_page_xscale(paddr_t);
416 1.51 thorpej
417 1.46 thorpej void pmap_pte_init_xscale(void);
418 1.50 thorpej
419 1.50 thorpej void xscale_setup_minidata(vaddr_t, vaddr_t, paddr_t);
420 1.52 thorpej #endif /* ARM_MMU_XSCALE == 1 */
421 1.46 thorpej
422 1.49 thorpej extern pt_entry_t pte_l1_s_cache_mode;
423 1.49 thorpej extern pt_entry_t pte_l1_s_cache_mask;
424 1.49 thorpej
425 1.49 thorpej extern pt_entry_t pte_l2_l_cache_mode;
426 1.49 thorpej extern pt_entry_t pte_l2_l_cache_mask;
427 1.49 thorpej
428 1.49 thorpej extern pt_entry_t pte_l2_s_cache_mode;
429 1.49 thorpej extern pt_entry_t pte_l2_s_cache_mask;
430 1.46 thorpej
431 1.65 scw extern pt_entry_t pte_l1_s_cache_mode_pt;
432 1.65 scw extern pt_entry_t pte_l2_l_cache_mode_pt;
433 1.65 scw extern pt_entry_t pte_l2_s_cache_mode_pt;
434 1.65 scw
435 1.46 thorpej extern pt_entry_t pte_l2_s_prot_u;
436 1.46 thorpej extern pt_entry_t pte_l2_s_prot_w;
437 1.46 thorpej extern pt_entry_t pte_l2_s_prot_mask;
438 1.46 thorpej
439 1.46 thorpej extern pt_entry_t pte_l1_s_proto;
440 1.46 thorpej extern pt_entry_t pte_l1_c_proto;
441 1.46 thorpej extern pt_entry_t pte_l2_s_proto;
442 1.46 thorpej
443 1.51 thorpej extern void (*pmap_copy_page_func)(paddr_t, paddr_t);
444 1.51 thorpej extern void (*pmap_zero_page_func)(paddr_t);
445 1.75 bsh
446 1.75 bsh #endif /* !_LOCORE */
447 1.51 thorpej
448 1.46 thorpej /*****************************************************************************/
449 1.46 thorpej
450 1.20 chs /*
451 1.20 chs * tell MI code that the cache is virtually-indexed *and* virtually-tagged.
452 1.20 chs */
453 1.45 thorpej #define PMAP_CACHE_VIVT
454 1.65 scw
455 1.65 scw /*
456 1.65 scw * Definitions for MMU domains
457 1.65 scw */
458 1.65 scw #define PMAP_DOMAINS 15 /* 15 'user' domains (0-14) */
459 1.65 scw #define PMAP_DOMAIN_KERNEL 15 /* The kernel uses domain #15 */
460 1.45 thorpej
461 1.45 thorpej /*
462 1.45 thorpej * These macros define the various bit masks in the PTE.
463 1.45 thorpej *
464 1.45 thorpej * We use these macros since we use different bits on different processor
465 1.45 thorpej * models.
466 1.45 thorpej */
467 1.45 thorpej #define L1_S_PROT_U (L1_S_AP(AP_U))
468 1.45 thorpej #define L1_S_PROT_W (L1_S_AP(AP_W))
469 1.45 thorpej #define L1_S_PROT_MASK (L1_S_PROT_U|L1_S_PROT_W)
470 1.45 thorpej
471 1.49 thorpej #define L1_S_CACHE_MASK_generic (L1_S_B|L1_S_C)
472 1.49 thorpej #define L1_S_CACHE_MASK_xscale (L1_S_B|L1_S_C|L1_S_XSCALE_TEX(TEX_XSCALE_X))
473 1.45 thorpej
474 1.45 thorpej #define L2_L_PROT_U (L2_AP(AP_U))
475 1.45 thorpej #define L2_L_PROT_W (L2_AP(AP_W))
476 1.45 thorpej #define L2_L_PROT_MASK (L2_L_PROT_U|L2_L_PROT_W)
477 1.45 thorpej
478 1.49 thorpej #define L2_L_CACHE_MASK_generic (L2_B|L2_C)
479 1.49 thorpej #define L2_L_CACHE_MASK_xscale (L2_B|L2_C|L2_XSCALE_L_TEX(TEX_XSCALE_X))
480 1.49 thorpej
481 1.46 thorpej #define L2_S_PROT_U_generic (L2_AP(AP_U))
482 1.46 thorpej #define L2_S_PROT_W_generic (L2_AP(AP_W))
483 1.46 thorpej #define L2_S_PROT_MASK_generic (L2_S_PROT_U|L2_S_PROT_W)
484 1.46 thorpej
485 1.48 thorpej #define L2_S_PROT_U_xscale (L2_AP0(AP_U))
486 1.48 thorpej #define L2_S_PROT_W_xscale (L2_AP0(AP_W))
487 1.46 thorpej #define L2_S_PROT_MASK_xscale (L2_S_PROT_U|L2_S_PROT_W)
488 1.46 thorpej
489 1.49 thorpej #define L2_S_CACHE_MASK_generic (L2_B|L2_C)
490 1.49 thorpej #define L2_S_CACHE_MASK_xscale (L2_B|L2_C|L2_XSCALE_T_TEX(TEX_XSCALE_X))
491 1.46 thorpej
492 1.46 thorpej #define L1_S_PROTO_generic (L1_TYPE_S | L1_S_IMP)
493 1.47 thorpej #define L1_S_PROTO_xscale (L1_TYPE_S)
494 1.46 thorpej
495 1.46 thorpej #define L1_C_PROTO_generic (L1_TYPE_C | L1_C_IMP2)
496 1.47 thorpej #define L1_C_PROTO_xscale (L1_TYPE_C)
497 1.46 thorpej
498 1.46 thorpej #define L2_L_PROTO (L2_TYPE_L)
499 1.46 thorpej
500 1.46 thorpej #define L2_S_PROTO_generic (L2_TYPE_S)
501 1.48 thorpej #define L2_S_PROTO_xscale (L2_TYPE_XSCALE_XS)
502 1.45 thorpej
503 1.46 thorpej /*
504 1.46 thorpej * User-visible names for the ones that vary with MMU class.
505 1.46 thorpej */
506 1.46 thorpej
507 1.46 thorpej #if ARM_NMMUS > 1
508 1.46 thorpej /* More than one MMU class configured; use variables. */
509 1.46 thorpej #define L2_S_PROT_U pte_l2_s_prot_u
510 1.46 thorpej #define L2_S_PROT_W pte_l2_s_prot_w
511 1.46 thorpej #define L2_S_PROT_MASK pte_l2_s_prot_mask
512 1.46 thorpej
513 1.49 thorpej #define L1_S_CACHE_MASK pte_l1_s_cache_mask
514 1.49 thorpej #define L2_L_CACHE_MASK pte_l2_l_cache_mask
515 1.49 thorpej #define L2_S_CACHE_MASK pte_l2_s_cache_mask
516 1.49 thorpej
517 1.46 thorpej #define L1_S_PROTO pte_l1_s_proto
518 1.46 thorpej #define L1_C_PROTO pte_l1_c_proto
519 1.46 thorpej #define L2_S_PROTO pte_l2_s_proto
520 1.51 thorpej
521 1.51 thorpej #define pmap_copy_page(s, d) (*pmap_copy_page_func)((s), (d))
522 1.51 thorpej #define pmap_zero_page(d) (*pmap_zero_page_func)((d))
523 1.69 thorpej #elif (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0
524 1.46 thorpej #define L2_S_PROT_U L2_S_PROT_U_generic
525 1.46 thorpej #define L2_S_PROT_W L2_S_PROT_W_generic
526 1.46 thorpej #define L2_S_PROT_MASK L2_S_PROT_MASK_generic
527 1.46 thorpej
528 1.49 thorpej #define L1_S_CACHE_MASK L1_S_CACHE_MASK_generic
529 1.49 thorpej #define L2_L_CACHE_MASK L2_L_CACHE_MASK_generic
530 1.49 thorpej #define L2_S_CACHE_MASK L2_S_CACHE_MASK_generic
531 1.49 thorpej
532 1.46 thorpej #define L1_S_PROTO L1_S_PROTO_generic
533 1.46 thorpej #define L1_C_PROTO L1_C_PROTO_generic
534 1.46 thorpej #define L2_S_PROTO L2_S_PROTO_generic
535 1.51 thorpej
536 1.51 thorpej #define pmap_copy_page(s, d) pmap_copy_page_generic((s), (d))
537 1.51 thorpej #define pmap_zero_page(d) pmap_zero_page_generic((d))
538 1.46 thorpej #elif ARM_MMU_XSCALE == 1
539 1.46 thorpej #define L2_S_PROT_U L2_S_PROT_U_xscale
540 1.46 thorpej #define L2_S_PROT_W L2_S_PROT_W_xscale
541 1.46 thorpej #define L2_S_PROT_MASK L2_S_PROT_MASK_xscale
542 1.49 thorpej
543 1.49 thorpej #define L1_S_CACHE_MASK L1_S_CACHE_MASK_xscale
544 1.49 thorpej #define L2_L_CACHE_MASK L2_L_CACHE_MASK_xscale
545 1.49 thorpej #define L2_S_CACHE_MASK L2_S_CACHE_MASK_xscale
546 1.46 thorpej
547 1.46 thorpej #define L1_S_PROTO L1_S_PROTO_xscale
548 1.46 thorpej #define L1_C_PROTO L1_C_PROTO_xscale
549 1.46 thorpej #define L2_S_PROTO L2_S_PROTO_xscale
550 1.51 thorpej
551 1.51 thorpej #define pmap_copy_page(s, d) pmap_copy_page_xscale((s), (d))
552 1.51 thorpej #define pmap_zero_page(d) pmap_zero_page_xscale((d))
553 1.46 thorpej #endif /* ARM_NMMUS > 1 */
554 1.20 chs
555 1.45 thorpej /*
556 1.45 thorpej * These macros return various bits based on kernel/user and protection.
557 1.45 thorpej * Note that the compiler will usually fold these at compile time.
558 1.45 thorpej */
559 1.45 thorpej #define L1_S_PROT(ku, pr) ((((ku) == PTE_USER) ? L1_S_PROT_U : 0) | \
560 1.45 thorpej (((pr) & VM_PROT_WRITE) ? L1_S_PROT_W : 0))
561 1.45 thorpej
562 1.45 thorpej #define L2_L_PROT(ku, pr) ((((ku) == PTE_USER) ? L2_L_PROT_U : 0) | \
563 1.45 thorpej (((pr) & VM_PROT_WRITE) ? L2_L_PROT_W : 0))
564 1.45 thorpej
565 1.45 thorpej #define L2_S_PROT(ku, pr) ((((ku) == PTE_USER) ? L2_S_PROT_U : 0) | \
566 1.45 thorpej (((pr) & VM_PROT_WRITE) ? L2_S_PROT_W : 0))
567 1.66 thorpej
568 1.66 thorpej /*
569 1.66 thorpej * Macros to test if a mapping is mappable with an L1 Section mapping
570 1.66 thorpej * or an L2 Large Page mapping.
571 1.66 thorpej */
572 1.66 thorpej #define L1_S_MAPPABLE_P(va, pa, size) \
573 1.66 thorpej ((((va) | (pa)) & L1_S_OFFSET) == 0 && (size) >= L1_S_SIZE)
574 1.66 thorpej
575 1.67 thorpej #define L2_L_MAPPABLE_P(va, pa, size) \
576 1.68 thorpej ((((va) | (pa)) & L2_L_OFFSET) == 0 && (size) >= L2_L_SIZE)
577 1.64 thorpej
578 1.64 thorpej /*
579 1.64 thorpej * Hooks for the pool allocator.
580 1.64 thorpej */
581 1.64 thorpej #define POOL_VTOPHYS(va) vtophys((vaddr_t) (va))
582 1.18 thorpej
583 1.18 thorpej #endif /* _KERNEL */
584 1.1 reinoud
585 1.1 reinoud #endif /* _ARM32_PMAP_H_ */
586