Home | History | Annotate | Line # | Download | only in include
armreg.h revision 1.37.50.1
      1  1.37.50.1      yamt /*	$NetBSD: armreg.h,v 1.37.50.1 2008/05/16 02:21:56 yamt Exp $	*/
      2        1.1     bjh21 
      3        1.1     bjh21 /*
      4        1.1     bjh21  * Copyright (c) 1998, 2001 Ben Harris
      5        1.1     bjh21  * Copyright (c) 1994-1996 Mark Brinicombe.
      6        1.1     bjh21  * Copyright (c) 1994 Brini.
      7        1.1     bjh21  * All rights reserved.
      8        1.1     bjh21  *
      9        1.1     bjh21  * This code is derived from software written for Brini by Mark Brinicombe
     10        1.1     bjh21  *
     11        1.1     bjh21  * Redistribution and use in source and binary forms, with or without
     12        1.1     bjh21  * modification, are permitted provided that the following conditions
     13        1.1     bjh21  * are met:
     14        1.1     bjh21  * 1. Redistributions of source code must retain the above copyright
     15        1.1     bjh21  *    notice, this list of conditions and the following disclaimer.
     16        1.1     bjh21  * 2. Redistributions in binary form must reproduce the above copyright
     17        1.1     bjh21  *    notice, this list of conditions and the following disclaimer in the
     18        1.1     bjh21  *    documentation and/or other materials provided with the distribution.
     19        1.1     bjh21  * 3. All advertising materials mentioning features or use of this software
     20        1.1     bjh21  *    must display the following acknowledgement:
     21        1.1     bjh21  *	This product includes software developed by Brini.
     22        1.1     bjh21  * 4. The name of the company nor the name of the author may be used to
     23        1.1     bjh21  *    endorse or promote products derived from this software without specific
     24        1.1     bjh21  *    prior written permission.
     25        1.1     bjh21  *
     26        1.1     bjh21  * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
     27        1.1     bjh21  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     28        1.1     bjh21  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     29        1.1     bjh21  * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     30        1.1     bjh21  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     31        1.1     bjh21  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     32        1.1     bjh21  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     33        1.1     bjh21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     34        1.1     bjh21  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     35        1.1     bjh21  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     36        1.1     bjh21  * SUCH DAMAGE.
     37        1.1     bjh21  */
     38        1.1     bjh21 
     39        1.1     bjh21 #ifndef _ARM_ARMREG_H
     40        1.1     bjh21 #define _ARM_ARMREG_H
     41        1.1     bjh21 
     42        1.1     bjh21 /*
     43        1.1     bjh21  * ARM Process Status Register
     44        1.1     bjh21  *
     45        1.1     bjh21  * The picture in the ARM manuals looks like this:
     46        1.1     bjh21  *       3 3 2 2 2 2
     47        1.1     bjh21  *       1 0 9 8 7 6                                   8 7 6 5 4       0
     48        1.1     bjh21  *      +-+-+-+-+-+-------------------------------------+-+-+-+---------+
     49        1.1     bjh21  *      |N|Z|C|V|Q|                reserved             |I|F|T|M M M M M|
     50        1.1     bjh21  *      | | | | | |                                     | | | |4 3 2 1 0|
     51        1.1     bjh21  *      +-+-+-+-+-+-------------------------------------+-+-+-+---------+
     52        1.1     bjh21  */
     53        1.1     bjh21 
     54        1.1     bjh21 #define	PSR_FLAGS 0xf0000000	/* flags */
     55        1.1     bjh21 #define PSR_N_bit (1 << 31)	/* negative */
     56        1.1     bjh21 #define PSR_Z_bit (1 << 30)	/* zero */
     57        1.1     bjh21 #define PSR_C_bit (1 << 29)	/* carry */
     58        1.1     bjh21 #define PSR_V_bit (1 << 28)	/* overflow */
     59        1.1     bjh21 
     60        1.1     bjh21 #define PSR_Q_bit (1 << 27)	/* saturation */
     61        1.1     bjh21 
     62        1.1     bjh21 #define I32_bit (1 << 7)	/* IRQ disable */
     63        1.1     bjh21 #define F32_bit (1 << 6)	/* FIQ disable */
     64        1.1     bjh21 
     65        1.1     bjh21 #define PSR_T_bit (1 << 5)	/* Thumb state */
     66        1.8       rjs #define PSR_J_bit (1 << 24)	/* Java mode */
     67        1.1     bjh21 
     68        1.1     bjh21 #define PSR_MODE	0x0000001f	/* mode mask */
     69        1.1     bjh21 #define PSR_USR26_MODE	0x00000000
     70        1.1     bjh21 #define PSR_FIQ26_MODE	0x00000001
     71        1.1     bjh21 #define PSR_IRQ26_MODE	0x00000002
     72        1.1     bjh21 #define PSR_SVC26_MODE	0x00000003
     73        1.1     bjh21 #define PSR_USR32_MODE	0x00000010
     74        1.1     bjh21 #define PSR_FIQ32_MODE	0x00000011
     75        1.1     bjh21 #define PSR_IRQ32_MODE	0x00000012
     76        1.1     bjh21 #define PSR_SVC32_MODE	0x00000013
     77        1.1     bjh21 #define PSR_ABT32_MODE	0x00000017
     78        1.1     bjh21 #define PSR_UND32_MODE	0x0000001b
     79        1.1     bjh21 #define PSR_SYS32_MODE	0x0000001f
     80        1.1     bjh21 #define PSR_32_MODE	0x00000010
     81        1.1     bjh21 
     82        1.1     bjh21 #define PSR_IN_USR_MODE(psr)	(!((psr) & 3))		/* XXX */
     83        1.1     bjh21 #define PSR_IN_32_MODE(psr)	((psr) & PSR_32_MODE)
     84        1.1     bjh21 
     85        1.1     bjh21 /* In 26-bit modes, the PSR is stuffed into R15 along with the PC. */
     86        1.1     bjh21 
     87        1.1     bjh21 #define R15_MODE	0x00000003
     88        1.1     bjh21 #define R15_MODE_USR	0x00000000
     89        1.1     bjh21 #define R15_MODE_FIQ	0x00000001
     90        1.1     bjh21 #define R15_MODE_IRQ	0x00000002
     91        1.1     bjh21 #define R15_MODE_SVC	0x00000003
     92        1.1     bjh21 
     93        1.1     bjh21 #define R15_PC		0x03fffffc
     94        1.1     bjh21 
     95        1.1     bjh21 #define R15_FIQ_DISABLE	0x04000000
     96        1.1     bjh21 #define R15_IRQ_DISABLE	0x08000000
     97        1.1     bjh21 
     98        1.1     bjh21 #define R15_FLAGS	0xf0000000
     99        1.1     bjh21 #define R15_FLAG_N	0x80000000
    100        1.1     bjh21 #define R15_FLAG_Z	0x40000000
    101        1.1     bjh21 #define R15_FLAG_C	0x20000000
    102        1.1     bjh21 #define R15_FLAG_V	0x10000000
    103        1.1     bjh21 
    104        1.1     bjh21 /*
    105        1.1     bjh21  * Co-processor 15:  The system control co-processor.
    106        1.1     bjh21  */
    107        1.1     bjh21 
    108        1.1     bjh21 #define ARM_CP15_CPU_ID		0
    109        1.1     bjh21 
    110        1.1     bjh21 /*
    111        1.1     bjh21  * The CPU ID register is theoretically structured, but the definitions of
    112        1.1     bjh21  * the fields keep changing.
    113        1.1     bjh21  */
    114        1.1     bjh21 
    115        1.1     bjh21 /* The high-order byte is always the implementor */
    116        1.1     bjh21 #define CPU_ID_IMPLEMENTOR_MASK	0xff000000
    117        1.1     bjh21 #define CPU_ID_ARM_LTD		0x41000000 /* 'A' */
    118        1.1     bjh21 #define CPU_ID_DEC		0x44000000 /* 'D' */
    119        1.1     bjh21 #define CPU_ID_INTEL		0x69000000 /* 'i' */
    120       1.26   mycroft #define	CPU_ID_TI		0x54000000 /* 'T' */
    121       1.35    nonaka #define	CPU_ID_FARADAY		0x66000000 /* 'f' */
    122        1.1     bjh21 
    123        1.3     bjh21 /* How to decide what format the CPUID is in. */
    124        1.7     bjh21 #define CPU_ID_ISOLD(x)		(((x) & 0x0000f000) == 0x00000000)
    125        1.7     bjh21 #define CPU_ID_IS7(x)		(((x) & 0x0000f000) == 0x00007000)
    126        1.3     bjh21 #define CPU_ID_ISNEW(x)		(!CPU_ID_ISOLD(x) && !CPU_ID_IS7(x))
    127        1.3     bjh21 
    128        1.1     bjh21 /* On ARM3 and ARM6, this byte holds the foundry ID. */
    129        1.1     bjh21 #define CPU_ID_FOUNDRY_MASK	0x00ff0000
    130        1.1     bjh21 #define CPU_ID_FOUNDRY_VLSI	0x00560000
    131        1.1     bjh21 
    132        1.1     bjh21 /* On ARM7 it holds the architecture and variant (sub-model) */
    133        1.1     bjh21 #define CPU_ID_7ARCH_MASK	0x00800000
    134        1.1     bjh21 #define CPU_ID_7ARCH_V3		0x00000000
    135        1.1     bjh21 #define CPU_ID_7ARCH_V4T	0x00800000
    136        1.1     bjh21 #define CPU_ID_7VARIANT_MASK	0x007f0000
    137        1.1     bjh21 
    138        1.1     bjh21 /* On more recent ARMs, it does the same, but in a different format */
    139        1.1     bjh21 #define CPU_ID_ARCH_MASK	0x000f0000
    140        1.1     bjh21 #define CPU_ID_ARCH_V3		0x00000000
    141        1.1     bjh21 #define CPU_ID_ARCH_V4		0x00010000
    142        1.1     bjh21 #define CPU_ID_ARCH_V4T		0x00020000
    143        1.1     bjh21 #define CPU_ID_ARCH_V5		0x00030000
    144        1.1     bjh21 #define CPU_ID_ARCH_V5T		0x00040000
    145        1.1     bjh21 #define CPU_ID_ARCH_V5TE	0x00050000
    146       1.32  rearnsha #define CPU_ID_ARCH_V5TEJ	0x00060000
    147       1.32  rearnsha #define CPU_ID_ARCH_V6		0x00070000
    148        1.1     bjh21 #define CPU_ID_VARIANT_MASK	0x00f00000
    149        1.1     bjh21 
    150        1.1     bjh21 /* Next three nybbles are part number */
    151        1.1     bjh21 #define CPU_ID_PARTNO_MASK	0x0000fff0
    152        1.1     bjh21 
    153       1.23       bsh /* Intel XScale has sub fields in part number */
    154       1.23       bsh #define CPU_ID_XSCALE_COREGEN_MASK	0x0000e000 /* core generation */
    155       1.23       bsh #define CPU_ID_XSCALE_COREREV_MASK	0x00001c00 /* core revision */
    156       1.23       bsh #define CPU_ID_XSCALE_PRODUCT_MASK	0x000003f0 /* product number */
    157       1.10       rjs 
    158        1.1     bjh21 /* And finally, the revision number. */
    159        1.1     bjh21 #define CPU_ID_REVISION_MASK	0x0000000f
    160        1.2     bjh21 
    161        1.2     bjh21 /* Individual CPUs are probably best IDed by everything but the revision. */
    162        1.2     bjh21 #define CPU_ID_CPU_MASK		0xfffffff0
    163        1.1     bjh21 
    164        1.1     bjh21 /* Fake CPU IDs for ARMs without CP15 */
    165        1.1     bjh21 #define CPU_ID_ARM2		0x41560200
    166        1.1     bjh21 #define CPU_ID_ARM250		0x41560250
    167        1.1     bjh21 
    168        1.1     bjh21 /* Pre-ARM7 CPUs -- [15:12] == 0 */
    169        1.1     bjh21 #define CPU_ID_ARM3		0x41560300
    170        1.1     bjh21 #define CPU_ID_ARM600		0x41560600
    171        1.1     bjh21 #define CPU_ID_ARM610		0x41560610
    172        1.1     bjh21 #define CPU_ID_ARM620		0x41560620
    173        1.1     bjh21 
    174        1.1     bjh21 /* ARM7 CPUs -- [15:12] == 7 */
    175        1.4     bjh21 #define CPU_ID_ARM700		0x41007000 /* XXX This is a guess. */
    176        1.1     bjh21 #define CPU_ID_ARM710		0x41007100
    177       1.36     bjh21 #define CPU_ID_ARM7500		0x41027100
    178        1.5     bjh21 #define CPU_ID_ARM710A		0x41047100 /* inc ARM7100 */
    179        1.6     bjh21 #define CPU_ID_ARM7500FE	0x41077100
    180        1.1     bjh21 #define CPU_ID_ARM710T		0x41807100
    181        1.1     bjh21 #define CPU_ID_ARM720T		0x41807200
    182        1.1     bjh21 #define CPU_ID_ARM740T8K	0x41807400 /* XXX no MMU, 8KB cache */
    183        1.1     bjh21 #define CPU_ID_ARM740T4K	0x41817400 /* XXX no MMU, 4KB cache */
    184        1.1     bjh21 
    185        1.1     bjh21 /* Post-ARM7 CPUs */
    186        1.1     bjh21 #define CPU_ID_ARM810		0x41018100
    187        1.1     bjh21 #define CPU_ID_ARM920T		0x41129200
    188        1.1     bjh21 #define CPU_ID_ARM922T		0x41029220
    189       1.37  christos #define CPU_ID_ARM926EJS	0x41069260
    190        1.1     bjh21 #define CPU_ID_ARM940T		0x41029400 /* XXX no MMU */
    191        1.1     bjh21 #define CPU_ID_ARM946ES		0x41049460 /* XXX no MMU */
    192        1.1     bjh21 #define	CPU_ID_ARM966ES		0x41049660 /* XXX no MMU */
    193        1.1     bjh21 #define	CPU_ID_ARM966ESR1	0x41059660 /* XXX no MMU */
    194       1.27  rearnsha #define CPU_ID_ARM1020E		0x4115a200 /* (AKA arm10 rev 1) */
    195       1.11     bjh21 #define CPU_ID_ARM1022ES	0x4105a220
    196       1.31  rearnsha #define CPU_ID_ARM1026EJS	0x4106a260
    197       1.32  rearnsha #define CPU_ID_ARM1136JS	0x4107b360
    198       1.32  rearnsha #define CPU_ID_ARM1136JSR1	0x4117b360
    199  1.37.50.1      yamt #define CPU_ID_ARM1176JS	0x410fb760
    200  1.37.50.1      yamt #define CPU_ID_CORTEXA8R1	0x411fc080
    201  1.37.50.1      yamt #define CPU_ID_CORTEXA8R2	0x412fc080
    202        1.1     bjh21 #define CPU_ID_SA110		0x4401a100
    203        1.1     bjh21 #define CPU_ID_SA1100		0x4401a110
    204       1.26   mycroft #define	CPU_ID_TI925T		0x54029250
    205       1.35    nonaka #define	CPU_ID_FA526		0x66015260
    206        1.1     bjh21 #define CPU_ID_SA1110		0x6901b110
    207       1.18    ichiro #define CPU_ID_IXP1200		0x6901c120
    208       1.13   thorpej #define CPU_ID_80200		0x69052000
    209       1.23       bsh #define CPU_ID_PXA250    	0x69052100 /* sans core revision */
    210       1.23       bsh #define CPU_ID_PXA210    	0x69052120
    211       1.20    ichiro #define CPU_ID_PXA250A		0x69052100 /* 1st version Core */
    212       1.20    ichiro #define CPU_ID_PXA210A		0x69052120 /* 1st version Core */
    213       1.20    ichiro #define CPU_ID_PXA250B		0x69052900 /* 3rd version Core */
    214       1.20    ichiro #define CPU_ID_PXA210B		0x69052920 /* 3rd version Core */
    215       1.22       rjs #define CPU_ID_PXA250C		0x69052d00 /* 4th version Core */
    216       1.22       rjs #define CPU_ID_PXA210C		0x69052d20 /* 4th version Core */
    217       1.29       bsh #define	CPU_ID_PXA27X		0x69054110
    218       1.19   thorpej #define	CPU_ID_80321_400	0x69052420
    219       1.19   thorpej #define	CPU_ID_80321_600	0x69052430
    220       1.21    briggs #define	CPU_ID_80321_400_B0	0x69052c20
    221       1.21    briggs #define	CPU_ID_80321_600_B0	0x69052c30
    222       1.33    nonaka #define	CPU_ID_80219_400	0x69052e20
    223       1.33    nonaka #define	CPU_ID_80219_600	0x69052e30
    224       1.25    ichiro #define	CPU_ID_IXP425_533	0x690541c0
    225       1.25    ichiro #define	CPU_ID_IXP425_400	0x690541d0
    226       1.25    ichiro #define	CPU_ID_IXP425_266	0x690541f0
    227        1.1     bjh21 
    228        1.1     bjh21 /* ARM3-specific coprocessor 15 registers */
    229        1.1     bjh21 #define ARM3_CP15_FLUSH		1
    230        1.1     bjh21 #define ARM3_CP15_CONTROL	2
    231        1.1     bjh21 #define ARM3_CP15_CACHEABLE	3
    232        1.1     bjh21 #define ARM3_CP15_UPDATEABLE	4
    233        1.1     bjh21 #define ARM3_CP15_DISRUPTIVE	5
    234        1.1     bjh21 
    235        1.1     bjh21 /* ARM3 Control register bits */
    236        1.1     bjh21 #define ARM3_CTL_CACHE_ON	0x00000001
    237        1.1     bjh21 #define ARM3_CTL_SHARED		0x00000002
    238        1.1     bjh21 #define ARM3_CTL_MONITOR	0x00000004
    239        1.1     bjh21 
    240        1.1     bjh21 /*
    241        1.1     bjh21  * Post-ARM3 CP15 registers:
    242       1.14   thorpej  *
    243       1.14   thorpej  *	1	Control register
    244       1.14   thorpej  *
    245       1.14   thorpej  *	2	Translation Table Base
    246       1.14   thorpej  *
    247       1.14   thorpej  *	3	Domain Access Control
    248       1.14   thorpej  *
    249       1.14   thorpej  *	4	Reserved
    250       1.14   thorpej  *
    251       1.14   thorpej  *	5	Fault Status
    252       1.14   thorpej  *
    253       1.14   thorpej  *	6	Fault Address
    254       1.14   thorpej  *
    255       1.14   thorpej  *	7	Cache/write-buffer Control
    256       1.14   thorpej  *
    257       1.14   thorpej  *	8	TLB Control
    258       1.14   thorpej  *
    259       1.14   thorpej  *	9	Cache Lockdown
    260       1.14   thorpej  *
    261       1.14   thorpej  *	10	TLB Lockdown
    262       1.14   thorpej  *
    263       1.14   thorpej  *	11	Reserved
    264       1.14   thorpej  *
    265       1.14   thorpej  *	12	Reserved
    266       1.14   thorpej  *
    267       1.14   thorpej  *	13	Process ID (for FCSE)
    268       1.14   thorpej  *
    269       1.14   thorpej  *	14	Reserved
    270       1.14   thorpej  *
    271       1.14   thorpej  *	15	Implementation Dependent
    272        1.1     bjh21  */
    273       1.14   thorpej 
    274        1.1     bjh21 /* Some of the definitions below need cleaning up for V3/V4 architectures */
    275        1.1     bjh21 
    276        1.1     bjh21 /* CPU control register (CP15 register 1) */
    277        1.1     bjh21 #define CPU_CONTROL_MMU_ENABLE	0x00000001 /* M: MMU/Protection unit enable */
    278        1.1     bjh21 #define CPU_CONTROL_AFLT_ENABLE	0x00000002 /* A: Alignment fault enable */
    279        1.1     bjh21 #define CPU_CONTROL_DC_ENABLE	0x00000004 /* C: IDC/DC enable */
    280        1.1     bjh21 #define CPU_CONTROL_WBUF_ENABLE 0x00000008 /* W: Write buffer enable */
    281        1.1     bjh21 #define CPU_CONTROL_32BP_ENABLE 0x00000010 /* P: 32-bit exception handlers */
    282        1.1     bjh21 #define CPU_CONTROL_32BD_ENABLE 0x00000020 /* D: 32-bit addressing */
    283        1.1     bjh21 #define CPU_CONTROL_LABT_ENABLE 0x00000040 /* L: Late abort enable */
    284        1.1     bjh21 #define CPU_CONTROL_BEND_ENABLE 0x00000080 /* B: Big-endian mode */
    285        1.1     bjh21 #define CPU_CONTROL_SYST_ENABLE 0x00000100 /* S: System protection bit */
    286        1.1     bjh21 #define CPU_CONTROL_ROM_ENABLE	0x00000200 /* R: ROM protection bit */
    287        1.1     bjh21 #define CPU_CONTROL_CPCLK	0x00000400 /* F: Implementation defined */
    288        1.1     bjh21 #define CPU_CONTROL_BPRD_ENABLE 0x00000800 /* Z: Branch prediction enable */
    289        1.1     bjh21 #define CPU_CONTROL_IC_ENABLE   0x00001000 /* I: IC enable */
    290        1.1     bjh21 #define CPU_CONTROL_VECRELOC	0x00002000 /* V: Vector relocation */
    291        1.1     bjh21 #define CPU_CONTROL_ROUNDROBIN	0x00004000 /* RR: Predictable replacement */
    292        1.1     bjh21 #define CPU_CONTROL_V4COMPAT	0x00008000 /* L4: ARMv4 compat LDR R15 etc */
    293  1.37.50.1      yamt #define CPU_CONTROL_UNAL_ENABLE	0x00040000 /* U: unaligned data access */
    294  1.37.50.1      yamt #define CPU_CONTROL_XP_ENABLE	0x00080000 /* XP: extended page table */
    295        1.1     bjh21 
    296        1.1     bjh21 #define CPU_CONTROL_IDC_ENABLE	CPU_CONTROL_DC_ENABLE
    297       1.16   thorpej 
    298       1.16   thorpej /* XScale Auxillary Control Register (CP15 register 1, opcode2 1) */
    299       1.16   thorpej #define	XSCALE_AUXCTL_K		0x00000001 /* dis. write buffer coalescing */
    300       1.16   thorpej #define	XSCALE_AUXCTL_P		0x00000002 /* ECC protect page table access */
    301       1.16   thorpej #define	XSCALE_AUXCTL_MD_WB_RA	0x00000000 /* mini-D$ wb, read-allocate */
    302       1.16   thorpej #define	XSCALE_AUXCTL_MD_WB_RWA	0x00000010 /* mini-D$ wb, read/write-allocate */
    303       1.17   thorpej #define	XSCALE_AUXCTL_MD_WT	0x00000020 /* mini-D$ wt, read-allocate */
    304       1.17   thorpej #define	XSCALE_AUXCTL_MD_MASK	0x00000030
    305        1.1     bjh21 
    306        1.1     bjh21 /* Cache type register definitions */
    307        1.9   thorpej #define	CPU_CT_ISIZE(x)		((x) & 0xfff)		/* I$ info */
    308        1.9   thorpej #define	CPU_CT_DSIZE(x)		(((x) >> 12) & 0xfff)	/* D$ info */
    309        1.9   thorpej #define	CPU_CT_S		(1U << 24)		/* split cache */
    310        1.9   thorpej #define	CPU_CT_CTYPE(x)		(((x) >> 25) & 0xf)	/* cache type */
    311        1.9   thorpej 
    312        1.9   thorpej #define	CPU_CT_CTYPE_WT		0	/* write-through */
    313        1.9   thorpej #define	CPU_CT_CTYPE_WB1	1	/* write-back, clean w/ read */
    314        1.9   thorpej #define	CPU_CT_CTYPE_WB2	2	/* w/b, clean w/ cp15,7 */
    315        1.9   thorpej #define	CPU_CT_CTYPE_WB6	6	/* w/b, cp15,7, lockdown fmt A */
    316        1.9   thorpej #define	CPU_CT_CTYPE_WB7	7	/* w/b, cp15,7, lockdown fmt B */
    317        1.9   thorpej 
    318        1.9   thorpej #define	CPU_CT_xSIZE_LEN(x)	((x) & 0x3)		/* line size */
    319        1.9   thorpej #define	CPU_CT_xSIZE_M		(1U << 2)		/* multiplier */
    320        1.9   thorpej #define	CPU_CT_xSIZE_ASSOC(x)	(((x) >> 3) & 0x7)	/* associativity */
    321        1.9   thorpej #define	CPU_CT_xSIZE_SIZE(x)	(((x) >> 6) & 0x7)	/* size */
    322  1.37.50.1      yamt #define	CPU_CT_xSIZE_P		(1U << 11)		/* need to page-color */
    323        1.1     bjh21 
    324        1.1     bjh21 /* Fault status register definitions */
    325        1.1     bjh21 
    326        1.1     bjh21 #define FAULT_TYPE_MASK 0x0f
    327        1.1     bjh21 #define FAULT_USER      0x10
    328        1.1     bjh21 
    329        1.1     bjh21 #define FAULT_WRTBUF_0  0x00 /* Vector Exception */
    330        1.1     bjh21 #define FAULT_WRTBUF_1  0x02 /* Terminal Exception */
    331        1.1     bjh21 #define FAULT_BUSERR_0  0x04 /* External Abort on Linefetch -- Section */
    332        1.1     bjh21 #define FAULT_BUSERR_1  0x06 /* External Abort on Linefetch -- Page */
    333        1.1     bjh21 #define FAULT_BUSERR_2  0x08 /* External Abort on Non-linefetch -- Section */
    334        1.1     bjh21 #define FAULT_BUSERR_3  0x0a /* External Abort on Non-linefetch -- Page */
    335        1.1     bjh21 #define FAULT_BUSTRNL1  0x0c /* External abort on Translation -- Level 1 */
    336        1.1     bjh21 #define FAULT_BUSTRNL2  0x0e /* External abort on Translation -- Level 2 */
    337        1.1     bjh21 #define FAULT_ALIGN_0   0x01 /* Alignment */
    338        1.1     bjh21 #define FAULT_ALIGN_1   0x03 /* Alignment */
    339        1.1     bjh21 #define FAULT_TRANS_S   0x05 /* Translation -- Section */
    340        1.1     bjh21 #define FAULT_TRANS_P   0x07 /* Translation -- Page */
    341        1.1     bjh21 #define FAULT_DOMAIN_S  0x09 /* Domain -- Section */
    342        1.1     bjh21 #define FAULT_DOMAIN_P  0x0b /* Domain -- Page */
    343        1.1     bjh21 #define FAULT_PERM_S    0x0d /* Permission -- Section */
    344        1.1     bjh21 #define FAULT_PERM_P    0x0f /* Permission -- Page */
    345       1.28       scw 
    346       1.28       scw #define	FAULT_IMPRECISE	0x400	/* Imprecise exception (XSCALE) */
    347       1.15   thorpej 
    348       1.15   thorpej /*
    349       1.15   thorpej  * Address of the vector page, low and high versions.
    350       1.15   thorpej  */
    351       1.24   thorpej #define	ARM_VECTORS_LOW		0x00000000U
    352       1.24   thorpej #define	ARM_VECTORS_HIGH	0xffff0000U
    353        1.1     bjh21 
    354        1.1     bjh21 /*
    355        1.1     bjh21  * ARM Instructions
    356        1.1     bjh21  *
    357        1.1     bjh21  *       3 3 2 2 2
    358        1.1     bjh21  *       1 0 9 8 7                                                     0
    359        1.1     bjh21  *      +-------+-------------------------------------------------------+
    360        1.1     bjh21  *      | cond  |              instruction dependant                    |
    361        1.1     bjh21  *      |c c c c|                                                       |
    362        1.1     bjh21  *      +-------+-------------------------------------------------------+
    363        1.1     bjh21  */
    364        1.1     bjh21 
    365        1.1     bjh21 #define INSN_SIZE		4		/* Always 4 bytes */
    366        1.1     bjh21 #define INSN_COND_MASK		0xf0000000	/* Condition mask */
    367        1.1     bjh21 #define INSN_COND_AL		0xe0000000	/* Always condition */
    368        1.1     bjh21 
    369       1.30  rearnsha #define THUMB_INSN_SIZE		2		/* Some are 4 bytes.  */
    370       1.30  rearnsha 
    371  1.37.50.1      yamt /*
    372  1.37.50.1      yamt  * Defines and such for arm11 Performance Monitor Counters (p15, c15, c12, 0)
    373  1.37.50.1      yamt  */
    374  1.37.50.1      yamt #define ARM11_PMCCTL_E		__BIT(0)	/* enable all three counters */
    375  1.37.50.1      yamt #define ARM11_PMCCTL_P		__BIT(1)	/* reset both Count Registers to zero */
    376  1.37.50.1      yamt #define ARM11_PMCCTL_C		__BIT(2)	/* reset the Cycle Counter Register to zero */
    377  1.37.50.1      yamt #define ARM11_PMCCTL_D		__BIT(3)	/* cycle count divide by 64 */
    378  1.37.50.1      yamt #define ARM11_PMCCTL_EC0	__BIT(4)	/* Enable Counter Register 0 interrupt */
    379  1.37.50.1      yamt #define ARM11_PMCCTL_EC1	__BIT(5)	/* Enable Counter Register 1 interrupt */
    380  1.37.50.1      yamt #define ARM11_PMCCTL_ECC	__BIT(6)	/* Enable Cycle Counter interrupt */
    381  1.37.50.1      yamt #define ARM11_PMCCTL_SBZa	__BIT(7)	/* UNP/SBZ */
    382  1.37.50.1      yamt #define ARM11_PMCCTL_CR0	__BIT(8)	/* Count Register 0 overflow flag */
    383  1.37.50.1      yamt #define ARM11_PMCCTL_CR1	__BIT(9)	/* Count Register 1 overflow flag */
    384  1.37.50.1      yamt #define ARM11_PMCCTL_CCR	__BIT(10)	/* Cycle Count Register overflow flag */
    385  1.37.50.1      yamt #define ARM11_PMCCTL_X		__BIT(11)	/* Enable Export of the events to the event bus */
    386  1.37.50.1      yamt #define ARM11_PMCCTL_EVT1	__BITS(19,12)	/* source of events for Count Register 1 */
    387  1.37.50.1      yamt #define ARM11_PMCCTL_EVT0	__BITS(27,20)	/* source of events for Count Register 0 */
    388  1.37.50.1      yamt #define ARM11_PMCCTL_SBZb	__BITS(31,28)	/* UNP/SBZ */
    389  1.37.50.1      yamt #define ARM11_PMCCTL_SBZ	\
    390  1.37.50.1      yamt 		(ARM11_PMCCTL_SBZa | ARM11_PMCCTL_SBZb)
    391  1.37.50.1      yamt 
    392  1.37.50.1      yamt #define	ARM11_PMCEVT_ICACHE_MISS	0	/* Instruction Cache Miss */
    393  1.37.50.1      yamt #define	ARM11_PMCEVT_ISTREAM_STALL	1	/* Instruction Stream Stall */
    394  1.37.50.1      yamt #define	ARM11_PMCEVT_IUTLB_MISS		2	/* Instruction uTLB Miss */
    395  1.37.50.1      yamt #define	ARM11_PMCEVT_DUTLB_MISS		3	/* Data uTLB Miss */
    396  1.37.50.1      yamt #define	ARM11_PMCEVT_BRANCH		4	/* Branch Inst. Executed */
    397  1.37.50.1      yamt #define	ARM11_PMCEVT_BRANCH_MISS	6	/* Branch mispredicted */
    398  1.37.50.1      yamt #define	ARM11_PMCEVT_INST_EXEC		7	/* Instruction Executed */
    399  1.37.50.1      yamt #define	ARM11_PMCEVT_DCACHE_ACCESS0	9	/* Data Cache Access */
    400  1.37.50.1      yamt #define	ARM11_PMCEVT_DCACHE_ACCESS1	10	/* Data Cache Access */
    401  1.37.50.1      yamt #define	ARM11_PMCEVT_DCACHE_MISS	11	/* Data Cache Miss */
    402  1.37.50.1      yamt #define	ARM11_PMCEVT_DCACHE_WRITEBACK	12	/* Data Cache Writeback */
    403  1.37.50.1      yamt #define	ARM11_PMCEVT_PC_CHANGE		13	/* Software PC change */
    404  1.37.50.1      yamt #define	ARM11_PMCEVT_TLB_MISS		15	/* Main TLB Miss */
    405  1.37.50.1      yamt #define	ARM11_PMCEVT_DATA_ACCESS	16	/* non-cached data access */
    406  1.37.50.1      yamt #define	ARM11_PMCEVT_LSU_STALL		17	/* Load/Store Unit stall */
    407  1.37.50.1      yamt #define	ARM11_PMCEVT_WBUF_DRAIN		18	/* Write buffer drained */
    408  1.37.50.1      yamt #define	ARM11_PMCEVT_ETMEXTOUT0		32	/* ETMEXTOUT[0] asserted */
    409  1.37.50.1      yamt #define	ARM11_PMCEVT_ETMEXTOUT1		33	/* ETMEXTOUT[1] asserted */
    410  1.37.50.1      yamt #define	ARM11_PMCEVT_ETMEXTOUT		34	/* ETMEXTOUT[0 & 1] */
    411  1.37.50.1      yamt #define	ARM11_PMCEVT_CALL_EXEC		35	/* Procedure call executed */
    412  1.37.50.1      yamt #define	ARM11_PMCEVT_RETURN_EXEC	36	/* Return executed */
    413  1.37.50.1      yamt #define	ARM11_PMCEVT_RETURN_HIT		37	/* return address predicted */
    414  1.37.50.1      yamt #define	ARM11_PMCEVT_RETURN_MISS	38	/* return addr. mispredicted */
    415  1.37.50.1      yamt #define	ARM11_PMCEVT_CYCLE		255	/* Increment each cycle */
    416  1.37.50.1      yamt 
    417  1.37.50.1      yamt #endif	/* _ARM_ARMREG_H */
    418